]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU MC146818 RTC emulation | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
b6a0aa05 | 24 | #include "qemu/osdep.h" |
f348b6d1 VB |
25 | #include "qemu/cutils.h" |
26 | #include "qemu/bcd.h" | |
83c9f4ca | 27 | #include "hw/hw.h" |
1de7afc9 | 28 | #include "qemu/timer.h" |
9c17d615 | 29 | #include "sysemu/sysemu.h" |
0d09e41a | 30 | #include "hw/timer/mc146818rtc.h" |
7b1b5d19 | 31 | #include "qapi/visitor.h" |
e010ad8f | 32 | #include "qapi-event.h" |
f2ae8abf | 33 | #include "qmp-commands.h" |
80cabfad | 34 | |
d362e757 | 35 | #ifdef TARGET_I386 |
0d09e41a | 36 | #include "hw/i386/apic.h" |
d362e757 JK |
37 | #endif |
38 | ||
80cabfad | 39 | //#define DEBUG_CMOS |
aa6f63ff | 40 | //#define DEBUG_COALESCED |
80cabfad | 41 | |
ec51e364 IY |
42 | #ifdef DEBUG_CMOS |
43 | # define CMOS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__) | |
44 | #else | |
45 | # define CMOS_DPRINTF(format, ...) do { } while (0) | |
46 | #endif | |
47 | ||
aa6f63ff BS |
48 | #ifdef DEBUG_COALESCED |
49 | # define DPRINTF_C(format, ...) printf(format, ## __VA_ARGS__) | |
50 | #else | |
51 | # define DPRINTF_C(format, ...) do { } while (0) | |
52 | #endif | |
53 | ||
00cf5774 PB |
54 | #define SEC_PER_MIN 60 |
55 | #define MIN_PER_HOUR 60 | |
56 | #define SEC_PER_HOUR 3600 | |
57 | #define HOUR_PER_DAY 24 | |
58 | #define SEC_PER_DAY 86400 | |
56038ef6 | 59 | |
dd17765b | 60 | #define RTC_REINJECT_ON_ACK_COUNT 20 |
e46deaba | 61 | #define RTC_CLOCK_RATE 32768 |
13566fe3 | 62 | #define UIP_HOLD_LENGTH (8 * NANOSECONDS_PER_SECOND / 32768) |
ba32edab | 63 | |
0e41271e AF |
64 | #define MC146818_RTC(obj) OBJECT_CHECK(RTCState, (obj), TYPE_MC146818_RTC) |
65 | ||
1d914fa0 | 66 | typedef struct RTCState { |
0e41271e AF |
67 | ISADevice parent_obj; |
68 | ||
b2c5009b | 69 | MemoryRegion io; |
dff38e7b FB |
70 | uint8_t cmos_data[128]; |
71 | uint8_t cmos_index; | |
32e0c826 | 72 | int32_t base_year; |
56038ef6 YZ |
73 | uint64_t base_rtc; |
74 | uint64_t last_update; | |
75 | int64_t offset; | |
d537cf6c | 76 | qemu_irq irq; |
18c6e2ff | 77 | int it_shift; |
dff38e7b FB |
78 | /* periodic timer */ |
79 | QEMUTimer *periodic_timer; | |
80 | int64_t next_periodic_time; | |
56038ef6 YZ |
81 | /* update-ended timer */ |
82 | QEMUTimer *update_timer; | |
00cf5774 | 83 | uint64_t next_alarm_time; |
ba32edab | 84 | uint16_t irq_reinject_on_ack_count; |
73822ec8 AL |
85 | uint32_t irq_coalesced; |
86 | uint32_t period; | |
93b66569 | 87 | QEMUTimer *coalesced_timer; |
17604dac | 88 | Notifier clock_reset_notifier; |
433acf0d | 89 | LostTickPolicy lost_tick_policy; |
da98c8eb | 90 | Notifier suspend_notifier; |
f2ae8abf | 91 | QLIST_ENTRY(RTCState) link; |
1d914fa0 | 92 | } RTCState; |
dff38e7b FB |
93 | |
94 | static void rtc_set_time(RTCState *s); | |
56038ef6 | 95 | static void rtc_update_time(RTCState *s); |
e2826cf4 | 96 | static void rtc_set_cmos(RTCState *s, const struct tm *tm); |
56038ef6 | 97 | static inline int rtc_from_bcd(RTCState *s, int a); |
00cf5774 | 98 | static uint64_t get_next_alarm(RTCState *s); |
56038ef6 | 99 | |
41a9b8b2 YZ |
100 | static inline bool rtc_running(RTCState *s) |
101 | { | |
102 | return (!(s->cmos_data[RTC_REG_B] & REG_B_SET) && | |
103 | (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20); | |
104 | } | |
105 | ||
56038ef6 YZ |
106 | static uint64_t get_guest_rtc_ns(RTCState *s) |
107 | { | |
884f17c2 | 108 | uint64_t guest_clock = qemu_clock_get_ns(rtc_clock); |
56038ef6 | 109 | |
9be38598 | 110 | return s->base_rtc * NANOSECONDS_PER_SECOND + |
73bcb24d | 111 | guest_clock - s->last_update + s->offset; |
56038ef6 | 112 | } |
dff38e7b | 113 | |
93b66569 AL |
114 | #ifdef TARGET_I386 |
115 | static void rtc_coalesced_timer_update(RTCState *s) | |
116 | { | |
117 | if (s->irq_coalesced == 0) { | |
bc72ad67 | 118 | timer_del(s->coalesced_timer); |
93b66569 AL |
119 | } else { |
120 | /* divide each RTC interval to 2 - 8 smaller intervals */ | |
121 | int c = MIN(s->irq_coalesced, 7) + 1; | |
884f17c2 | 122 | int64_t next_clock = qemu_clock_get_ns(rtc_clock) + |
73bcb24d | 123 | muldiv64(s->period / c, NANOSECONDS_PER_SECOND, RTC_CLOCK_RATE); |
bc72ad67 | 124 | timer_mod(s->coalesced_timer, next_clock); |
93b66569 AL |
125 | } |
126 | } | |
127 | ||
128 | static void rtc_coalesced_timer(void *opaque) | |
129 | { | |
130 | RTCState *s = opaque; | |
131 | ||
132 | if (s->irq_coalesced != 0) { | |
133 | apic_reset_irq_delivered(); | |
134 | s->cmos_data[RTC_REG_C] |= 0xc0; | |
aa6f63ff | 135 | DPRINTF_C("cmos: injecting from timer\n"); |
7d932dfd | 136 | qemu_irq_raise(s->irq); |
93b66569 AL |
137 | if (apic_get_irq_delivered()) { |
138 | s->irq_coalesced--; | |
aa6f63ff BS |
139 | DPRINTF_C("cmos: coalesced irqs decreased to %d\n", |
140 | s->irq_coalesced); | |
93b66569 AL |
141 | } |
142 | } | |
143 | ||
144 | rtc_coalesced_timer_update(s); | |
145 | } | |
146 | #endif | |
147 | ||
56038ef6 | 148 | /* handle periodic timer */ |
c4c18e24 | 149 | static void periodic_timer_update(RTCState *s, int64_t current_time) |
dff38e7b FB |
150 | { |
151 | int period_code, period; | |
152 | int64_t cur_clock, next_irq_clock; | |
153 | ||
154 | period_code = s->cmos_data[RTC_REG_A] & 0x0f; | |
100d9891 | 155 | if (period_code != 0 |
c2d30667 | 156 | && (s->cmos_data[RTC_REG_B] & REG_B_PIE)) { |
dff38e7b FB |
157 | if (period_code <= 2) |
158 | period_code += 7; | |
159 | /* period in 32 Khz cycles */ | |
160 | period = 1 << (period_code - 1); | |
73822ec8 | 161 | #ifdef TARGET_I386 |
aa6f63ff | 162 | if (period != s->period) { |
73822ec8 | 163 | s->irq_coalesced = (s->irq_coalesced * s->period) / period; |
aa6f63ff BS |
164 | DPRINTF_C("cmos: coalesced irqs scaled to %d\n", s->irq_coalesced); |
165 | } | |
73822ec8 AL |
166 | s->period = period; |
167 | #endif | |
dff38e7b | 168 | /* compute 32 khz clock */ |
73bcb24d RS |
169 | cur_clock = |
170 | muldiv64(current_time, RTC_CLOCK_RATE, NANOSECONDS_PER_SECOND); | |
171 | ||
dff38e7b | 172 | next_irq_clock = (cur_clock & ~(period - 1)) + period; |
73bcb24d RS |
173 | s->next_periodic_time = muldiv64(next_irq_clock, NANOSECONDS_PER_SECOND, |
174 | RTC_CLOCK_RATE) + 1; | |
bc72ad67 | 175 | timer_mod(s->periodic_timer, s->next_periodic_time); |
dff38e7b | 176 | } else { |
73822ec8 AL |
177 | #ifdef TARGET_I386 |
178 | s->irq_coalesced = 0; | |
179 | #endif | |
bc72ad67 | 180 | timer_del(s->periodic_timer); |
dff38e7b FB |
181 | } |
182 | } | |
183 | ||
184 | static void rtc_periodic_timer(void *opaque) | |
185 | { | |
186 | RTCState *s = opaque; | |
187 | ||
c4c18e24 | 188 | periodic_timer_update(s, s->next_periodic_time); |
663447d4 | 189 | s->cmos_data[RTC_REG_C] |= REG_C_PF; |
100d9891 | 190 | if (s->cmos_data[RTC_REG_B] & REG_B_PIE) { |
663447d4 | 191 | s->cmos_data[RTC_REG_C] |= REG_C_IRQF; |
93b66569 | 192 | #ifdef TARGET_I386 |
104059da | 193 | if (s->lost_tick_policy == LOST_TICK_POLICY_SLEW) { |
ba32edab GN |
194 | if (s->irq_reinject_on_ack_count >= RTC_REINJECT_ON_ACK_COUNT) |
195 | s->irq_reinject_on_ack_count = 0; | |
93b66569 | 196 | apic_reset_irq_delivered(); |
7d932dfd | 197 | qemu_irq_raise(s->irq); |
93b66569 AL |
198 | if (!apic_get_irq_delivered()) { |
199 | s->irq_coalesced++; | |
200 | rtc_coalesced_timer_update(s); | |
aa6f63ff BS |
201 | DPRINTF_C("cmos: coalesced irqs increased to %d\n", |
202 | s->irq_coalesced); | |
93b66569 AL |
203 | } |
204 | } else | |
205 | #endif | |
7d932dfd | 206 | qemu_irq_raise(s->irq); |
100d9891 | 207 | } |
dff38e7b | 208 | } |
80cabfad | 209 | |
56038ef6 YZ |
210 | /* handle update-ended timer */ |
211 | static void check_update_timer(RTCState *s) | |
212 | { | |
213 | uint64_t next_update_time; | |
214 | uint64_t guest_nsec; | |
00cf5774 | 215 | int next_alarm_sec; |
56038ef6 | 216 | |
41a9b8b2 YZ |
217 | /* From the data sheet: "Holding the dividers in reset prevents |
218 | * interrupts from operating, while setting the SET bit allows" | |
219 | * them to occur. However, it will prevent an alarm interrupt | |
220 | * from occurring, because the time of day is not updated. | |
56038ef6 | 221 | */ |
41a9b8b2 | 222 | if ((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) { |
bc72ad67 | 223 | timer_del(s->update_timer); |
41a9b8b2 YZ |
224 | return; |
225 | } | |
56038ef6 YZ |
226 | if ((s->cmos_data[RTC_REG_C] & REG_C_UF) && |
227 | (s->cmos_data[RTC_REG_B] & REG_B_SET)) { | |
bc72ad67 | 228 | timer_del(s->update_timer); |
56038ef6 YZ |
229 | return; |
230 | } | |
231 | if ((s->cmos_data[RTC_REG_C] & REG_C_UF) && | |
232 | (s->cmos_data[RTC_REG_C] & REG_C_AF)) { | |
bc72ad67 | 233 | timer_del(s->update_timer); |
56038ef6 YZ |
234 | return; |
235 | } | |
236 | ||
13566fe3 | 237 | guest_nsec = get_guest_rtc_ns(s) % NANOSECONDS_PER_SECOND; |
00cf5774 | 238 | /* if UF is clear, reprogram to next second */ |
884f17c2 | 239 | next_update_time = qemu_clock_get_ns(rtc_clock) |
13566fe3 | 240 | + NANOSECONDS_PER_SECOND - guest_nsec; |
00cf5774 PB |
241 | |
242 | /* Compute time of next alarm. One second is already accounted | |
243 | * for in next_update_time. | |
244 | */ | |
245 | next_alarm_sec = get_next_alarm(s); | |
13566fe3 SH |
246 | s->next_alarm_time = next_update_time + |
247 | (next_alarm_sec - 1) * NANOSECONDS_PER_SECOND; | |
00cf5774 PB |
248 | |
249 | if (s->cmos_data[RTC_REG_C] & REG_C_UF) { | |
250 | /* UF is set, but AF is clear. Program the timer to target | |
251 | * the alarm time. */ | |
252 | next_update_time = s->next_alarm_time; | |
253 | } | |
e93379b0 | 254 | if (next_update_time != timer_expire_time_ns(s->update_timer)) { |
bc72ad67 | 255 | timer_mod(s->update_timer, next_update_time); |
56038ef6 YZ |
256 | } |
257 | } | |
258 | ||
259 | static inline uint8_t convert_hour(RTCState *s, uint8_t hour) | |
260 | { | |
261 | if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) { | |
262 | hour %= 12; | |
263 | if (s->cmos_data[RTC_HOURS] & 0x80) { | |
264 | hour += 12; | |
265 | } | |
266 | } | |
267 | return hour; | |
268 | } | |
269 | ||
00cf5774 | 270 | static uint64_t get_next_alarm(RTCState *s) |
56038ef6 | 271 | { |
00cf5774 PB |
272 | int32_t alarm_sec, alarm_min, alarm_hour, cur_hour, cur_min, cur_sec; |
273 | int32_t hour, min, sec; | |
274 | ||
275 | rtc_update_time(s); | |
56038ef6 YZ |
276 | |
277 | alarm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS_ALARM]); | |
278 | alarm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES_ALARM]); | |
279 | alarm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS_ALARM]); | |
00cf5774 | 280 | alarm_hour = alarm_hour == -1 ? -1 : convert_hour(s, alarm_hour); |
56038ef6 YZ |
281 | |
282 | cur_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]); | |
283 | cur_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]); | |
284 | cur_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS]); | |
285 | cur_hour = convert_hour(s, cur_hour); | |
286 | ||
00cf5774 PB |
287 | if (alarm_hour == -1) { |
288 | alarm_hour = cur_hour; | |
289 | if (alarm_min == -1) { | |
290 | alarm_min = cur_min; | |
291 | if (alarm_sec == -1) { | |
292 | alarm_sec = cur_sec + 1; | |
293 | } else if (cur_sec > alarm_sec) { | |
294 | alarm_min++; | |
295 | } | |
296 | } else if (cur_min == alarm_min) { | |
297 | if (alarm_sec == -1) { | |
298 | alarm_sec = cur_sec + 1; | |
299 | } else { | |
300 | if (cur_sec > alarm_sec) { | |
301 | alarm_hour++; | |
302 | } | |
303 | } | |
304 | if (alarm_sec == SEC_PER_MIN) { | |
305 | /* wrap to next hour, minutes is not in don't care mode */ | |
306 | alarm_sec = 0; | |
307 | alarm_hour++; | |
308 | } | |
309 | } else if (cur_min > alarm_min) { | |
310 | alarm_hour++; | |
311 | } | |
312 | } else if (cur_hour == alarm_hour) { | |
313 | if (alarm_min == -1) { | |
314 | alarm_min = cur_min; | |
315 | if (alarm_sec == -1) { | |
316 | alarm_sec = cur_sec + 1; | |
317 | } else if (cur_sec > alarm_sec) { | |
318 | alarm_min++; | |
319 | } | |
320 | ||
321 | if (alarm_sec == SEC_PER_MIN) { | |
322 | alarm_sec = 0; | |
323 | alarm_min++; | |
324 | } | |
325 | /* wrap to next day, hour is not in don't care mode */ | |
326 | alarm_min %= MIN_PER_HOUR; | |
327 | } else if (cur_min == alarm_min) { | |
328 | if (alarm_sec == -1) { | |
329 | alarm_sec = cur_sec + 1; | |
330 | } | |
331 | /* wrap to next day, hours+minutes not in don't care mode */ | |
332 | alarm_sec %= SEC_PER_MIN; | |
333 | } | |
56038ef6 | 334 | } |
56038ef6 | 335 | |
00cf5774 PB |
336 | /* values that are still don't care fire at the next min/sec */ |
337 | if (alarm_min == -1) { | |
338 | alarm_min = 0; | |
339 | } | |
340 | if (alarm_sec == -1) { | |
341 | alarm_sec = 0; | |
342 | } | |
343 | ||
344 | /* keep values in range */ | |
345 | if (alarm_sec == SEC_PER_MIN) { | |
346 | alarm_sec = 0; | |
347 | alarm_min++; | |
348 | } | |
349 | if (alarm_min == MIN_PER_HOUR) { | |
350 | alarm_min = 0; | |
351 | alarm_hour++; | |
352 | } | |
353 | alarm_hour %= HOUR_PER_DAY; | |
354 | ||
355 | hour = alarm_hour - cur_hour; | |
356 | min = hour * MIN_PER_HOUR + alarm_min - cur_min; | |
357 | sec = min * SEC_PER_MIN + alarm_sec - cur_sec; | |
358 | return sec <= 0 ? sec + SEC_PER_DAY : sec; | |
56038ef6 YZ |
359 | } |
360 | ||
361 | static void rtc_update_timer(void *opaque) | |
362 | { | |
363 | RTCState *s = opaque; | |
364 | int32_t irqs = REG_C_UF; | |
365 | int32_t new_irqs; | |
366 | ||
41a9b8b2 YZ |
367 | assert((s->cmos_data[RTC_REG_A] & 0x60) != 0x60); |
368 | ||
56038ef6 YZ |
369 | /* UIP might have been latched, update time and clear it. */ |
370 | rtc_update_time(s); | |
371 | s->cmos_data[RTC_REG_A] &= ~REG_A_UIP; | |
372 | ||
884f17c2 | 373 | if (qemu_clock_get_ns(rtc_clock) >= s->next_alarm_time) { |
56038ef6 YZ |
374 | irqs |= REG_C_AF; |
375 | if (s->cmos_data[RTC_REG_B] & REG_B_AIE) { | |
376 | qemu_system_wakeup_request(QEMU_WAKEUP_REASON_RTC); | |
377 | } | |
378 | } | |
00cf5774 | 379 | |
56038ef6 YZ |
380 | new_irqs = irqs & ~s->cmos_data[RTC_REG_C]; |
381 | s->cmos_data[RTC_REG_C] |= irqs; | |
382 | if ((new_irqs & s->cmos_data[RTC_REG_B]) != 0) { | |
383 | s->cmos_data[RTC_REG_C] |= REG_C_IRQF; | |
384 | qemu_irq_raise(s->irq); | |
385 | } | |
386 | check_update_timer(s); | |
387 | } | |
388 | ||
0da8c842 AG |
389 | static void cmos_ioport_write(void *opaque, hwaddr addr, |
390 | uint64_t data, unsigned size) | |
80cabfad | 391 | { |
b41a2cd1 | 392 | RTCState *s = opaque; |
80cabfad FB |
393 | |
394 | if ((addr & 1) == 0) { | |
395 | s->cmos_index = data & 0x7f; | |
396 | } else { | |
c5539cb4 | 397 | CMOS_DPRINTF("cmos: write index=0x%02x val=0x%02" PRIx64 "\n", |
ec51e364 | 398 | s->cmos_index, data); |
dff38e7b | 399 | switch(s->cmos_index) { |
80cabfad FB |
400 | case RTC_SECONDS_ALARM: |
401 | case RTC_MINUTES_ALARM: | |
402 | case RTC_HOURS_ALARM: | |
80cabfad | 403 | s->cmos_data[s->cmos_index] = data; |
56038ef6 | 404 | check_update_timer(s); |
80cabfad | 405 | break; |
e67edb94 PB |
406 | case RTC_IBM_PS2_CENTURY_BYTE: |
407 | s->cmos_index = RTC_CENTURY; | |
408 | /* fall through */ | |
409 | case RTC_CENTURY: | |
80cabfad FB |
410 | case RTC_SECONDS: |
411 | case RTC_MINUTES: | |
412 | case RTC_HOURS: | |
413 | case RTC_DAY_OF_WEEK: | |
414 | case RTC_DAY_OF_MONTH: | |
415 | case RTC_MONTH: | |
416 | case RTC_YEAR: | |
417 | s->cmos_data[s->cmos_index] = data; | |
dff38e7b | 418 | /* if in set mode, do not update the time */ |
41a9b8b2 | 419 | if (rtc_running(s)) { |
dff38e7b | 420 | rtc_set_time(s); |
56038ef6 | 421 | check_update_timer(s); |
dff38e7b | 422 | } |
80cabfad FB |
423 | break; |
424 | case RTC_REG_A: | |
41a9b8b2 YZ |
425 | if ((data & 0x60) == 0x60) { |
426 | if (rtc_running(s)) { | |
427 | rtc_update_time(s); | |
428 | } | |
429 | /* What happens to UIP when divider reset is enabled is | |
430 | * unclear from the datasheet. Shouldn't matter much | |
431 | * though. | |
432 | */ | |
433 | s->cmos_data[RTC_REG_A] &= ~REG_A_UIP; | |
434 | } else if (((s->cmos_data[RTC_REG_A] & 0x60) == 0x60) && | |
435 | (data & 0x70) <= 0x20) { | |
436 | /* when the divider reset is removed, the first update cycle | |
437 | * begins one-half second later*/ | |
438 | if (!(s->cmos_data[RTC_REG_B] & REG_B_SET)) { | |
439 | s->offset = 500000000; | |
440 | rtc_set_time(s); | |
441 | } | |
442 | s->cmos_data[RTC_REG_A] &= ~REG_A_UIP; | |
443 | } | |
dff38e7b FB |
444 | /* UIP bit is read only */ |
445 | s->cmos_data[RTC_REG_A] = (data & ~REG_A_UIP) | | |
446 | (s->cmos_data[RTC_REG_A] & REG_A_UIP); | |
884f17c2 | 447 | periodic_timer_update(s, qemu_clock_get_ns(rtc_clock)); |
56038ef6 | 448 | check_update_timer(s); |
dff38e7b | 449 | break; |
80cabfad | 450 | case RTC_REG_B: |
dff38e7b | 451 | if (data & REG_B_SET) { |
56038ef6 | 452 | /* update cmos to when the rtc was stopping */ |
41a9b8b2 | 453 | if (rtc_running(s)) { |
56038ef6 YZ |
454 | rtc_update_time(s); |
455 | } | |
dff38e7b FB |
456 | /* set mode: reset UIP mode */ |
457 | s->cmos_data[RTC_REG_A] &= ~REG_A_UIP; | |
458 | data &= ~REG_B_UIE; | |
459 | } else { | |
460 | /* if disabling set mode, update the time */ | |
41a9b8b2 YZ |
461 | if ((s->cmos_data[RTC_REG_B] & REG_B_SET) && |
462 | (s->cmos_data[RTC_REG_A] & 0x70) <= 0x20) { | |
13566fe3 | 463 | s->offset = get_guest_rtc_ns(s) % NANOSECONDS_PER_SECOND; |
dff38e7b FB |
464 | rtc_set_time(s); |
465 | } | |
466 | } | |
9324cc50 YZ |
467 | /* if an interrupt flag is already set when the interrupt |
468 | * becomes enabled, raise an interrupt immediately. */ | |
469 | if (data & s->cmos_data[RTC_REG_C] & REG_C_MASK) { | |
470 | s->cmos_data[RTC_REG_C] |= REG_C_IRQF; | |
471 | qemu_irq_raise(s->irq); | |
472 | } else { | |
473 | s->cmos_data[RTC_REG_C] &= ~REG_C_IRQF; | |
474 | qemu_irq_lower(s->irq); | |
475 | } | |
bedc572e | 476 | s->cmos_data[RTC_REG_B] = data; |
884f17c2 | 477 | periodic_timer_update(s, qemu_clock_get_ns(rtc_clock)); |
56038ef6 | 478 | check_update_timer(s); |
80cabfad FB |
479 | break; |
480 | case RTC_REG_C: | |
481 | case RTC_REG_D: | |
482 | /* cannot write to them */ | |
483 | break; | |
484 | default: | |
485 | s->cmos_data[s->cmos_index] = data; | |
486 | break; | |
487 | } | |
488 | } | |
489 | } | |
490 | ||
abd0c6bd | 491 | static inline int rtc_to_bcd(RTCState *s, int a) |
80cabfad | 492 | { |
6f1bf24d | 493 | if (s->cmos_data[RTC_REG_B] & REG_B_DM) { |
dff38e7b FB |
494 | return a; |
495 | } else { | |
496 | return ((a / 10) << 4) | (a % 10); | |
497 | } | |
80cabfad FB |
498 | } |
499 | ||
abd0c6bd | 500 | static inline int rtc_from_bcd(RTCState *s, int a) |
80cabfad | 501 | { |
00cf5774 PB |
502 | if ((a & 0xc0) == 0xc0) { |
503 | return -1; | |
504 | } | |
6f1bf24d | 505 | if (s->cmos_data[RTC_REG_B] & REG_B_DM) { |
dff38e7b FB |
506 | return a; |
507 | } else { | |
508 | return ((a >> 4) * 10) + (a & 0x0f); | |
509 | } | |
510 | } | |
511 | ||
e2826cf4 | 512 | static void rtc_get_time(RTCState *s, struct tm *tm) |
dff38e7b | 513 | { |
abd0c6bd PB |
514 | tm->tm_sec = rtc_from_bcd(s, s->cmos_data[RTC_SECONDS]); |
515 | tm->tm_min = rtc_from_bcd(s, s->cmos_data[RTC_MINUTES]); | |
516 | tm->tm_hour = rtc_from_bcd(s, s->cmos_data[RTC_HOURS] & 0x7f); | |
3b89eb43 PB |
517 | if (!(s->cmos_data[RTC_REG_B] & REG_B_24H)) { |
518 | tm->tm_hour %= 12; | |
519 | if (s->cmos_data[RTC_HOURS] & 0x80) { | |
520 | tm->tm_hour += 12; | |
521 | } | |
43f493af | 522 | } |
abd0c6bd PB |
523 | tm->tm_wday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_WEEK]) - 1; |
524 | tm->tm_mday = rtc_from_bcd(s, s->cmos_data[RTC_DAY_OF_MONTH]); | |
525 | tm->tm_mon = rtc_from_bcd(s, s->cmos_data[RTC_MONTH]) - 1; | |
b8994faf PB |
526 | tm->tm_year = |
527 | rtc_from_bcd(s, s->cmos_data[RTC_YEAR]) + s->base_year + | |
528 | rtc_from_bcd(s, s->cmos_data[RTC_CENTURY]) * 100 - 1900; | |
e2826cf4 PB |
529 | } |
530 | ||
f2ae8abf MT |
531 | static QLIST_HEAD(, RTCState) rtc_devices = |
532 | QLIST_HEAD_INITIALIZER(rtc_devices); | |
533 | ||
534 | #ifdef TARGET_I386 | |
535 | void qmp_rtc_reset_reinjection(Error **errp) | |
536 | { | |
537 | RTCState *s; | |
538 | ||
539 | QLIST_FOREACH(s, &rtc_devices, link) { | |
540 | s->irq_coalesced = 0; | |
541 | } | |
542 | } | |
543 | #endif | |
544 | ||
e2826cf4 PB |
545 | static void rtc_set_time(RTCState *s) |
546 | { | |
547 | struct tm tm; | |
80cd3478 | 548 | |
e2826cf4 | 549 | rtc_get_time(s, &tm); |
e2826cf4 | 550 | s->base_rtc = mktimegm(&tm); |
884f17c2 | 551 | s->last_update = qemu_clock_get_ns(rtc_clock); |
56038ef6 | 552 | |
e010ad8f | 553 | qapi_event_send_rtc_change(qemu_timedate_diff(&tm), &error_abort); |
43f493af FB |
554 | } |
555 | ||
e2826cf4 | 556 | static void rtc_set_cmos(RTCState *s, const struct tm *tm) |
43f493af | 557 | { |
42fc73a1 | 558 | int year; |
dff38e7b | 559 | |
abd0c6bd PB |
560 | s->cmos_data[RTC_SECONDS] = rtc_to_bcd(s, tm->tm_sec); |
561 | s->cmos_data[RTC_MINUTES] = rtc_to_bcd(s, tm->tm_min); | |
c29cd656 | 562 | if (s->cmos_data[RTC_REG_B] & REG_B_24H) { |
43f493af | 563 | /* 24 hour format */ |
abd0c6bd | 564 | s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, tm->tm_hour); |
43f493af FB |
565 | } else { |
566 | /* 12 hour format */ | |
3b89eb43 PB |
567 | int h = (tm->tm_hour % 12) ? tm->tm_hour % 12 : 12; |
568 | s->cmos_data[RTC_HOURS] = rtc_to_bcd(s, h); | |
43f493af FB |
569 | if (tm->tm_hour >= 12) |
570 | s->cmos_data[RTC_HOURS] |= 0x80; | |
571 | } | |
abd0c6bd PB |
572 | s->cmos_data[RTC_DAY_OF_WEEK] = rtc_to_bcd(s, tm->tm_wday + 1); |
573 | s->cmos_data[RTC_DAY_OF_MONTH] = rtc_to_bcd(s, tm->tm_mday); | |
574 | s->cmos_data[RTC_MONTH] = rtc_to_bcd(s, tm->tm_mon + 1); | |
b8994faf PB |
575 | year = tm->tm_year + 1900 - s->base_year; |
576 | s->cmos_data[RTC_YEAR] = rtc_to_bcd(s, year % 100); | |
577 | s->cmos_data[RTC_CENTURY] = rtc_to_bcd(s, year / 100); | |
43f493af FB |
578 | } |
579 | ||
56038ef6 | 580 | static void rtc_update_time(RTCState *s) |
43f493af | 581 | { |
56038ef6 YZ |
582 | struct tm ret; |
583 | time_t guest_sec; | |
584 | int64_t guest_nsec; | |
585 | ||
586 | guest_nsec = get_guest_rtc_ns(s); | |
13566fe3 | 587 | guest_sec = guest_nsec / NANOSECONDS_PER_SECOND; |
56038ef6 | 588 | gmtime_r(&guest_sec, &ret); |
02c6ccc6 AH |
589 | |
590 | /* Is SET flag of Register B disabled? */ | |
591 | if ((s->cmos_data[RTC_REG_B] & REG_B_SET) == 0) { | |
592 | rtc_set_cmos(s, &ret); | |
593 | } | |
43f493af FB |
594 | } |
595 | ||
56038ef6 | 596 | static int update_in_progress(RTCState *s) |
43f493af | 597 | { |
56038ef6 | 598 | int64_t guest_nsec; |
3b46e624 | 599 | |
41a9b8b2 | 600 | if (!rtc_running(s)) { |
56038ef6 | 601 | return 0; |
dff38e7b | 602 | } |
e93379b0 AB |
603 | if (timer_pending(s->update_timer)) { |
604 | int64_t next_update_time = timer_expire_time_ns(s->update_timer); | |
56038ef6 | 605 | /* Latch UIP until the timer expires. */ |
884f17c2 AB |
606 | if (qemu_clock_get_ns(rtc_clock) >= |
607 | (next_update_time - UIP_HOLD_LENGTH)) { | |
56038ef6 YZ |
608 | s->cmos_data[RTC_REG_A] |= REG_A_UIP; |
609 | return 1; | |
dff38e7b FB |
610 | } |
611 | } | |
612 | ||
56038ef6 YZ |
613 | guest_nsec = get_guest_rtc_ns(s); |
614 | /* UIP bit will be set at last 244us of every second. */ | |
13566fe3 SH |
615 | if ((guest_nsec % NANOSECONDS_PER_SECOND) >= |
616 | (NANOSECONDS_PER_SECOND - UIP_HOLD_LENGTH)) { | |
56038ef6 | 617 | return 1; |
dff38e7b | 618 | } |
56038ef6 | 619 | return 0; |
80cabfad FB |
620 | } |
621 | ||
0da8c842 AG |
622 | static uint64_t cmos_ioport_read(void *opaque, hwaddr addr, |
623 | unsigned size) | |
80cabfad | 624 | { |
b41a2cd1 | 625 | RTCState *s = opaque; |
80cabfad FB |
626 | int ret; |
627 | if ((addr & 1) == 0) { | |
628 | return 0xff; | |
629 | } else { | |
630 | switch(s->cmos_index) { | |
e67edb94 PB |
631 | case RTC_IBM_PS2_CENTURY_BYTE: |
632 | s->cmos_index = RTC_CENTURY; | |
633 | /* fall through */ | |
634 | case RTC_CENTURY: | |
80cabfad FB |
635 | case RTC_SECONDS: |
636 | case RTC_MINUTES: | |
637 | case RTC_HOURS: | |
638 | case RTC_DAY_OF_WEEK: | |
639 | case RTC_DAY_OF_MONTH: | |
640 | case RTC_MONTH: | |
641 | case RTC_YEAR: | |
56038ef6 YZ |
642 | /* if not in set mode, calibrate cmos before |
643 | * reading*/ | |
41a9b8b2 | 644 | if (rtc_running(s)) { |
56038ef6 YZ |
645 | rtc_update_time(s); |
646 | } | |
80cabfad FB |
647 | ret = s->cmos_data[s->cmos_index]; |
648 | break; | |
649 | case RTC_REG_A: | |
56038ef6 YZ |
650 | if (update_in_progress(s)) { |
651 | s->cmos_data[s->cmos_index] |= REG_A_UIP; | |
652 | } else { | |
653 | s->cmos_data[s->cmos_index] &= ~REG_A_UIP; | |
654 | } | |
80cabfad | 655 | ret = s->cmos_data[s->cmos_index]; |
80cabfad FB |
656 | break; |
657 | case RTC_REG_C: | |
658 | ret = s->cmos_data[s->cmos_index]; | |
d537cf6c | 659 | qemu_irq_lower(s->irq); |
fbc15e27 | 660 | s->cmos_data[RTC_REG_C] = 0x00; |
56038ef6 YZ |
661 | if (ret & (REG_C_UF | REG_C_AF)) { |
662 | check_update_timer(s); | |
663 | } | |
ba32edab GN |
664 | #ifdef TARGET_I386 |
665 | if(s->irq_coalesced && | |
fbc15e27 | 666 | (s->cmos_data[RTC_REG_B] & REG_B_PIE) && |
ba32edab GN |
667 | s->irq_reinject_on_ack_count < RTC_REINJECT_ON_ACK_COUNT) { |
668 | s->irq_reinject_on_ack_count++; | |
fbc15e27 | 669 | s->cmos_data[RTC_REG_C] |= REG_C_IRQF | REG_C_PF; |
ba32edab | 670 | apic_reset_irq_delivered(); |
aa6f63ff | 671 | DPRINTF_C("cmos: injecting on ack\n"); |
ba32edab | 672 | qemu_irq_raise(s->irq); |
aa6f63ff | 673 | if (apic_get_irq_delivered()) { |
ba32edab | 674 | s->irq_coalesced--; |
aa6f63ff BS |
675 | DPRINTF_C("cmos: coalesced irqs decreased to %d\n", |
676 | s->irq_coalesced); | |
677 | } | |
ba32edab GN |
678 | } |
679 | #endif | |
80cabfad FB |
680 | break; |
681 | default: | |
682 | ret = s->cmos_data[s->cmos_index]; | |
683 | break; | |
684 | } | |
ec51e364 IY |
685 | CMOS_DPRINTF("cmos: read index=0x%02x val=0x%02x\n", |
686 | s->cmos_index, ret); | |
80cabfad FB |
687 | return ret; |
688 | } | |
689 | } | |
690 | ||
1d914fa0 | 691 | void rtc_set_memory(ISADevice *dev, int addr, int val) |
dff38e7b | 692 | { |
0e41271e | 693 | RTCState *s = MC146818_RTC(dev); |
dff38e7b FB |
694 | if (addr >= 0 && addr <= 127) |
695 | s->cmos_data[addr] = val; | |
696 | } | |
697 | ||
b8b7456d IM |
698 | int rtc_get_memory(ISADevice *dev, int addr) |
699 | { | |
700 | RTCState *s = MC146818_RTC(dev); | |
701 | assert(addr >= 0 && addr <= 127); | |
702 | return s->cmos_data[addr]; | |
703 | } | |
704 | ||
1d914fa0 | 705 | static void rtc_set_date_from_host(ISADevice *dev) |
ea55ffb3 | 706 | { |
0e41271e | 707 | RTCState *s = MC146818_RTC(dev); |
f6503059 | 708 | struct tm tm; |
ea55ffb3 | 709 | |
f6503059 | 710 | qemu_get_timedate(&tm, 0); |
56038ef6 YZ |
711 | |
712 | s->base_rtc = mktimegm(&tm); | |
884f17c2 | 713 | s->last_update = qemu_clock_get_ns(rtc_clock); |
56038ef6 YZ |
714 | s->offset = 0; |
715 | ||
716 | /* set the CMOS date */ | |
e2826cf4 | 717 | rtc_set_cmos(s, &tm); |
ea55ffb3 TS |
718 | } |
719 | ||
3cf294ee JB |
720 | static void rtc_pre_save(void *opaque) |
721 | { | |
722 | RTCState *s = opaque; | |
723 | ||
724 | rtc_update_time(s); | |
725 | } | |
726 | ||
6b075b8a | 727 | static int rtc_post_load(void *opaque, int version_id) |
80cabfad | 728 | { |
dff38e7b FB |
729 | RTCState *s = opaque; |
730 | ||
3cf294ee | 731 | if (version_id <= 2 || rtc_clock == QEMU_CLOCK_REALTIME) { |
56038ef6 YZ |
732 | rtc_set_time(s); |
733 | s->offset = 0; | |
734 | check_update_timer(s); | |
735 | } | |
736 | ||
ae46e239 PD |
737 | uint64_t now = qemu_clock_get_ns(rtc_clock); |
738 | if (now < s->next_periodic_time || | |
739 | now > (s->next_periodic_time + get_max_clock_jump())) { | |
740 | periodic_timer_update(s, qemu_clock_get_ns(rtc_clock)); | |
741 | } | |
742 | ||
56038ef6 | 743 | #ifdef TARGET_I386 |
048c74c4 | 744 | if (version_id >= 2) { |
104059da | 745 | if (s->lost_tick_policy == LOST_TICK_POLICY_SLEW) { |
048c74c4 JQ |
746 | rtc_coalesced_timer_update(s); |
747 | } | |
048c74c4 | 748 | } |
6b075b8a | 749 | #endif |
73822ec8 AL |
750 | return 0; |
751 | } | |
73822ec8 | 752 | |
5cd8cada JQ |
753 | static bool rtc_irq_reinject_on_ack_count_needed(void *opaque) |
754 | { | |
755 | RTCState *s = (RTCState *)opaque; | |
756 | return s->irq_reinject_on_ack_count != 0; | |
757 | } | |
758 | ||
0b102153 | 759 | static const VMStateDescription vmstate_rtc_irq_reinject_on_ack_count = { |
bb426311 | 760 | .name = "mc146818rtc/irq_reinject_on_ack_count", |
0b102153 PD |
761 | .version_id = 1, |
762 | .minimum_version_id = 1, | |
5cd8cada | 763 | .needed = rtc_irq_reinject_on_ack_count_needed, |
0b102153 PD |
764 | .fields = (VMStateField[]) { |
765 | VMSTATE_UINT16(irq_reinject_on_ack_count, RTCState), | |
766 | VMSTATE_END_OF_LIST() | |
767 | } | |
768 | }; | |
769 | ||
6b075b8a JQ |
770 | static const VMStateDescription vmstate_rtc = { |
771 | .name = "mc146818rtc", | |
56038ef6 | 772 | .version_id = 3, |
6b075b8a | 773 | .minimum_version_id = 1, |
3cf294ee | 774 | .pre_save = rtc_pre_save, |
6b075b8a | 775 | .post_load = rtc_post_load, |
d49805ae | 776 | .fields = (VMStateField[]) { |
6b075b8a JQ |
777 | VMSTATE_BUFFER(cmos_data, RTCState), |
778 | VMSTATE_UINT8(cmos_index, RTCState), | |
89166459 | 779 | VMSTATE_UNUSED(7*4), |
e720677e | 780 | VMSTATE_TIMER_PTR(periodic_timer, RTCState), |
6b075b8a | 781 | VMSTATE_INT64(next_periodic_time, RTCState), |
56038ef6 | 782 | VMSTATE_UNUSED(3*8), |
6b075b8a JQ |
783 | VMSTATE_UINT32_V(irq_coalesced, RTCState, 2), |
784 | VMSTATE_UINT32_V(period, RTCState, 2), | |
56038ef6 YZ |
785 | VMSTATE_UINT64_V(base_rtc, RTCState, 3), |
786 | VMSTATE_UINT64_V(last_update, RTCState, 3), | |
787 | VMSTATE_INT64_V(offset, RTCState, 3), | |
e720677e | 788 | VMSTATE_TIMER_PTR_V(update_timer, RTCState, 3), |
00cf5774 | 789 | VMSTATE_UINT64_V(next_alarm_time, RTCState, 3), |
6b075b8a | 790 | VMSTATE_END_OF_LIST() |
0b102153 | 791 | }, |
5cd8cada JQ |
792 | .subsections = (const VMStateDescription*[]) { |
793 | &vmstate_rtc_irq_reinject_on_ack_count, | |
794 | NULL | |
6b075b8a JQ |
795 | } |
796 | }; | |
797 | ||
17604dac JK |
798 | static void rtc_notify_clock_reset(Notifier *notifier, void *data) |
799 | { | |
800 | RTCState *s = container_of(notifier, RTCState, clock_reset_notifier); | |
801 | int64_t now = *(int64_t *)data; | |
802 | ||
0e41271e | 803 | rtc_set_date_from_host(ISA_DEVICE(s)); |
c4c18e24 | 804 | periodic_timer_update(s, now); |
56038ef6 | 805 | check_update_timer(s); |
17604dac | 806 | #ifdef TARGET_I386 |
104059da | 807 | if (s->lost_tick_policy == LOST_TICK_POLICY_SLEW) { |
17604dac JK |
808 | rtc_coalesced_timer_update(s); |
809 | } | |
810 | #endif | |
811 | } | |
812 | ||
da98c8eb GH |
813 | /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE) |
814 | BIOS will read it and start S3 resume at POST Entry */ | |
815 | static void rtc_notify_suspend(Notifier *notifier, void *data) | |
816 | { | |
817 | RTCState *s = container_of(notifier, RTCState, suspend_notifier); | |
0e41271e | 818 | rtc_set_memory(ISA_DEVICE(s), 0xF, 0xFE); |
da98c8eb GH |
819 | } |
820 | ||
eeb7c03c GN |
821 | static void rtc_reset(void *opaque) |
822 | { | |
823 | RTCState *s = opaque; | |
824 | ||
72716184 AL |
825 | s->cmos_data[RTC_REG_B] &= ~(REG_B_PIE | REG_B_AIE | REG_B_SQWE); |
826 | s->cmos_data[RTC_REG_C] &= ~(REG_C_UF | REG_C_IRQF | REG_C_PF | REG_C_AF); | |
56038ef6 | 827 | check_update_timer(s); |
eeb7c03c | 828 | |
72716184 | 829 | qemu_irq_lower(s->irq); |
eeb7c03c GN |
830 | |
831 | #ifdef TARGET_I386 | |
104059da | 832 | if (s->lost_tick_policy == LOST_TICK_POLICY_SLEW) { |
433acf0d | 833 | s->irq_coalesced = 0; |
172dbc52 | 834 | s->irq_reinject_on_ack_count = 0; |
433acf0d | 835 | } |
eeb7c03c GN |
836 | #endif |
837 | } | |
838 | ||
b2c5009b | 839 | static const MemoryRegionOps cmos_ops = { |
0da8c842 AG |
840 | .read = cmos_ioport_read, |
841 | .write = cmos_ioport_write, | |
842 | .impl = { | |
843 | .min_access_size = 1, | |
844 | .max_access_size = 1, | |
845 | }, | |
846 | .endianness = DEVICE_LITTLE_ENDIAN, | |
b2c5009b RH |
847 | }; |
848 | ||
8e099d14 | 849 | static void rtc_get_date(Object *obj, struct tm *current_tm, Error **errp) |
18297050 | 850 | { |
0e41271e | 851 | RTCState *s = MC146818_RTC(obj); |
18297050 | 852 | |
56038ef6 | 853 | rtc_update_time(s); |
8e099d14 | 854 | rtc_get_time(s, current_tm); |
18297050 AL |
855 | } |
856 | ||
db895a1e | 857 | static void rtc_realizefn(DeviceState *dev, Error **errp) |
dff38e7b | 858 | { |
db895a1e | 859 | ISADevice *isadev = ISA_DEVICE(dev); |
0e41271e | 860 | RTCState *s = MC146818_RTC(dev); |
32e0c826 | 861 | int base = 0x70; |
80cabfad | 862 | |
80cabfad FB |
863 | s->cmos_data[RTC_REG_A] = 0x26; |
864 | s->cmos_data[RTC_REG_B] = 0x02; | |
865 | s->cmos_data[RTC_REG_C] = 0x00; | |
866 | s->cmos_data[RTC_REG_D] = 0x80; | |
867 | ||
b8994faf PB |
868 | /* This is for historical reasons. The default base year qdev property |
869 | * was set to 2000 for most machine types before the century byte was | |
870 | * implemented. | |
871 | * | |
872 | * This if statement means that the century byte will be always 0 | |
873 | * (at least until 2079...) for base_year = 1980, but will be set | |
874 | * correctly for base_year = 2000. | |
875 | */ | |
876 | if (s->base_year == 2000) { | |
877 | s->base_year = 0; | |
878 | } | |
879 | ||
db895a1e | 880 | rtc_set_date_from_host(isadev); |
ea55ffb3 | 881 | |
93b66569 | 882 | #ifdef TARGET_I386 |
433acf0d | 883 | switch (s->lost_tick_policy) { |
104059da | 884 | case LOST_TICK_POLICY_SLEW: |
6875204c | 885 | s->coalesced_timer = |
884f17c2 | 886 | timer_new_ns(rtc_clock, rtc_coalesced_timer, s); |
433acf0d | 887 | break; |
104059da | 888 | case LOST_TICK_POLICY_DISCARD: |
433acf0d JK |
889 | break; |
890 | default: | |
db895a1e AF |
891 | error_setg(errp, "Invalid lost tick policy."); |
892 | return; | |
433acf0d | 893 | } |
93b66569 | 894 | #endif |
433acf0d | 895 | |
884f17c2 AB |
896 | s->periodic_timer = timer_new_ns(rtc_clock, rtc_periodic_timer, s); |
897 | s->update_timer = timer_new_ns(rtc_clock, rtc_update_timer, s); | |
56038ef6 | 898 | check_update_timer(s); |
dff38e7b | 899 | |
17604dac | 900 | s->clock_reset_notifier.notify = rtc_notify_clock_reset; |
13c0cbae | 901 | qemu_clock_register_reset_notifier(rtc_clock, |
884f17c2 | 902 | &s->clock_reset_notifier); |
17604dac | 903 | |
da98c8eb GH |
904 | s->suspend_notifier.notify = rtc_notify_suspend; |
905 | qemu_register_suspend_notifier(&s->suspend_notifier); | |
906 | ||
853dca12 | 907 | memory_region_init_io(&s->io, OBJECT(s), &cmos_ops, s, "rtc", 2); |
db895a1e | 908 | isa_register_ioport(isadev, &s->io, base); |
dff38e7b | 909 | |
db895a1e | 910 | qdev_set_legacy_instance_id(dev, base, 3); |
a08d4367 | 911 | qemu_register_reset(rtc_reset, s); |
18297050 | 912 | |
8e099d14 | 913 | object_property_add_tm(OBJECT(s), "date", rtc_get_date, NULL); |
654a36d8 MT |
914 | |
915 | object_property_add_alias(qdev_get_machine(), "rtc-time", | |
916 | OBJECT(s), "date", NULL); | |
3638439d EV |
917 | |
918 | qdev_init_gpio_out(dev, &s->irq, 1); | |
32e0c826 GH |
919 | } |
920 | ||
48a18b3c | 921 | ISADevice *rtc_init(ISABus *bus, int base_year, qemu_irq intercept_irq) |
32e0c826 | 922 | { |
0e41271e AF |
923 | DeviceState *dev; |
924 | ISADevice *isadev; | |
7d932dfd | 925 | RTCState *s; |
eeb7c03c | 926 | |
0e41271e AF |
927 | isadev = isa_create(bus, TYPE_MC146818_RTC); |
928 | dev = DEVICE(isadev); | |
929 | s = MC146818_RTC(isadev); | |
930 | qdev_prop_set_int32(dev, "base_year", base_year); | |
931 | qdev_init_nofail(dev); | |
7d932dfd | 932 | if (intercept_irq) { |
3638439d | 933 | qdev_connect_gpio_out(dev, 0, intercept_irq); |
7d932dfd | 934 | } else { |
3638439d | 935 | isa_connect_gpio_out(isadev, 0, RTC_ISA_IRQ); |
7d932dfd | 936 | } |
f2ae8abf MT |
937 | QLIST_INSERT_HEAD(&rtc_devices, s, link); |
938 | ||
0e41271e | 939 | return isadev; |
80cabfad FB |
940 | } |
941 | ||
39bffca2 AL |
942 | static Property mc146818rtc_properties[] = { |
943 | DEFINE_PROP_INT32("base_year", RTCState, base_year, 1980), | |
944 | DEFINE_PROP_LOSTTICKPOLICY("lost_tick_policy", RTCState, | |
104059da | 945 | lost_tick_policy, LOST_TICK_POLICY_DISCARD), |
39bffca2 AL |
946 | DEFINE_PROP_END_OF_LIST(), |
947 | }; | |
948 | ||
8f04ee08 AL |
949 | static void rtc_class_initfn(ObjectClass *klass, void *data) |
950 | { | |
39bffca2 | 951 | DeviceClass *dc = DEVICE_CLASS(klass); |
db895a1e AF |
952 | |
953 | dc->realize = rtc_realizefn; | |
39bffca2 AL |
954 | dc->vmsd = &vmstate_rtc; |
955 | dc->props = mc146818rtc_properties; | |
f3b17640 MA |
956 | /* Reason: needs to be wired up by rtc_init() */ |
957 | dc->cannot_instantiate_with_device_add_yet = true; | |
8f04ee08 AL |
958 | } |
959 | ||
654a36d8 MT |
960 | static void rtc_finalize(Object *obj) |
961 | { | |
962 | object_property_del(qdev_get_machine(), "rtc", NULL); | |
963 | } | |
964 | ||
8c43a6f0 | 965 | static const TypeInfo mc146818rtc_info = { |
0e41271e | 966 | .name = TYPE_MC146818_RTC, |
39bffca2 AL |
967 | .parent = TYPE_ISA_DEVICE, |
968 | .instance_size = sizeof(RTCState), | |
969 | .class_init = rtc_class_initfn, | |
654a36d8 | 970 | .instance_finalize = rtc_finalize, |
32e0c826 GH |
971 | }; |
972 | ||
83f7d43a | 973 | static void mc146818rtc_register_types(void) |
100d9891 | 974 | { |
39bffca2 | 975 | type_register_static(&mc146818rtc_info); |
100d9891 | 976 | } |
83f7d43a AF |
977 | |
978 | type_init(mc146818rtc_register_types) |