]>
Commit | Line | Data |
---|---|---|
ab93bbe2 FB |
1 | /* |
2 | * common defines for all CPUs | |
5fafdf24 | 3 | * |
ab93bbe2 FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
ab93bbe2 FB |
18 | */ |
19 | #ifndef CPU_DEFS_H | |
20 | #define CPU_DEFS_H | |
21 | ||
87ecb68b PB |
22 | #ifndef NEED_CPU_H |
23 | #error cpu.h included from common code | |
24 | #endif | |
25 | ||
87776ab7 | 26 | #include "qemu/host-utils.h" |
71aec354 | 27 | #include "qemu/thread.h" |
b11ec7f2 | 28 | #ifdef CONFIG_TCG |
1de29aef | 29 | #include "tcg-target.h" |
b11ec7f2 | 30 | #endif |
ce927ed9 | 31 | #ifndef CONFIG_USER_ONLY |
022c62cb | 32 | #include "exec/hwaddr.h" |
ce927ed9 | 33 | #endif |
fadc1cbe | 34 | #include "exec/memattrs.h" |
2e5b09fd | 35 | #include "hw/core/cpu.h" |
ab93bbe2 | 36 | |
74433bf0 RH |
37 | #include "cpu-param.h" |
38 | ||
35b66fc4 | 39 | #ifndef TARGET_LONG_BITS |
74433bf0 RH |
40 | # error TARGET_LONG_BITS must be defined in cpu-param.h |
41 | #endif | |
42 | #ifndef NB_MMU_MODES | |
43 | # error NB_MMU_MODES must be defined in cpu-param.h | |
44 | #endif | |
45 | #ifndef TARGET_PHYS_ADDR_SPACE_BITS | |
46 | # error TARGET_PHYS_ADDR_SPACE_BITS must be defined in cpu-param.h | |
47 | #endif | |
48 | #ifndef TARGET_VIRT_ADDR_SPACE_BITS | |
49 | # error TARGET_VIRT_ADDR_SPACE_BITS must be defined in cpu-param.h | |
50 | #endif | |
51 | #ifndef TARGET_PAGE_BITS | |
52 | # ifdef TARGET_PAGE_BITS_VARY | |
53 | # ifndef TARGET_PAGE_BITS_MIN | |
54 | # error TARGET_PAGE_BITS_MIN must be defined in cpu-param.h | |
55 | # endif | |
56 | # else | |
57 | # error TARGET_PAGE_BITS must be defined in cpu-param.h | |
58 | # endif | |
35b66fc4 FB |
59 | #endif |
60 | ||
61 | #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) | |
62 | ||
ab6d960f | 63 | /* target_ulong is the type of a virtual address */ |
35b66fc4 | 64 | #if TARGET_LONG_SIZE == 4 |
6cfd9b52 PB |
65 | typedef int32_t target_long; |
66 | typedef uint32_t target_ulong; | |
c27004ec | 67 | #define TARGET_FMT_lx "%08x" |
b62b461b | 68 | #define TARGET_FMT_ld "%d" |
71c8b8fd | 69 | #define TARGET_FMT_lu "%u" |
35b66fc4 | 70 | #elif TARGET_LONG_SIZE == 8 |
6cfd9b52 PB |
71 | typedef int64_t target_long; |
72 | typedef uint64_t target_ulong; | |
26a76461 | 73 | #define TARGET_FMT_lx "%016" PRIx64 |
b62b461b | 74 | #define TARGET_FMT_ld "%" PRId64 |
71c8b8fd | 75 | #define TARGET_FMT_lu "%" PRIu64 |
35b66fc4 FB |
76 | #else |
77 | #error TARGET_LONG_SIZE undefined | |
78 | #endif | |
79 | ||
b11ec7f2 | 80 | #if !defined(CONFIG_USER_ONLY) && defined(CONFIG_TCG) |
a40ec84e | 81 | |
88e89a57 XT |
82 | /* use a fully associative victim tlb of 8 entries */ |
83 | #define CPU_VTLB_SIZE 8 | |
ab93bbe2 | 84 | |
355b1943 | 85 | #if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32 |
d656469f FB |
86 | #define CPU_TLB_ENTRY_BITS 4 |
87 | #else | |
88 | #define CPU_TLB_ENTRY_BITS 5 | |
89 | #endif | |
90 | ||
86e1eff8 EC |
91 | #define CPU_TLB_DYN_MIN_BITS 6 |
92 | #define CPU_TLB_DYN_DEFAULT_BITS 8 | |
93 | ||
86e1eff8 EC |
94 | # if HOST_LONG_BITS == 32 |
95 | /* Make sure we do not require a double-word shift for the TLB load */ | |
96 | # define CPU_TLB_DYN_MAX_BITS (32 - TARGET_PAGE_BITS) | |
97 | # else /* HOST_LONG_BITS == 64 */ | |
98 | /* | |
99 | * Assuming TARGET_PAGE_BITS==12, with 2**22 entries we can cover 2**(22+12) == | |
100 | * 2**34 == 16G of address space. This is roughly what one would expect a | |
101 | * TLB to cover in a modern (as of 2018) x86_64 CPU. For instance, Intel | |
102 | * Skylake's Level-2 STLB has 16 1G entries. | |
103 | * Also, make sure we do not size the TLB past the guest's address space. | |
104 | */ | |
105 | # define CPU_TLB_DYN_MAX_BITS \ | |
106 | MIN(22, TARGET_VIRT_ADDR_SPACE_BITS - TARGET_PAGE_BITS) | |
107 | # endif | |
108 | ||
ab93bbe2 | 109 | typedef struct CPUTLBEntry { |
0f459d16 PB |
110 | /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address |
111 | bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not | |
112 | go directly to ram. | |
db8d7466 FB |
113 | bit 3 : indicates that the entry is invalid |
114 | bit 2..0 : zero | |
115 | */ | |
b4a4b8d0 PC |
116 | union { |
117 | struct { | |
118 | target_ulong addr_read; | |
119 | target_ulong addr_write; | |
120 | target_ulong addr_code; | |
121 | /* Addend to virtual address to get host address. IO accesses | |
122 | use the corresponding iotlb value. */ | |
123 | uintptr_t addend; | |
124 | }; | |
125 | /* padding to get a power of two size */ | |
126 | uint8_t dummy[1 << CPU_TLB_ENTRY_BITS]; | |
127 | }; | |
ab93bbe2 FB |
128 | } CPUTLBEntry; |
129 | ||
e85ef538 | 130 | QEMU_BUILD_BUG_ON(sizeof(CPUTLBEntry) != (1 << CPU_TLB_ENTRY_BITS)); |
355b1943 | 131 | |
e469b22f PM |
132 | /* The IOTLB is not accessed directly inline by generated TCG code, |
133 | * so the CPUIOTLBEntry layout is not as critical as that of the | |
134 | * CPUTLBEntry. (This is also why we don't want to combine the two | |
135 | * structs into one.) | |
136 | */ | |
137 | typedef struct CPUIOTLBEntry { | |
ace41090 PM |
138 | /* |
139 | * @addr contains: | |
140 | * - in the lower TARGET_PAGE_BITS, a physical section number | |
141 | * - with the lower TARGET_PAGE_BITS masked off, an offset which | |
142 | * must be added to the virtual address to obtain: | |
143 | * + the ram_addr_t of the target RAM (if the physical section | |
144 | * number is PHYS_SECTION_NOTDIRTY or PHYS_SECTION_ROM) | |
145 | * + the offset within the target MemoryRegion (otherwise) | |
146 | */ | |
e469b22f | 147 | hwaddr addr; |
fadc1cbe | 148 | MemTxAttrs attrs; |
e469b22f PM |
149 | } CPUIOTLBEntry; |
150 | ||
a40ec84e RH |
151 | /* |
152 | * Data elements that are per MMU mode, minus the bits accessed by | |
153 | * the TCG fast path. | |
154 | */ | |
1308e026 RH |
155 | typedef struct CPUTLBDesc { |
156 | /* | |
157 | * Describe a region covering all of the large pages allocated | |
158 | * into the tlb. When any page within this region is flushed, | |
159 | * we must flush the entire tlb. The region is matched if | |
160 | * (addr & large_page_mask) == large_page_addr. | |
161 | */ | |
162 | target_ulong large_page_addr; | |
163 | target_ulong large_page_mask; | |
79e42085 RH |
164 | /* host time (in ns) at the beginning of the time window */ |
165 | int64_t window_begin_ns; | |
166 | /* maximum number of entries observed in the window */ | |
167 | size_t window_max_entries; | |
a40ec84e | 168 | size_t n_used_entries; |
d5363e58 RH |
169 | /* The next index to use in the tlb victim table. */ |
170 | size_t vindex; | |
a40ec84e RH |
171 | /* The tlb victim table, in two parts. */ |
172 | CPUTLBEntry vtable[CPU_VTLB_SIZE]; | |
173 | CPUIOTLBEntry viotlb[CPU_VTLB_SIZE]; | |
174 | /* The iotlb. */ | |
175 | CPUIOTLBEntry *iotlb; | |
1308e026 RH |
176 | } CPUTLBDesc; |
177 | ||
a40ec84e RH |
178 | /* |
179 | * Data elements that are per MMU mode, accessed by the fast path. | |
269bd5d8 | 180 | * The structure is aligned to aid loading the pair with one insn. |
a40ec84e RH |
181 | */ |
182 | typedef struct CPUTLBDescFast { | |
183 | /* Contains (n_entries - 1) << CPU_TLB_ENTRY_BITS */ | |
184 | uintptr_t mask; | |
185 | /* The array of tlb entries itself. */ | |
186 | CPUTLBEntry *table; | |
269bd5d8 | 187 | } CPUTLBDescFast QEMU_ALIGNED(2 * sizeof(void *)); |
a40ec84e | 188 | |
53d28455 RH |
189 | /* |
190 | * Data elements that are shared between all MMU modes. | |
191 | */ | |
192 | typedef struct CPUTLBCommon { | |
a40ec84e | 193 | /* Serialize updates to f.table and d.vtable, and others as noted. */ |
53d28455 | 194 | QemuSpin lock; |
3d1523ce RH |
195 | /* |
196 | * Within dirty, for each bit N, modifications have been made to | |
197 | * mmu_idx N since the last time that mmu_idx was flushed. | |
198 | * Protected by tlb_c.lock. | |
199 | */ | |
200 | uint16_t dirty; | |
e09de0a2 RH |
201 | /* |
202 | * Statistics. These are not lock protected, but are read and | |
203 | * written atomically. This allows the monitor to print a snapshot | |
204 | * of the stats without interfering with the cpu. | |
205 | */ | |
206 | size_t full_flush_count; | |
207 | size_t part_flush_count; | |
208 | size_t elide_flush_count; | |
53d28455 RH |
209 | } CPUTLBCommon; |
210 | ||
211 | /* | |
a40ec84e | 212 | * The entire softmmu tlb, for all MMU modes. |
53d28455 | 213 | * The meaning of each of the MMU modes is defined in the target code. |
269bd5d8 RH |
214 | * Since this is placed within CPUNegativeOffsetState, the smallest |
215 | * negative offsets are at the end of the struct. | |
53d28455 | 216 | */ |
e6d86bed | 217 | |
a40ec84e | 218 | typedef struct CPUTLB { |
a40ec84e | 219 | CPUTLBCommon c; |
269bd5d8 RH |
220 | CPUTLBDesc d[NB_MMU_MODES]; |
221 | CPUTLBDescFast f[NB_MMU_MODES]; | |
a40ec84e | 222 | } CPUTLB; |
20cb400d | 223 | |
269bd5d8 RH |
224 | /* This will be used by TCG backends to compute offsets. */ |
225 | #define TLB_MASK_TABLE_OFS(IDX) \ | |
226 | ((int)offsetof(ArchCPU, neg.tlb.f[IDX]) - (int)offsetof(ArchCPU, env)) | |
20cb400d | 227 | |
a40ec84e | 228 | #else |
20cb400d | 229 | |
269bd5d8 | 230 | typedef struct CPUTLB { } CPUTLB; |
20cb400d | 231 | |
a40ec84e | 232 | #endif /* !CONFIG_USER_ONLY && CONFIG_TCG */ |
a316d335 | 233 | |
5b146dc7 | 234 | /* |
1eb21c42 | 235 | * This structure must be placed in ArchCPU immediately |
5b146dc7 RH |
236 | * before CPUArchState, as a field named "neg". |
237 | */ | |
238 | typedef struct CPUNegativeOffsetState { | |
269bd5d8 | 239 | CPUTLB tlb; |
5e140196 | 240 | IcountDecr icount_decr; |
5b146dc7 RH |
241 | } CPUNegativeOffsetState; |
242 | ||
ab93bbe2 | 243 | #endif |