]> Git Repo - qemu.git/blame - hw/mips/mips_r4k.c
hw: Use new memory_region_init_{ram, rom, rom_device}() functions
[qemu.git] / hw / mips / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
c684822a 10#include "qemu/osdep.h"
da34e65c 11#include "qapi/error.h"
4771d756
PB
12#include "qemu-common.h"
13#include "cpu.h"
83c9f4ca 14#include "hw/hw.h"
0d09e41a
PB
15#include "hw/mips/mips.h"
16#include "hw/mips/cpudevs.h"
17#include "hw/i386/pc.h"
18#include "hw/char/serial.h"
19#include "hw/isa/isa.h"
1422e32d 20#include "net/net.h"
9c17d615 21#include "sysemu/sysemu.h"
83c9f4ca 22#include "hw/boards.h"
0d09e41a 23#include "hw/block/flash.h"
1de7afc9 24#include "qemu/log.h"
0d09e41a 25#include "hw/mips/bios.h"
83c9f4ca
PB
26#include "hw/ide.h"
27#include "hw/loader.h"
ca20cf32 28#include "elf.h"
0d09e41a
PB
29#include "hw/timer/mc146818rtc.h"
30#include "hw/timer/i8254.h"
fa1d36df 31#include "sysemu/block-backend.h"
022c62cb 32#include "exec/address-spaces.h"
c9dd6a9f 33#include "sysemu/qtest.h"
44cbbf18 34
e4bcb14c
TS
35#define MAX_IDE_BUS 2
36
58126404
PB
37static const int ide_iobase[2] = { 0x1f0, 0x170 };
38static const int ide_iobase2[2] = { 0x3f6, 0x376 };
39static const int ide_irq[2] = { 14, 15 };
40
64d7e9a4 41static ISADevice *pit; /* PIT i8254 */
697584ab 42
1b66074b 43/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 44
7df526e3
TS
45static struct _loaderparams {
46 int ram_size;
47 const char *kernel_filename;
48 const char *kernel_cmdline;
49 const char *initrd_filename;
50} loaderparams;
51
a8170e5e 52static void mips_qemu_write (void *opaque, hwaddr addr,
0ae16450 53 uint64_t val, unsigned size)
6ae81775
TS
54{
55 if ((addr & 0xffff) == 0 && val == 42)
cf83f140 56 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
6ae81775 57 else if ((addr & 0xffff) == 4 && val == 42)
cf83f140 58 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
6ae81775
TS
59}
60
a8170e5e 61static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
0ae16450 62 unsigned size)
6ae81775
TS
63{
64 return 0;
65}
66
0ae16450
AK
67static const MemoryRegionOps mips_qemu_ops = {
68 .read = mips_qemu_read,
69 .write = mips_qemu_write,
70 .endianness = DEVICE_NATIVE_ENDIAN,
6ae81775
TS
71};
72
e16ad5b0 73typedef struct ResetData {
fa156e51 74 MIPSCPU *cpu;
e16ad5b0
AJ
75 uint64_t vector;
76} ResetData;
77
78static int64_t load_kernel(void)
6ae81775 79{
409dbce5 80 int64_t entry, kernel_high;
e90e795e 81 long kernel_size, initrd_size, params_size;
c227f099 82 ram_addr_t initrd_offset;
e90e795e 83 uint32_t *params_buf;
ca20cf32 84 int big_endian;
6ae81775 85
ca20cf32
BS
86#ifdef TARGET_WORDS_BIGENDIAN
87 big_endian = 1;
88#else
89 big_endian = 0;
90#endif
409dbce5
AJ
91 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
92 NULL, (uint64_t *)&entry, NULL,
93 (uint64_t *)&kernel_high, big_endian,
7ef295ea 94 EM_MIPS, 1, 0);
c570fd16
TS
95 if (kernel_size >= 0) {
96 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 97 entry = (int32_t)entry;
c570fd16 98 } else {
9042c0e2 99 fprintf(stderr, "qemu: could not load kernel '%s'\n",
7df526e3 100 loaderparams.kernel_filename);
9042c0e2 101 exit(1);
6ae81775
TS
102 }
103
104 /* load initrd */
105 initrd_size = 0;
74287114 106 initrd_offset = 0;
7df526e3
TS
107 if (loaderparams.initrd_filename) {
108 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114 109 if (initrd_size > 0) {
05b3274b 110 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
74287114
TS
111 if (initrd_offset + initrd_size > ram_size) {
112 fprintf(stderr,
113 "qemu: memory too small for initial ram disk '%s'\n",
7df526e3 114 loaderparams.initrd_filename);
74287114
TS
115 exit(1);
116 }
dcac9679
PB
117 initrd_size = load_image_targphys(loaderparams.initrd_filename,
118 initrd_offset,
119 ram_size - initrd_offset);
74287114 120 }
6ae81775
TS
121 if (initrd_size == (target_ulong) -1) {
122 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
7df526e3 123 loaderparams.initrd_filename);
6ae81775
TS
124 exit(1);
125 }
126 }
127
128 /* Store command line. */
e90e795e 129 params_size = 264;
7267c094 130 params_buf = g_malloc(params_size);
e90e795e
AJ
131
132 params_buf[0] = tswap32(ram_size);
133 params_buf[1] = tswap32(0x12345678);
134
6ae81775 135 if (initrd_size > 0) {
409dbce5
AJ
136 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
137 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
e90e795e 138 initrd_size, loaderparams.kernel_cmdline);
d7585251 139 } else {
e90e795e 140 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
6ae81775
TS
141 }
142
e90e795e
AJ
143 rom_add_blob_fixed("params", params_buf, params_size,
144 (16 << 20) - 264);
145
3ad9fd5a 146 g_free(params_buf);
e16ad5b0 147 return entry;
6ae81775
TS
148}
149
150static void main_cpu_reset(void *opaque)
151{
e16ad5b0 152 ResetData *s = (ResetData *)opaque;
fa156e51 153 CPUMIPSState *env = &s->cpu->env;
6ae81775 154
fa156e51 155 cpu_reset(CPU(s->cpu));
e16ad5b0 156 env->active_tc.PC = s->vector;
6ae81775 157}
66a93e0f 158
b305b5ba 159static const int sector_len = 32 * 1024;
70705261 160static
3ef96221 161void mips_r4k_init(MachineState *machine)
6af0bf9c 162{
3ef96221
MA
163 ram_addr_t ram_size = machine->ram_size;
164 const char *cpu_model = machine->cpu_model;
165 const char *kernel_filename = machine->kernel_filename;
166 const char *kernel_cmdline = machine->kernel_cmdline;
167 const char *initrd_filename = machine->initrd_filename;
5cea8590 168 char *filename;
0ae16450
AK
169 MemoryRegion *address_space_mem = get_system_memory();
170 MemoryRegion *ram = g_new(MemoryRegion, 1);
cfe5f011 171 MemoryRegion *bios;
0ae16450 172 MemoryRegion *iomem = g_new(MemoryRegion, 1);
0c10962a
HP
173 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
174 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
f7bcd4e3 175 int bios_size;
9ac67e21 176 MIPSCPU *cpu;
61c56c8c 177 CPUMIPSState *env;
e16ad5b0 178 ResetData *reset_info;
58126404 179 int i;
d537cf6c 180 qemu_irq *i8259;
48a18b3c 181 ISABus *isa_bus;
f455e98c 182 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 183 DriveInfo *dinfo;
3d08ff69 184 int be;
c68ea704 185
33d68b5f
TS
186 /* init CPUs */
187 if (cpu_model == NULL) {
60aa19ab 188#ifdef TARGET_MIPS64
33d68b5f
TS
189 cpu_model = "R4000";
190#else
1c32f43e 191 cpu_model = "24Kf";
33d68b5f
TS
192#endif
193 }
9ac67e21
AF
194 cpu = cpu_mips_init(cpu_model);
195 if (cpu == NULL) {
aaed909a
FB
196 fprintf(stderr, "Unable to find CPU definition\n");
197 exit(1);
198 }
9ac67e21
AF
199 env = &cpu->env;
200
7267c094 201 reset_info = g_malloc0(sizeof(ResetData));
fa156e51 202 reset_info->cpu = cpu;
e16ad5b0
AJ
203 reset_info->vector = env->active_tc.PC;
204 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 205
6af0bf9c 206 /* allocate RAM */
0ccff151
AJ
207 if (ram_size > (256 << 20)) {
208 fprintf(stderr,
209 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
210 ((unsigned int)ram_size / (1 << 20)));
211 exit(1);
212 }
6a926fbc 213 memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
dcac9679 214
0ae16450 215 memory_region_add_subregion(address_space_mem, 0, ram);
66a93e0f 216
2c9b15ca 217 memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
0ae16450 218 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
6ae81775 219
66a93e0f
FB
220 /* Try to load a BIOS image. If this fails, we continue regardless,
221 but initialize the hardware ourselves. When a kernel gets
222 preloaded we also initialize the hardware, since the BIOS wasn't
223 run. */
1192dad8
JM
224 if (bios_name == NULL)
225 bios_name = BIOS_FILENAME;
5cea8590
PB
226 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
227 if (filename) {
228 bios_size = get_image_size(filename);
229 } else {
230 bios_size = -1;
231 }
3d08ff69
BS
232#ifdef TARGET_WORDS_BIGENDIAN
233 be = 1;
234#else
235 be = 0;
236#endif
2909b29a 237 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
cfe5f011 238 bios = g_new(MemoryRegion, 1);
98a99ce0 239 memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
f8ed85ac 240 &error_fatal);
cfe5f011
AK
241 memory_region_set_readonly(bios, true);
242 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
01e0451a 243
5cea8590 244 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 245 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 246 uint32_t mips_rom = 0x00400000;
cfe5f011 247 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
4be74634 248 blk_by_legacy_dinfo(dinfo),
fa1d36df 249 sector_len, mips_rom / sector_len,
01e0451a 250 4, 0, 0, 0, 0, be)) {
b305b5ba
TS
251 fprintf(stderr, "qemu: Error registering flash memory.\n");
252 }
c9dd6a9f 253 } else if (!qtest_enabled()) {
66a93e0f
FB
254 /* not fatal */
255 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
5cea8590
PB
256 bios_name);
257 }
ef1e1e07 258 g_free(filename);
66a93e0f 259
66a93e0f 260 if (kernel_filename) {
7df526e3
TS
261 loaderparams.ram_size = ram_size;
262 loaderparams.kernel_filename = kernel_filename;
263 loaderparams.kernel_cmdline = kernel_cmdline;
264 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 265 reset_info->vector = load_kernel();
6af0bf9c 266 }
6af0bf9c 267
e16fe40c 268 /* Init CPU internal devices */
5a975d43
PB
269 cpu_mips_irq_init_cpu(cpu);
270 cpu_mips_clock_init(cpu);
6af0bf9c 271
0c10962a
HP
272 /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
273 memory_region_init_alias(isa_io, NULL, "isa-io",
274 get_system_io(), 0, 0x00010000);
275 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
276 memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
277 memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
d10e5432 278 isa_bus = isa_bus_new(NULL, isa_mem, get_system_io(), &error_abort);
0c10962a 279
d537cf6c 280 /* The PIC is attached to the MIPS CPU INT0 pin */
48a18b3c
HP
281 i8259 = i8259_init(isa_bus, env->irq[2]);
282 isa_bus_irqs(isa_bus, i8259);
d537cf6c 283
48a18b3c 284 rtc_init(isa_bus, 2000, NULL);
afdfa781 285
319ba9f5 286 pit = pit_init(isa_bus, 0x40, 0, NULL);
afdfa781 287
4496dc49 288 serial_hds_isa_init(isa_bus, 0, MAX_SERIAL_PORTS);
eddbd288 289
f642dfce 290 isa_vga_init(isa_bus);
9827e95c 291
a005d073 292 if (nd_table[0].used)
48a18b3c 293 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
58126404 294
d8f94e1b 295 ide_drive_get(hd, ARRAY_SIZE(hd));
e4bcb14c 296 for(i = 0; i < MAX_IDE_BUS; i++)
48a18b3c 297 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c
TS
298 hd[MAX_IDE_DEVS * i],
299 hd[MAX_IDE_DEVS * i + 1]);
70705261 300
48a18b3c 301 isa_create_simple(isa_bus, "i8042");
6af0bf9c
FB
302}
303
e264d29d 304static void mips_machine_init(MachineClass *mc)
f80f9ec9 305{
e264d29d
EH
306 mc->desc = "mips r4k platform";
307 mc->init = mips_r4k_init;
2059839b 308 mc->block_default_type = IF_IDE;
f80f9ec9
AL
309}
310
e264d29d 311DEFINE_MACHINE("mips", mips_machine_init)
This page took 0.931499 seconds and 4 git commands to generate.