]> Git Repo - qemu.git/blame - target-sh4/cpu.c
vmdk: Switch to heap arrays for vmdk_write_cid
[qemu.git] / target-sh4 / cpu.c
CommitLineData
339894be
AF
1/*
2 * QEMU SuperH CPU
3 *
c4bb0f99 4 * Copyright (c) 2005 Samuel Tardieu
339894be
AF
5 * Copyright (c) 2012 SUSE LINUX Products GmbH
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2.1 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see
19 * <http://www.gnu.org/licenses/lgpl-2.1.html>
20 */
21
9d4c9946 22#include "qemu/osdep.h"
339894be
AF
23#include "cpu.h"
24#include "qemu-common.h"
1e45d31b 25#include "migration/vmstate.h"
339894be
AF
26
27
f45748f1
AF
28static void superh_cpu_set_pc(CPUState *cs, vaddr value)
29{
30 SuperHCPU *cpu = SUPERH_CPU(cs);
31
32 cpu->env.pc = value;
33}
34
bdf7ae5b
AF
35static void superh_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
36{
37 SuperHCPU *cpu = SUPERH_CPU(cs);
38
39 cpu->env.pc = tb->pc;
40 cpu->env.flags = tb->flags;
41}
42
8c2e1b00
AF
43static bool superh_cpu_has_work(CPUState *cs)
44{
45 return cs->interrupt_request & CPU_INTERRUPT_HARD;
46}
47
339894be
AF
48/* CPUClass::reset() */
49static void superh_cpu_reset(CPUState *s)
50{
51 SuperHCPU *cpu = SUPERH_CPU(s);
52 SuperHCPUClass *scc = SUPERH_CPU_GET_CLASS(cpu);
53 CPUSH4State *env = &cpu->env;
54
55 scc->parent_reset(s);
56
f0c3c505 57 memset(env, 0, offsetof(CPUSH4State, id));
00c8cb0a 58 tlb_flush(s, 1);
c4bb0f99
AF
59
60 env->pc = 0xA0000000;
61#if defined(CONFIG_USER_ONLY)
62 env->fpscr = FPSCR_PR; /* value for userspace according to the kernel */
63 set_float_rounding_mode(float_round_nearest_even, &env->fp_status); /* ?! */
64#else
5ed9a259
AJ
65 env->sr = (1u << SR_MD) | (1u << SR_RB) | (1u << SR_BL) |
66 (1u << SR_I3) | (1u << SR_I2) | (1u << SR_I1) | (1u << SR_I0);
c4bb0f99
AF
67 env->fpscr = FPSCR_DN | FPSCR_RM_ZERO; /* CPU reset value according to SH4 manual */
68 set_float_rounding_mode(float_round_to_zero, &env->fp_status);
69 set_flush_to_zero(1, &env->fp_status);
70#endif
71 set_default_nan_mode(1, &env->fp_status);
339894be
AF
72}
73
d49dd523
PC
74static void superh_cpu_disas_set_info(CPUState *cpu, disassemble_info *info)
75{
76 info->mach = bfd_mach_sh4;
77 info->print_insn = print_insn_sh;
78}
79
c1b382e7
AF
80typedef struct SuperHCPUListState {
81 fprintf_function cpu_fprintf;
82 FILE *file;
83} SuperHCPUListState;
84
85/* Sort alphabetically by type name. */
86static gint superh_cpu_list_compare(gconstpointer a, gconstpointer b)
87{
88 ObjectClass *class_a = (ObjectClass *)a;
89 ObjectClass *class_b = (ObjectClass *)b;
90 const char *name_a, *name_b;
91
92 name_a = object_class_get_name(class_a);
93 name_b = object_class_get_name(class_b);
94 return strcmp(name_a, name_b);
95}
96
97static void superh_cpu_list_entry(gpointer data, gpointer user_data)
98{
99 ObjectClass *oc = data;
100 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
101 SuperHCPUListState *s = user_data;
102
103 (*s->cpu_fprintf)(s->file, "%s\n",
104 scc->name);
105}
106
107void sh4_cpu_list(FILE *f, fprintf_function cpu_fprintf)
108{
109 SuperHCPUListState s = {
110 .cpu_fprintf = cpu_fprintf,
111 .file = f,
112 };
113 GSList *list;
114
115 list = object_class_get_list(TYPE_SUPERH_CPU, false);
116 list = g_slist_sort(list, superh_cpu_list_compare);
117 g_slist_foreach(list, superh_cpu_list_entry, &s);
118 g_slist_free(list);
119}
120
121static gint superh_cpu_name_compare(gconstpointer a, gconstpointer b)
122{
123 const SuperHCPUClass *scc = SUPERH_CPU_CLASS(a);
124 const char *name = b;
125
126 return strcasecmp(scc->name, name);
127}
128
129static ObjectClass *superh_cpu_class_by_name(const char *cpu_model)
130{
131 ObjectClass *oc;
132 GSList *list, *item;
133
134 if (cpu_model == NULL) {
135 return NULL;
136 }
137 if (strcasecmp(cpu_model, "any") == 0) {
138 return object_class_by_name(TYPE_SH7750R_CPU);
139 }
140
141 oc = object_class_by_name(cpu_model);
142 if (oc != NULL && object_class_dynamic_cast(oc, TYPE_SUPERH_CPU) != NULL
143 && !object_class_is_abstract(oc)) {
144 return oc;
145 }
146
147 oc = NULL;
148 list = object_class_get_list(TYPE_SUPERH_CPU, false);
149 item = g_slist_find_custom(list, cpu_model, superh_cpu_name_compare);
150 if (item != NULL) {
151 oc = item->data;
152 }
153 g_slist_free(list);
154 return oc;
155}
156
157SuperHCPU *cpu_sh4_init(const char *cpu_model)
158{
9262685b 159 return SUPERH_CPU(cpu_generic_init(TYPE_SUPERH_CPU, cpu_model));
c1b382e7
AF
160}
161
162static void sh7750r_cpu_initfn(Object *obj)
163{
164 SuperHCPU *cpu = SUPERH_CPU(obj);
165 CPUSH4State *env = &cpu->env;
166
167 env->id = SH_CPU_SH7750R;
c1b382e7
AF
168 env->features = SH_FEATURE_BCR3_AND_BCR4;
169}
170
171static void sh7750r_class_init(ObjectClass *oc, void *data)
172{
173 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
174
175 scc->name = "SH7750R";
b350ab75
AF
176 scc->pvr = 0x00050000;
177 scc->prr = 0x00000100;
178 scc->cvr = 0x00110000;
c1b382e7
AF
179}
180
181static const TypeInfo sh7750r_type_info = {
182 .name = TYPE_SH7750R_CPU,
183 .parent = TYPE_SUPERH_CPU,
184 .class_init = sh7750r_class_init,
185 .instance_init = sh7750r_cpu_initfn,
186};
187
188static void sh7751r_cpu_initfn(Object *obj)
189{
190 SuperHCPU *cpu = SUPERH_CPU(obj);
191 CPUSH4State *env = &cpu->env;
192
193 env->id = SH_CPU_SH7751R;
c1b382e7
AF
194 env->features = SH_FEATURE_BCR3_AND_BCR4;
195}
196
197static void sh7751r_class_init(ObjectClass *oc, void *data)
198{
199 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
200
201 scc->name = "SH7751R";
b350ab75
AF
202 scc->pvr = 0x04050005;
203 scc->prr = 0x00000113;
204 scc->cvr = 0x00110000; /* Neutered caches, should be 0x20480000 */
c1b382e7
AF
205}
206
207static const TypeInfo sh7751r_type_info = {
208 .name = TYPE_SH7751R_CPU,
209 .parent = TYPE_SUPERH_CPU,
210 .class_init = sh7751r_class_init,
211 .instance_init = sh7751r_cpu_initfn,
212};
213
214static void sh7785_cpu_initfn(Object *obj)
215{
216 SuperHCPU *cpu = SUPERH_CPU(obj);
217 CPUSH4State *env = &cpu->env;
218
219 env->id = SH_CPU_SH7785;
c1b382e7
AF
220 env->features = SH_FEATURE_SH4A;
221}
222
223static void sh7785_class_init(ObjectClass *oc, void *data)
224{
225 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
226
227 scc->name = "SH7785";
b350ab75
AF
228 scc->pvr = 0x10300700;
229 scc->prr = 0x00000200;
230 scc->cvr = 0x71440211;
c1b382e7
AF
231}
232
233static const TypeInfo sh7785_type_info = {
234 .name = TYPE_SH7785_CPU,
235 .parent = TYPE_SUPERH_CPU,
236 .class_init = sh7785_class_init,
237 .instance_init = sh7785_cpu_initfn,
238};
239
55acb588
AF
240static void superh_cpu_realizefn(DeviceState *dev, Error **errp)
241{
14a10fc3 242 CPUState *cs = CPU(dev);
55acb588
AF
243 SuperHCPUClass *scc = SUPERH_CPU_GET_CLASS(dev);
244
14a10fc3
AF
245 cpu_reset(cs);
246 qemu_init_vcpu(cs);
55acb588
AF
247
248 scc->parent_realize(dev, errp);
249}
250
2b4b4906
AF
251static void superh_cpu_initfn(Object *obj)
252{
c05efcb1 253 CPUState *cs = CPU(obj);
2b4b4906
AF
254 SuperHCPU *cpu = SUPERH_CPU(obj);
255 CPUSH4State *env = &cpu->env;
256
c05efcb1 257 cs->env_ptr = env;
4bad9e39 258 cpu_exec_init(cs, &error_abort);
2b4b4906
AF
259
260 env->movcal_backup_tail = &(env->movcal_backup);
aa7408ec
AF
261
262 if (tcg_enabled()) {
263 sh4_translate_init();
264 }
2b4b4906
AF
265}
266
1e45d31b
AF
267static const VMStateDescription vmstate_sh_cpu = {
268 .name = "cpu",
269 .unmigratable = 1,
270};
271
339894be
AF
272static void superh_cpu_class_init(ObjectClass *oc, void *data)
273{
1e45d31b 274 DeviceClass *dc = DEVICE_CLASS(oc);
339894be
AF
275 CPUClass *cc = CPU_CLASS(oc);
276 SuperHCPUClass *scc = SUPERH_CPU_CLASS(oc);
277
55acb588
AF
278 scc->parent_realize = dc->realize;
279 dc->realize = superh_cpu_realizefn;
280
339894be
AF
281 scc->parent_reset = cc->reset;
282 cc->reset = superh_cpu_reset;
1e45d31b 283
c1b382e7 284 cc->class_by_name = superh_cpu_class_by_name;
8c2e1b00 285 cc->has_work = superh_cpu_has_work;
97a8ea5a 286 cc->do_interrupt = superh_cpu_do_interrupt;
f47ede19 287 cc->cpu_exec_interrupt = superh_cpu_exec_interrupt;
878096ee 288 cc->dump_state = superh_cpu_dump_state;
f45748f1 289 cc->set_pc = superh_cpu_set_pc;
bdf7ae5b 290 cc->synchronize_from_tb = superh_cpu_synchronize_from_tb;
5b50e790
AF
291 cc->gdb_read_register = superh_cpu_gdb_read_register;
292 cc->gdb_write_register = superh_cpu_gdb_write_register;
7510454e
AF
293#ifdef CONFIG_USER_ONLY
294 cc->handle_mmu_fault = superh_cpu_handle_mmu_fault;
295#else
00b941e5
AF
296 cc->get_phys_page_debug = superh_cpu_get_phys_page_debug;
297#endif
d49dd523
PC
298 cc->disas_set_info = superh_cpu_disas_set_info;
299
a0e372f0 300 cc->gdb_num_core_regs = 59;
4c315c27 301
d49dd523
PC
302 dc->vmsd = &vmstate_sh_cpu;
303
4c315c27
MA
304 /*
305 * Reason: superh_cpu_initfn() calls cpu_exec_init(), which saves
306 * the object in cpus -> dangling pointer after final
307 * object_unref().
308 */
309 dc->cannot_destroy_with_object_finalize_yet = true;
339894be
AF
310}
311
312static const TypeInfo superh_cpu_type_info = {
313 .name = TYPE_SUPERH_CPU,
314 .parent = TYPE_CPU,
315 .instance_size = sizeof(SuperHCPU),
2b4b4906 316 .instance_init = superh_cpu_initfn,
c1b382e7 317 .abstract = true,
339894be
AF
318 .class_size = sizeof(SuperHCPUClass),
319 .class_init = superh_cpu_class_init,
320};
321
322static void superh_cpu_register_types(void)
323{
324 type_register_static(&superh_cpu_type_info);
c1b382e7
AF
325 type_register_static(&sh7750r_type_info);
326 type_register_static(&sh7751r_type_info);
327 type_register_static(&sh7785_type_info);
339894be
AF
328}
329
330type_init(superh_cpu_register_types)
This page took 0.335783 seconds and 4 git commands to generate.