]> Git Repo - qemu.git/blame - target/riscv/cpu.h
target/riscv: Add initial support for the Sdtrig extension
[qemu.git] / target / riscv / cpu.h
CommitLineData
dc5bd18f
MC
1/*
2 * QEMU RISC-V CPU
3 *
4 * Copyright (c) 2016-2017 Sagar Karandikar, [email protected]
5 * Copyright (c) 2017-2018 SiFive, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2 or later, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef RISCV_CPU_H
21#define RISCV_CPU_H
22
2e5b09fd 23#include "hw/core/cpu.h"
2b7168fc 24#include "hw/registerfields.h"
dc5bd18f 25#include "exec/cpu-defs.h"
69242e7e 26#include "qemu/cpu-float.h"
db1015e9 27#include "qom/object.h"
961738ff 28#include "qemu/int128.h"
e91a7227 29#include "cpu_bits.h"
dc5bd18f 30
74433bf0
RH
31#define TCG_GUEST_DEFAULT_MO 0
32
dc5bd18f
MC
33#define TYPE_RISCV_CPU "riscv-cpu"
34
35#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
36#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
0dacec87 37#define CPU_RESOLVING_TYPE TYPE_RISCV_CPU
dc5bd18f
MC
38
39#define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any")
8903bf6e
AF
40#define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32")
41#define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64")
332dab68 42#define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128")
36b80ad9 43#define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex")
6ddc7069 44#define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c")
dc5bd18f 45#define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31")
d784733b 46#define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34")
dc5bd18f
MC
47#define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51")
48#define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34")
49#define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54")
10f1ca27 50#define TYPE_RISCV_CPU_HOST RISCV_CPU_TYPE_NAME("host")
dc5bd18f 51
c0a635f3
AF
52#if defined(TARGET_RISCV32)
53# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32
54#elif defined(TARGET_RISCV64)
55# define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64
56#endif
57
dc5bd18f
MC
58#define RV(x) ((target_ulong)1 << (x - 'A'))
59
60#define RVI RV('I')
79f86934 61#define RVE RV('E') /* E and I are mutually exclusive */
dc5bd18f
MC
62#define RVM RV('M')
63#define RVA RV('A')
64#define RVF RV('F')
65#define RVD RV('D')
ad9e5aa2 66#define RVV RV('V')
dc5bd18f
MC
67#define RVC RV('C')
68#define RVS RV('S')
69#define RVU RV('U')
af1fa003 70#define RVH RV('H')
53dcea58 71#define RVJ RV('J')
dc5bd18f
MC
72
73/* S extension denotes that Supervisor mode exists, however it is possible
74 to have a core that support S mode but does not have an MMU and there
75 is currently no bit in misa to indicate whether an MMU exists or not
a88365c1 76 so a cpu features bitfield is required, likewise for optional PMP support */
dc5bd18f 77enum {
a88365c1 78 RISCV_FEATURE_MMU,
f18637cd 79 RISCV_FEATURE_PMP,
4a345b2a 80 RISCV_FEATURE_EPMP,
32b0ada0
AP
81 RISCV_FEATURE_MISA,
82 RISCV_FEATURE_AIA
dc5bd18f
MC
83};
84
a46d410c
AP
85/* Privileged specification version */
86enum {
87 PRIV_VERSION_1_10_0 = 0,
88 PRIV_VERSION_1_11_0,
3a4af26d 89 PRIV_VERSION_1_12_0,
a46d410c 90};
dc5bd18f 91
9ec6622d 92#define VEXT_VERSION_1_00_0 0x00010000
32931383 93
33a9a57d
YJ
94enum {
95 TRANSLATE_SUCCESS,
96 TRANSLATE_FAIL,
97 TRANSLATE_PMP_FAIL,
98 TRANSLATE_G_STAGE_FAIL
99};
100
dc5bd18f
MC
101#define MMU_USER_IDX 3
102
103#define MAX_RISCV_PMPS (16)
104
1ea4a06a 105typedef struct CPUArchState CPURISCVState;
dc5bd18f 106
bbf3d1b4 107#if !defined(CONFIG_USER_ONLY)
dc5bd18f 108#include "pmp.h"
95799e36 109#include "debug.h"
bbf3d1b4 110#endif
dc5bd18f 111
8a4b5257 112#define RV_VLEN_MAX 1024
ad9e5aa2 113
33f1beaf
FC
114FIELD(VTYPE, VLMUL, 0, 3)
115FIELD(VTYPE, VSEW, 3, 3)
3479a814
FC
116FIELD(VTYPE, VTA, 6, 1)
117FIELD(VTYPE, VMA, 7, 1)
33f1beaf
FC
118FIELD(VTYPE, VEDIV, 8, 2)
119FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11)
2b7168fc 120
1ea4a06a 121struct CPUArchState {
dc5bd18f 122 target_ulong gpr[32];
2b547084 123 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */
dc5bd18f 124 uint64_t fpr[32]; /* assume both F and D extensions */
ad9e5aa2
LZ
125
126 /* vector coprocessor state. */
127 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16);
128 target_ulong vxrm;
129 target_ulong vxsat;
130 target_ulong vl;
131 target_ulong vstart;
132 target_ulong vtype;
d96a271a 133 bool vill;
ad9e5aa2 134
dc5bd18f
MC
135 target_ulong pc;
136 target_ulong load_res;
137 target_ulong load_val;
138
139 target_ulong frm;
140
141 target_ulong badaddr;
48eaeb56
AF
142 uint32_t bins;
143
36a18664 144 target_ulong guest_phys_fault_addr;
dc5bd18f 145
dc5bd18f 146 target_ulong priv_ver;
d2c1a177 147 target_ulong bext_ver;
32931383 148 target_ulong vext_ver;
e91a7227
RH
149
150 /* RISCVMXL, but uint32_t for vmstate migration */
151 uint32_t misa_mxl; /* current mxl */
152 uint32_t misa_mxl_max; /* max mxl for this cpu */
153 uint32_t misa_ext; /* current extensions */
154 uint32_t misa_ext_mask; /* max ext for this cpu */
440544e1 155 uint32_t xl; /* current xlen */
dc5bd18f 156
b3a5d1fb
FP
157 /* 128-bit helpers upper part return value */
158 target_ulong retxh;
159
dc5bd18f
MC
160 uint32_t features;
161
5836c3ec
KC
162#ifdef CONFIG_USER_ONLY
163 uint32_t elf_flags;
164#endif
165
dc5bd18f
MC
166#ifndef CONFIG_USER_ONLY
167 target_ulong priv;
ef6bb7b6
AF
168 /* This contains QEMU specific information about the virt state. */
169 target_ulong virt;
cd032fe7 170 target_ulong geilen;
dc5bd18f
MC
171 target_ulong resetvec;
172
173 target_ulong mhartid;
284d697c
YJ
174 /*
175 * For RV32 this is 32-bit mstatus and 32-bit mstatush.
176 * For RV64 this is a 64-bit mstatus.
177 */
178 uint64_t mstatus;
85ba724f 179
d028ac75 180 uint64_t mip;
33fe584f
AF
181 /*
182 * MIP contains the software writable version of SEIP ORed with the
183 * external interrupt value. The MIP register is always up-to-date.
184 * To keep track of the current source, we also save booleans of the values
185 * here.
186 */
187 bool external_seip;
188 bool software_seip;
66e594f2 189
d028ac75 190 uint64_t miclaim;
85ba724f 191
d028ac75
AP
192 uint64_t mie;
193 uint64_t mideleg;
dc5bd18f 194
dc5bd18f 195 target_ulong satp; /* since: priv-1.10.0 */
ac12b601 196 target_ulong stval;
dc5bd18f
MC
197 target_ulong medeleg;
198
199 target_ulong stvec;
200 target_ulong sepc;
201 target_ulong scause;
202
203 target_ulong mtvec;
204 target_ulong mepc;
205 target_ulong mcause;
206 target_ulong mtval; /* since: priv-1.10.0 */
207
43dc93af
AP
208 /* Machine and Supervisor interrupt priorities */
209 uint8_t miprio[64];
210 uint8_t siprio[64];
211
d1ceff40
AP
212 /* AIA CSRs */
213 target_ulong miselect;
214 target_ulong siselect;
215
bd023ce3
AF
216 /* Hypervisor CSRs */
217 target_ulong hstatus;
218 target_ulong hedeleg;
d028ac75 219 uint64_t hideleg;
bd023ce3
AF
220 target_ulong hcounteren;
221 target_ulong htval;
222 target_ulong htinst;
223 target_ulong hgatp;
cd032fe7
AP
224 target_ulong hgeie;
225 target_ulong hgeip;
c6957248 226 uint64_t htimedelta;
bd023ce3 227
43dc93af 228 /* Hypervisor controlled virtual interrupt priorities */
2b602398 229 target_ulong hvictl;
43dc93af
AP
230 uint8_t hviprio[64];
231
2c64ab66
FP
232 /* Upper 64-bits of 128-bit CSRs */
233 uint64_t mscratchh;
234 uint64_t sscratchh;
235
bd023ce3 236 /* Virtual CSRs */
284d697c
YJ
237 /*
238 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush.
239 * For RV64 this is a 64-bit vsstatus.
240 */
241 uint64_t vsstatus;
bd023ce3
AF
242 target_ulong vstvec;
243 target_ulong vsscratch;
244 target_ulong vsepc;
245 target_ulong vscause;
246 target_ulong vstval;
247 target_ulong vsatp;
248
d1ceff40
AP
249 /* AIA VS-mode CSRs */
250 target_ulong vsiselect;
251
bd023ce3
AF
252 target_ulong mtval2;
253 target_ulong mtinst;
254
66e594f2
AF
255 /* HS Backup CSRs */
256 target_ulong stvec_hs;
257 target_ulong sscratch_hs;
258 target_ulong sepc_hs;
259 target_ulong scause_hs;
260 target_ulong stval_hs;
261 target_ulong satp_hs;
284d697c 262 uint64_t mstatus_hs;
66e594f2 263
ec352d0c
GK
264 /* Signals whether the current exception occurred with two-stage address
265 translation active. */
266 bool two_stage_lookup;
267
8c59f5c1
MC
268 target_ulong scounteren;
269 target_ulong mcounteren;
dc5bd18f
MC
270
271 target_ulong sscratch;
272 target_ulong mscratch;
273
274 /* temporary htif regs */
275 uint64_t mfromhost;
276 uint64_t mtohost;
277 uint64_t timecmp;
278
279 /* physical memory protection */
280 pmp_table_t pmp_state;
2582a95c 281 target_ulong mseccfg;
753e3fe2 282
95799e36
BM
283 /* trigger module */
284 target_ulong trigger_cur;
285 type2_trigger_t type2_trig[TRIGGER_TYPE2_NUM];
286
c6957248 287 /* machine specific rdtime callback */
a47ef6e9
BM
288 uint64_t (*rdtime_fn)(uint32_t);
289 uint32_t rdtime_fn_arg;
c6957248 290
69077dd6
AP
291 /* machine specific AIA ireg read-modify-write callback */
292#define AIA_MAKE_IREG(__isel, __priv, __virt, __vgein, __xlen) \
293 ((((__xlen) & 0xff) << 24) | \
294 (((__vgein) & 0x3f) << 20) | \
295 (((__virt) & 0x1) << 18) | \
296 (((__priv) & 0x3) << 16) | \
297 (__isel & 0xffff))
298#define AIA_IREG_ISEL(__ireg) ((__ireg) & 0xffff)
299#define AIA_IREG_PRIV(__ireg) (((__ireg) >> 16) & 0x3)
300#define AIA_IREG_VIRT(__ireg) (((__ireg) >> 18) & 0x1)
301#define AIA_IREG_VGEIN(__ireg) (((__ireg) >> 20) & 0x3f)
302#define AIA_IREG_XLEN(__ireg) (((__ireg) >> 24) & 0xff)
303 int (*aia_ireg_rmw_fn[4])(void *arg, target_ulong reg,
304 target_ulong *val, target_ulong new_val, target_ulong write_mask);
305 void *aia_ireg_rmw_fn_arg[4];
306
753e3fe2
JW
307 /* True if in debugger mode. */
308 bool debugger;
4bbe8033
AB
309
310 /*
311 * CSRs for PointerMasking extension
312 */
313 target_ulong mmte;
314 target_ulong mpmmask;
315 target_ulong mpmbase;
316 target_ulong spmmask;
317 target_ulong spmbase;
318 target_ulong upmmask;
319 target_ulong upmbase;
29a9ec9b
AP
320
321 /* CSRs for execution enviornment configuration */
322 uint64_t menvcfg;
323 target_ulong senvcfg;
324 uint64_t henvcfg;
dc5bd18f 325#endif
40bfa5f6
LZ
326 target_ulong cur_pmmask;
327 target_ulong cur_pmbase;
dc5bd18f
MC
328
329 float_status fp_status;
330
dc5bd18f
MC
331 /* Fields from here on are preserved across CPU reset. */
332 QEMUTimer *timer; /* Internal timer */
ad40be27
YJ
333
334 hwaddr kernel_addr;
335 hwaddr fdt_addr;
27abe66f
YJ
336
337 /* kvm timer */
338 bool kvm_timer_dirty;
339 uint64_t kvm_timer_time;
340 uint64_t kvm_timer_compare;
341 uint64_t kvm_timer_state;
342 uint64_t kvm_timer_frequency;
dc5bd18f
MC
343};
344
9295b1aa 345OBJECT_DECLARE_CPU_TYPE(RISCVCPU, RISCVCPUClass, RISCV_CPU)
dc5bd18f
MC
346
347/**
348 * RISCVCPUClass:
349 * @parent_realize: The parent class' realize handler.
350 * @parent_reset: The parent class' reset handler.
351 *
352 * A RISCV CPU model.
353 */
db1015e9 354struct RISCVCPUClass {
dc5bd18f
MC
355 /*< private >*/
356 CPUClass parent_class;
357 /*< public >*/
358 DeviceRealize parent_realize;
781c67ca 359 DeviceReset parent_reset;
db1015e9 360};
dc5bd18f 361
466292bd
PT
362struct RISCVCPUConfig {
363 bool ext_i;
364 bool ext_e;
365 bool ext_g;
366 bool ext_m;
367 bool ext_a;
368 bool ext_f;
369 bool ext_d;
370 bool ext_c;
371 bool ext_s;
372 bool ext_u;
373 bool ext_h;
374 bool ext_j;
375 bool ext_v;
376 bool ext_zba;
377 bool ext_zbb;
378 bool ext_zbc;
379 bool ext_zbs;
380 bool ext_counters;
381 bool ext_ifencei;
382 bool ext_icsr;
c5d77ddd 383 bool ext_svinval;
05e6ca5e
GR
384 bool ext_svnapot;
385 bool ext_svpbmt;
89ffdcec 386 bool ext_zdinx;
466292bd
PT
387 bool ext_zfh;
388 bool ext_zfhmin;
89ffdcec
WL
389 bool ext_zfinx;
390 bool ext_zhinx;
391 bool ext_zhinxmin;
466292bd
PT
392 bool ext_zve32f;
393 bool ext_zve64f;
394
0d429bd2
PT
395 /* Vendor-specific custom extensions */
396 bool ext_XVentanaCondOps;
397
466292bd
PT
398 char *priv_spec;
399 char *user_spec;
400 char *bext_spec;
401 char *vext_spec;
402 uint16_t vlen;
403 uint16_t elen;
404 bool mmu;
405 bool pmp;
406 bool epmp;
91870b51 407 bool aia;
466292bd
PT
408 uint64_t resetvec;
409};
410
411typedef struct RISCVCPUConfig RISCVCPUConfig;
412
dc5bd18f
MC
413/**
414 * RISCVCPU:
415 * @env: #CPURISCVState
416 *
417 * A RISCV CPU.
418 */
b36e239e 419struct ArchCPU {
dc5bd18f
MC
420 /*< private >*/
421 CPUState parent_obj;
422 /*< public >*/
5b146dc7 423 CPUNegativeOffsetState neg;
dc5bd18f 424 CPURISCVState env;
c4e95030 425
b93777e1 426 char *dyn_csr_xml;
719d3561 427 char *dyn_vreg_xml;
b93777e1 428
c4e95030 429 /* Configuration Settings */
466292bd 430 RISCVCPUConfig cfg;
db1015e9 431};
dc5bd18f 432
dc5bd18f
MC
433static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext)
434{
e91a7227 435 return (env->misa_ext & ext) != 0;
dc5bd18f
MC
436}
437
438static inline bool riscv_feature(CPURISCVState *env, int feature)
439{
440 return env->features & (1ULL << feature);
441}
442
f87adf23
AP
443static inline void riscv_set_feature(CPURISCVState *env, int feature)
444{
445 env->features |= (1ULL << feature);
446}
447
dc5bd18f 448#include "cpu_user.h"
dc5bd18f
MC
449
450extern const char * const riscv_int_regnames[];
2b547084 451extern const char * const riscv_int_regnamesh[];
dc5bd18f 452extern const char * const riscv_fpr_regnames[];
dc5bd18f 453
c51a3f5d 454const char *riscv_cpu_get_trap_name(target_ulong cause, bool async);
dc5bd18f 455void riscv_cpu_do_interrupt(CPUState *cpu);
43a96588
YJ
456int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
457 int cpuid, void *opaque);
458int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
459 int cpuid, void *opaque);
a010bdbe 460int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
dc5bd18f 461int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
43dc93af
AP
462int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero);
463uint8_t riscv_cpu_default_priority(int irq);
464int riscv_cpu_mirq_pending(CPURISCVState *env);
465int riscv_cpu_sirq_pending(CPURISCVState *env);
466int riscv_cpu_vsirq_pending(CPURISCVState *env);
b345b480 467bool riscv_cpu_fp_enabled(CPURISCVState *env);
cd032fe7
AP
468target_ulong riscv_cpu_get_geilen(CPURISCVState *env);
469void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen);
61b4b69d 470bool riscv_cpu_vector_enabled(CPURISCVState *env);
ef6bb7b6
AF
471bool riscv_cpu_virt_enabled(CPURISCVState *env);
472void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable);
1c1c060a 473bool riscv_cpu_two_stage_lookup(int mmu_idx);
dc5bd18f
MC
474int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch);
475hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
8905770b
MAL
476G_NORETURN void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
477 MMUAccessType access_type, int mmu_idx,
478 uintptr_t retaddr);
8a4ca3c1
RH
479bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
480 MMUAccessType access_type, int mmu_idx,
481 bool probe, uintptr_t retaddr);
37207e12
PD
482void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
483 vaddr addr, unsigned size,
484 MMUAccessType access_type,
485 int mmu_idx, MemTxAttrs attrs,
486 MemTxResult response, uintptr_t retaddr);
dc5bd18f 487char *riscv_isa_string(RISCVCPU *cpu);
0442428a 488void riscv_cpu_list(void);
dc5bd18f 489
dc5bd18f
MC
490#define cpu_list riscv_cpu_list
491#define cpu_mmu_index riscv_cpu_mmu_index
492
85ba724f 493#ifndef CONFIG_USER_ONLY
17b3c353 494bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request);
66e594f2 495void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env);
d028ac75
AP
496int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts);
497uint64_t riscv_cpu_update_mip(RISCVCPU *cpu, uint64_t mask, uint64_t value);
85ba724f 498#define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */
a47ef6e9
BM
499void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(uint32_t),
500 uint32_t arg);
69077dd6
AP
501void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv,
502 int (*rmw_fn)(void *arg,
503 target_ulong reg,
504 target_ulong *val,
505 target_ulong new_val,
506 target_ulong write_mask),
507 void *rmw_fn_arg);
85ba724f 508#endif
fb738839 509void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv);
dc5bd18f
MC
510
511void riscv_translate_init(void);
8905770b
MAL
512G_NORETURN void riscv_raise_exception(CPURISCVState *env,
513 uint32_t exception, uintptr_t pc);
dc5bd18f 514
fb738839
MC
515target_ulong riscv_cpu_get_fflags(CPURISCVState *env);
516void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong);
dc5bd18f 517
c445593d
AF
518#define TB_FLAGS_PRIV_MMU_MASK 3
519#define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2)
83a71719 520#define TB_FLAGS_MSTATUS_FS MSTATUS_FS
61b4b69d 521#define TB_FLAGS_MSTATUS_VS MSTATUS_VS
dc5bd18f 522
2b7168fc
LZ
523#include "exec/cpu-all.h"
524
61d56494 525FIELD(TB_FLAGS, MEM_IDX, 0, 3)
33f1beaf 526FIELD(TB_FLAGS, LMUL, 3, 3)
61d56494 527FIELD(TB_FLAGS, SEW, 6, 3)
33f1beaf
FC
528/* Skip MSTATUS_VS (0x600) bits */
529FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1)
530FIELD(TB_FLAGS, VILL, 12, 1)
531/* Skip MSTATUS_FS (0x6000) bits */
743077b3 532/* Is a Hypervisor instruction load/store allowed? */
33f1beaf
FC
533FIELD(TB_FLAGS, HLSX, 15, 1)
534FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2)
535FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2)
92371bd9 536/* The combination of MXL/SXL/UXL that applies to the current cpu mode. */
33f1beaf 537FIELD(TB_FLAGS, XL, 20, 2)
0774a7a1 538/* If PointerMasking should be applied */
4208dc7e
LZ
539FIELD(TB_FLAGS, PM_MASK_ENABLED, 22, 1)
540FIELD(TB_FLAGS, PM_BASE_ENABLED, 23, 1)
2b7168fc 541
db23e5d9
RH
542#ifdef TARGET_RISCV32
543#define riscv_cpu_mxl(env) ((void)(env), MXL_RV32)
544#else
545static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env)
546{
547 return env->misa_mxl;
548}
549#endif
2b602398 550#define riscv_cpu_mxl_bits(env) (1UL << (4 + riscv_cpu_mxl(env)))
51ae0cab 551
440544e1
LZ
552#if defined(TARGET_RISCV32)
553#define cpu_recompute_xl(env) ((void)(env), MXL_RV32)
554#else
555static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env)
556{
557 RISCVMXL xl = env->misa_mxl;
558#if !defined(CONFIG_USER_ONLY)
559 /*
560 * When emulating a 32-bit-only cpu, use RV32.
561 * When emulating a 64-bit cpu, and MXL has been reduced to RV32,
562 * MSTATUSH doesn't have UXL/SXL, therefore XLEN cannot be widened
563 * back to RV64 for lower privs.
564 */
565 if (xl != MXL_RV32) {
566 switch (env->priv) {
567 case PRV_M:
568 break;
569 case PRV_U:
570 xl = get_field(env->mstatus, MSTATUS64_UXL);
571 break;
572 default: /* PRV_S | PRV_H */
573 xl = get_field(env->mstatus, MSTATUS64_SXL);
574 break;
575 }
576 }
577#endif
578 return xl;
579}
580#endif
581
31961cfe
LZ
582static inline int riscv_cpu_xlen(CPURISCVState *env)
583{
584 return 16 << env->xl;
585}
586
05e6ca5e
GR
587#ifdef TARGET_RISCV32
588#define riscv_cpu_sxl(env) ((void)(env), MXL_RV32)
589#else
590static inline RISCVMXL riscv_cpu_sxl(CPURISCVState *env)
591{
592#ifdef CONFIG_USER_ONLY
593 return env->misa_mxl;
594#else
595 return get_field(env->mstatus, MSTATUS64_SXL);
596#endif
597}
598#endif
599
2b7168fc 600/*
a689a82b
FC
601 * Encode LMUL to lmul as follows:
602 * LMUL vlmul lmul
603 * 1 000 0
604 * 2 001 1
605 * 4 010 2
606 * 8 011 3
607 * - 100 -
608 * 1/8 101 -3
609 * 1/4 110 -2
610 * 1/2 111 -1
611 *
612 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul)
613 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8
614 * => VLMAX = vlen >> (1 + 3 - (-3))
615 * = 256 >> 7
616 * = 2
2b7168fc
LZ
617 */
618static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype)
619{
a689a82b
FC
620 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW);
621 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3);
2b7168fc
LZ
622 return cpu->cfg.vlen >> (sew + 3 - lmul);
623}
624
53677acf
RH
625void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc,
626 target_ulong *cs_base, uint32_t *pflags);
dc5bd18f 627
40bfa5f6
LZ
628void riscv_cpu_update_mask(CPURISCVState *env);
629
533c91e8
AF
630RISCVException riscv_csrrw(CPURISCVState *env, int csrno,
631 target_ulong *ret_value,
632 target_ulong new_value, target_ulong write_mask);
633RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno,
634 target_ulong *ret_value,
635 target_ulong new_value,
636 target_ulong write_mask);
c7b95171 637
fb738839
MC
638static inline void riscv_csr_write(CPURISCVState *env, int csrno,
639 target_ulong val)
c7b95171
MC
640{
641 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS));
642}
643
fb738839 644static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno)
c7b95171
MC
645{
646 target_ulong val = 0;
647 riscv_csrrw(env, csrno, &val, 0, 0);
648 return val;
649}
650
0e62f92e
AF
651typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env,
652 int csrno);
605def6e
AF
653typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno,
654 target_ulong *ret_value);
655typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno,
656 target_ulong new_value);
657typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno,
658 target_ulong *ret_value,
659 target_ulong new_value,
660 target_ulong write_mask);
c7b95171 661
961738ff
FP
662RISCVException riscv_csrrw_i128(CPURISCVState *env, int csrno,
663 Int128 *ret_value,
664 Int128 new_value, Int128 write_mask);
665
457c360f
FP
666typedef RISCVException (*riscv_csr_read128_fn)(CPURISCVState *env, int csrno,
667 Int128 *ret_value);
668typedef RISCVException (*riscv_csr_write128_fn)(CPURISCVState *env, int csrno,
669 Int128 new_value);
670
c7b95171 671typedef struct {
8ceac5dc 672 const char *name;
a88365c1 673 riscv_csr_predicate_fn predicate;
c7b95171
MC
674 riscv_csr_read_fn read;
675 riscv_csr_write_fn write;
676 riscv_csr_op_fn op;
457c360f
FP
677 riscv_csr_read128_fn read128;
678 riscv_csr_write128_fn write128;
a4b2fa43
AP
679 /* The default priv spec version should be PRIV_VERSION_1_10_0 (i.e 0) */
680 uint32_t min_priv_ver;
c7b95171
MC
681} riscv_csr_operations;
682
56118ee8
BM
683/* CSR function table constants */
684enum {
685 CSR_TABLE_SIZE = 0x1000
686};
687
688/* CSR function table */
6f03770d 689extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE];
56118ee8 690
c7b95171
MC
691void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops);
692void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops);
dc5bd18f 693
5371f5cd
JW
694void riscv_cpu_register_gdb_regs_for_features(CPUState *cs);
695
dc5bd18f 696#endif /* RISCV_CPU_H */
This page took 0.372543 seconds and 4 git commands to generate.