]>
Commit | Line | Data |
---|---|---|
78d1404d | 1 | /* |
a50c0d6f | 2 | * IMX GPT Timer |
78d1404d PC |
3 | * |
4 | * Copyright (c) 2008 OK Labs | |
5 | * Copyright (c) 2011 NICTA Pty Ltd | |
aade7b91 | 6 | * Originally written by Hans Jiang |
78d1404d | 7 | * Updated by Peter Chubb |
5ec694b5 | 8 | * Updated by Jean-Christophe Dubois |
78d1404d | 9 | * |
aade7b91 | 10 | * This code is licensed under GPL version 2 or later. See |
78d1404d PC |
11 | * the COPYING file in the top-level directory. |
12 | * | |
13 | */ | |
14 | ||
83c9f4ca | 15 | #include "hw/hw.h" |
a50c0d6f | 16 | #include "qemu/bitops.h" |
1de7afc9 | 17 | #include "qemu/timer.h" |
83c9f4ca PB |
18 | #include "hw/ptimer.h" |
19 | #include "hw/sysbus.h" | |
0d09e41a | 20 | #include "hw/arm/imx.h" |
6a1751b7 | 21 | #include "qemu/main-loop.h" |
78d1404d | 22 | |
5ec694b5 JCD |
23 | #define TYPE_IMX_GPT "imx.gpt" |
24 | ||
25 | /* | |
26 | * Define to 1 for debug messages | |
27 | */ | |
28 | #define DEBUG_TIMER 0 | |
29 | #if DEBUG_TIMER | |
30 | ||
67110c3e | 31 | static char const *imx_gpt_reg_name(uint32_t reg) |
5ec694b5 JCD |
32 | { |
33 | switch (reg) { | |
34 | case 0: | |
35 | return "CR"; | |
36 | case 1: | |
37 | return "PR"; | |
38 | case 2: | |
39 | return "SR"; | |
40 | case 3: | |
41 | return "IR"; | |
42 | case 4: | |
43 | return "OCR1"; | |
44 | case 5: | |
45 | return "OCR2"; | |
46 | case 6: | |
47 | return "OCR3"; | |
48 | case 7: | |
49 | return "ICR1"; | |
50 | case 8: | |
51 | return "ICR2"; | |
52 | case 9: | |
53 | return "CNT"; | |
54 | default: | |
55 | return "[?]"; | |
56 | } | |
57 | } | |
58 | ||
78d1404d | 59 | # define DPRINTF(fmt, args...) \ |
5ec694b5 | 60 | do { printf("%s: " fmt , __func__, ##args); } while (0) |
78d1404d PC |
61 | #else |
62 | # define DPRINTF(fmt, args...) do {} while (0) | |
63 | #endif | |
64 | ||
65 | /* | |
66 | * Define to 1 for messages about attempts to | |
67 | * access unimplemented registers or similar. | |
68 | */ | |
69 | #define DEBUG_IMPLEMENTATION 1 | |
70 | #if DEBUG_IMPLEMENTATION | |
67110c3e | 71 | # define IPRINTF(fmt, args...) \ |
5ec694b5 | 72 | do { fprintf(stderr, "%s: " fmt, __func__, ##args); } while (0) |
78d1404d PC |
73 | #else |
74 | # define IPRINTF(fmt, args...) do {} while (0) | |
75 | #endif | |
76 | ||
67110c3e JCD |
77 | #define IMX_GPT(obj) \ |
78 | OBJECT_CHECK(IMXGPTState, (obj), TYPE_IMX_GPT) | |
78d1404d PC |
79 | /* |
80 | * GPT : General purpose timer | |
81 | * | |
82 | * This timer counts up continuously while it is enabled, resetting itself | |
203d65a4 | 83 | * to 0 when it reaches GPT_TIMER_MAX (in freerun mode) or when it |
5ec694b5 | 84 | * reaches the value of one of the ocrX (in periodic mode). |
78d1404d PC |
85 | */ |
86 | ||
203d65a4 | 87 | #define GPT_TIMER_MAX 0XFFFFFFFFUL |
78d1404d PC |
88 | |
89 | /* Control register. Not all of these bits have any effect (yet) */ | |
90 | #define GPT_CR_EN (1 << 0) /* GPT Enable */ | |
91 | #define GPT_CR_ENMOD (1 << 1) /* GPT Enable Mode */ | |
92 | #define GPT_CR_DBGEN (1 << 2) /* GPT Debug mode enable */ | |
93 | #define GPT_CR_WAITEN (1 << 3) /* GPT Wait Mode Enable */ | |
94 | #define GPT_CR_DOZEN (1 << 4) /* GPT Doze mode enable */ | |
95 | #define GPT_CR_STOPEN (1 << 5) /* GPT Stop Mode Enable */ | |
96 | #define GPT_CR_CLKSRC_SHIFT (6) | |
97 | #define GPT_CR_CLKSRC_MASK (0x7) | |
98 | ||
99 | #define GPT_CR_FRR (1 << 9) /* Freerun or Restart */ | |
100 | #define GPT_CR_SWR (1 << 15) /* Software Reset */ | |
101 | #define GPT_CR_IM1 (3 << 16) /* Input capture channel 1 mode (2 bits) */ | |
102 | #define GPT_CR_IM2 (3 << 18) /* Input capture channel 2 mode (2 bits) */ | |
103 | #define GPT_CR_OM1 (7 << 20) /* Output Compare Channel 1 Mode (3 bits) */ | |
104 | #define GPT_CR_OM2 (7 << 23) /* Output Compare Channel 2 Mode (3 bits) */ | |
105 | #define GPT_CR_OM3 (7 << 26) /* Output Compare Channel 3 Mode (3 bits) */ | |
106 | #define GPT_CR_FO1 (1 << 29) /* Force Output Compare Channel 1 */ | |
107 | #define GPT_CR_FO2 (1 << 30) /* Force Output Compare Channel 2 */ | |
108 | #define GPT_CR_FO3 (1 << 31) /* Force Output Compare Channel 3 */ | |
109 | ||
110 | #define GPT_SR_OF1 (1 << 0) | |
5ec694b5 JCD |
111 | #define GPT_SR_OF2 (1 << 1) |
112 | #define GPT_SR_OF3 (1 << 2) | |
78d1404d PC |
113 | #define GPT_SR_ROV (1 << 5) |
114 | ||
115 | #define GPT_IR_OF1IE (1 << 0) | |
5ec694b5 JCD |
116 | #define GPT_IR_OF2IE (1 << 1) |
117 | #define GPT_IR_OF3IE (1 << 2) | |
78d1404d PC |
118 | #define GPT_IR_ROVIE (1 << 5) |
119 | ||
120 | typedef struct { | |
121 | SysBusDevice busdev; | |
122 | ptimer_state *timer; | |
123 | MemoryRegion iomem; | |
124 | DeviceState *ccm; | |
125 | ||
126 | uint32_t cr; | |
127 | uint32_t pr; | |
128 | uint32_t sr; | |
129 | uint32_t ir; | |
130 | uint32_t ocr1; | |
462566fc JCD |
131 | uint32_t ocr2; |
132 | uint32_t ocr3; | |
133 | uint32_t icr1; | |
134 | uint32_t icr2; | |
78d1404d PC |
135 | uint32_t cnt; |
136 | ||
5ec694b5 JCD |
137 | uint32_t next_timeout; |
138 | uint32_t next_int; | |
139 | ||
140 | uint32_t freq; | |
141 | ||
78d1404d | 142 | qemu_irq irq; |
67110c3e | 143 | } IMXGPTState; |
78d1404d | 144 | |
67110c3e | 145 | static const VMStateDescription vmstate_imx_timer_gpt = { |
6783ecf1 | 146 | .name = "imx.gpt", |
5ec694b5 JCD |
147 | .version_id = 3, |
148 | .minimum_version_id = 3, | |
8f1e884b | 149 | .fields = (VMStateField[]) { |
67110c3e JCD |
150 | VMSTATE_UINT32(cr, IMXGPTState), |
151 | VMSTATE_UINT32(pr, IMXGPTState), | |
152 | VMSTATE_UINT32(sr, IMXGPTState), | |
153 | VMSTATE_UINT32(ir, IMXGPTState), | |
154 | VMSTATE_UINT32(ocr1, IMXGPTState), | |
155 | VMSTATE_UINT32(ocr2, IMXGPTState), | |
156 | VMSTATE_UINT32(ocr3, IMXGPTState), | |
157 | VMSTATE_UINT32(icr1, IMXGPTState), | |
158 | VMSTATE_UINT32(icr2, IMXGPTState), | |
159 | VMSTATE_UINT32(cnt, IMXGPTState), | |
160 | VMSTATE_UINT32(next_timeout, IMXGPTState), | |
161 | VMSTATE_UINT32(next_int, IMXGPTState), | |
162 | VMSTATE_UINT32(freq, IMXGPTState), | |
163 | VMSTATE_PTIMER(timer, IMXGPTState), | |
78d1404d PC |
164 | VMSTATE_END_OF_LIST() |
165 | } | |
166 | }; | |
167 | ||
67110c3e | 168 | static const IMXClk imx_gpt_clocks[] = { |
78d1404d PC |
169 | NOCLK, /* 000 No clock source */ |
170 | IPG, /* 001 ipg_clk, 532MHz*/ | |
171 | IPG, /* 010 ipg_clk_highfreq */ | |
172 | NOCLK, /* 011 not defined */ | |
173 | CLK_32k, /* 100 ipg_clk_32k */ | |
174 | NOCLK, /* 101 not defined */ | |
175 | NOCLK, /* 110 not defined */ | |
176 | NOCLK, /* 111 not defined */ | |
177 | }; | |
178 | ||
67110c3e | 179 | static void imx_gpt_set_freq(IMXGPTState *s) |
78d1404d | 180 | { |
5ec694b5 | 181 | uint32_t clksrc = extract32(s->cr, GPT_CR_CLKSRC_SHIFT, 3); |
67110c3e | 182 | uint32_t freq = imx_clock_frequency(s->ccm, imx_gpt_clocks[clksrc]) |
5ec694b5 JCD |
183 | / (1 + s->pr); |
184 | s->freq = freq; | |
78d1404d | 185 | |
5ec694b5 | 186 | DPRINTF("Setting clksrc %d to frequency %d\n", clksrc, freq); |
a50c0d6f | 187 | |
78d1404d PC |
188 | if (freq) { |
189 | ptimer_set_freq(s->timer, freq); | |
190 | } | |
191 | } | |
192 | ||
67110c3e | 193 | static void imx_gpt_update_int(IMXGPTState *s) |
78d1404d | 194 | { |
5ec694b5 JCD |
195 | if ((s->sr & s->ir) && (s->cr & GPT_CR_EN)) { |
196 | qemu_irq_raise(s->irq); | |
197 | } else { | |
198 | qemu_irq_lower(s->irq); | |
199 | } | |
78d1404d PC |
200 | } |
201 | ||
67110c3e | 202 | static uint32_t imx_gpt_update_count(IMXGPTState *s) |
78d1404d | 203 | { |
5ec694b5 JCD |
204 | s->cnt = s->next_timeout - (uint32_t)ptimer_get_count(s->timer); |
205 | ||
78d1404d PC |
206 | return s->cnt; |
207 | } | |
208 | ||
67110c3e | 209 | static inline uint32_t imx_gpt_find_limit(uint32_t count, uint32_t reg, |
5ec694b5 | 210 | uint32_t timeout) |
78d1404d | 211 | { |
5ec694b5 JCD |
212 | if ((count < reg) && (timeout > reg)) { |
213 | timeout = reg; | |
214 | } | |
215 | ||
216 | return timeout; | |
217 | } | |
78d1404d | 218 | |
67110c3e | 219 | static void imx_gpt_compute_next_timeout(IMXGPTState *s, bool event) |
5ec694b5 | 220 | { |
203d65a4 | 221 | uint32_t timeout = GPT_TIMER_MAX; |
5ec694b5 JCD |
222 | uint32_t count = 0; |
223 | long long limit; | |
224 | ||
225 | if (!(s->cr & GPT_CR_EN)) { | |
226 | /* if not enabled just return */ | |
78d1404d PC |
227 | return; |
228 | } | |
229 | ||
5ec694b5 JCD |
230 | if (event) { |
231 | /* This is a timer event */ | |
232 | ||
203d65a4 | 233 | if ((s->cr & GPT_CR_FRR) && (s->next_timeout != GPT_TIMER_MAX)) { |
5ec694b5 JCD |
234 | /* |
235 | * if we are in free running mode and we have not reached | |
203d65a4 | 236 | * the GPT_TIMER_MAX limit, then update the count |
5ec694b5 | 237 | */ |
67110c3e | 238 | count = imx_gpt_update_count(s); |
5ec694b5 | 239 | } |
78d1404d | 240 | } else { |
5ec694b5 JCD |
241 | /* not a timer event, then just update the count */ |
242 | ||
67110c3e | 243 | count = imx_gpt_update_count(s); |
5ec694b5 JCD |
244 | } |
245 | ||
246 | /* now, find the next timeout related to count */ | |
247 | ||
248 | if (s->ir & GPT_IR_OF1IE) { | |
67110c3e | 249 | timeout = imx_gpt_find_limit(count, s->ocr1, timeout); |
5ec694b5 JCD |
250 | } |
251 | if (s->ir & GPT_IR_OF2IE) { | |
67110c3e | 252 | timeout = imx_gpt_find_limit(count, s->ocr2, timeout); |
5ec694b5 JCD |
253 | } |
254 | if (s->ir & GPT_IR_OF3IE) { | |
67110c3e | 255 | timeout = imx_gpt_find_limit(count, s->ocr3, timeout); |
5ec694b5 JCD |
256 | } |
257 | ||
258 | /* find the next set of interrupts to raise for next timer event */ | |
259 | ||
260 | s->next_int = 0; | |
261 | if ((s->ir & GPT_IR_OF1IE) && (timeout == s->ocr1)) { | |
262 | s->next_int |= GPT_SR_OF1; | |
263 | } | |
264 | if ((s->ir & GPT_IR_OF2IE) && (timeout == s->ocr2)) { | |
265 | s->next_int |= GPT_SR_OF2; | |
266 | } | |
267 | if ((s->ir & GPT_IR_OF3IE) && (timeout == s->ocr3)) { | |
268 | s->next_int |= GPT_SR_OF3; | |
269 | } | |
203d65a4 | 270 | if ((s->ir & GPT_IR_ROVIE) && (timeout == GPT_TIMER_MAX)) { |
5ec694b5 JCD |
271 | s->next_int |= GPT_SR_ROV; |
272 | } | |
273 | ||
274 | /* the new range to count down from */ | |
67110c3e | 275 | limit = timeout - imx_gpt_update_count(s); |
5ec694b5 JCD |
276 | |
277 | if (limit < 0) { | |
278 | /* | |
279 | * if we reach here, then QEMU is running too slow and we pass the | |
280 | * timeout limit while computing it. Let's deliver the interrupt | |
281 | * and compute a new limit. | |
282 | */ | |
283 | s->sr |= s->next_int; | |
284 | ||
67110c3e | 285 | imx_gpt_compute_next_timeout(s, event); |
5ec694b5 | 286 | |
67110c3e | 287 | imx_gpt_update_int(s); |
5ec694b5 JCD |
288 | } else { |
289 | /* New timeout value */ | |
290 | s->next_timeout = timeout; | |
291 | ||
292 | /* reset the limit to the computed range */ | |
293 | ptimer_set_limit(s->timer, limit, 1); | |
78d1404d | 294 | } |
78d1404d PC |
295 | } |
296 | ||
67110c3e | 297 | static uint64_t imx_gpt_read(void *opaque, hwaddr offset, unsigned size) |
78d1404d | 298 | { |
67110c3e | 299 | IMXGPTState *s = IMX_GPT(opaque); |
5ec694b5 JCD |
300 | uint32_t reg_value = 0; |
301 | uint32_t reg = offset >> 2; | |
78d1404d | 302 | |
5ec694b5 | 303 | switch (reg) { |
78d1404d | 304 | case 0: /* Control Register */ |
5ec694b5 JCD |
305 | reg_value = s->cr; |
306 | break; | |
78d1404d PC |
307 | |
308 | case 1: /* prescaler */ | |
5ec694b5 JCD |
309 | reg_value = s->pr; |
310 | break; | |
78d1404d PC |
311 | |
312 | case 2: /* Status Register */ | |
5ec694b5 JCD |
313 | reg_value = s->sr; |
314 | break; | |
78d1404d PC |
315 | |
316 | case 3: /* Interrupt Register */ | |
5ec694b5 JCD |
317 | reg_value = s->ir; |
318 | break; | |
78d1404d PC |
319 | |
320 | case 4: /* Output Compare Register 1 */ | |
5ec694b5 JCD |
321 | reg_value = s->ocr1; |
322 | break; | |
78d1404d | 323 | |
462566fc | 324 | case 5: /* Output Compare Register 2 */ |
5ec694b5 JCD |
325 | reg_value = s->ocr2; |
326 | break; | |
462566fc JCD |
327 | |
328 | case 6: /* Output Compare Register 3 */ | |
5ec694b5 JCD |
329 | reg_value = s->ocr3; |
330 | break; | |
462566fc JCD |
331 | |
332 | case 7: /* input Capture Register 1 */ | |
5ec694b5 JCD |
333 | qemu_log_mask(LOG_UNIMP, "icr1 feature is not implemented\n"); |
334 | reg_value = s->icr1; | |
335 | break; | |
462566fc JCD |
336 | |
337 | case 8: /* input Capture Register 2 */ | |
5ec694b5 JCD |
338 | qemu_log_mask(LOG_UNIMP, "icr2 feature is not implemented\n"); |
339 | reg_value = s->icr2; | |
340 | break; | |
78d1404d PC |
341 | |
342 | case 9: /* cnt */ | |
67110c3e | 343 | imx_gpt_update_count(s); |
5ec694b5 JCD |
344 | reg_value = s->cnt; |
345 | break; | |
346 | ||
347 | default: | |
348 | IPRINTF("Bad offset %x\n", reg); | |
349 | break; | |
78d1404d PC |
350 | } |
351 | ||
67110c3e | 352 | DPRINTF("(%s) = 0x%08x\n", imx_gpt_reg_name(reg), reg_value); |
462566fc | 353 | |
5ec694b5 | 354 | return reg_value; |
78d1404d PC |
355 | } |
356 | ||
67110c3e | 357 | static void imx_gpt_reset(DeviceState *dev) |
78d1404d | 358 | { |
67110c3e | 359 | IMXGPTState *s = IMX_GPT(dev); |
78d1404d | 360 | |
5ec694b5 JCD |
361 | /* stop timer */ |
362 | ptimer_stop(s->timer); | |
363 | ||
78d1404d PC |
364 | /* |
365 | * Soft reset doesn't touch some bits; hard reset clears them | |
366 | */ | |
462566fc JCD |
367 | s->cr &= ~(GPT_CR_EN|GPT_CR_ENMOD|GPT_CR_STOPEN|GPT_CR_DOZEN| |
368 | GPT_CR_WAITEN|GPT_CR_DBGEN); | |
78d1404d PC |
369 | s->sr = 0; |
370 | s->pr = 0; | |
371 | s->ir = 0; | |
372 | s->cnt = 0; | |
203d65a4 MT |
373 | s->ocr1 = GPT_TIMER_MAX; |
374 | s->ocr2 = GPT_TIMER_MAX; | |
375 | s->ocr3 = GPT_TIMER_MAX; | |
462566fc JCD |
376 | s->icr1 = 0; |
377 | s->icr2 = 0; | |
5ec694b5 | 378 | |
203d65a4 | 379 | s->next_timeout = GPT_TIMER_MAX; |
5ec694b5 JCD |
380 | s->next_int = 0; |
381 | ||
382 | /* compute new freq */ | |
67110c3e | 383 | imx_gpt_set_freq(s); |
5ec694b5 | 384 | |
203d65a4 MT |
385 | /* reset the limit to GPT_TIMER_MAX */ |
386 | ptimer_set_limit(s->timer, GPT_TIMER_MAX, 1); | |
5ec694b5 JCD |
387 | |
388 | /* if the timer is still enabled, restart it */ | |
389 | if (s->freq && (s->cr & GPT_CR_EN)) { | |
390 | ptimer_run(s->timer, 1); | |
391 | } | |
78d1404d PC |
392 | } |
393 | ||
67110c3e JCD |
394 | static void imx_gpt_write(void *opaque, hwaddr offset, uint64_t value, |
395 | unsigned size) | |
78d1404d | 396 | { |
67110c3e | 397 | IMXGPTState *s = IMX_GPT(opaque); |
5ec694b5 JCD |
398 | uint32_t oldreg; |
399 | uint32_t reg = offset >> 2; | |
400 | ||
67110c3e | 401 | DPRINTF("(%s, value = 0x%08x)\n", imx_gpt_reg_name(reg), |
5ec694b5 JCD |
402 | (uint32_t)value); |
403 | ||
404 | switch (reg) { | |
405 | case 0: | |
406 | oldreg = s->cr; | |
407 | s->cr = value & ~0x7c14; | |
408 | if (s->cr & GPT_CR_SWR) { /* force reset */ | |
409 | /* handle the reset */ | |
67110c3e | 410 | imx_gpt_reset(DEVICE(s)); |
5ec694b5 JCD |
411 | } else { |
412 | /* set our freq, as the source might have changed */ | |
67110c3e | 413 | imx_gpt_set_freq(s); |
5ec694b5 JCD |
414 | |
415 | if ((oldreg ^ s->cr) & GPT_CR_EN) { | |
416 | if (s->cr & GPT_CR_EN) { | |
417 | if (s->cr & GPT_CR_ENMOD) { | |
203d65a4 MT |
418 | s->next_timeout = GPT_TIMER_MAX; |
419 | ptimer_set_count(s->timer, GPT_TIMER_MAX); | |
67110c3e | 420 | imx_gpt_compute_next_timeout(s, false); |
5ec694b5 JCD |
421 | } |
422 | ptimer_run(s->timer, 1); | |
423 | } else { | |
424 | /* stop timer */ | |
425 | ptimer_stop(s->timer); | |
78d1404d | 426 | } |
5ec694b5 | 427 | } |
78d1404d | 428 | } |
5ec694b5 | 429 | break; |
78d1404d PC |
430 | |
431 | case 1: /* Prescaler */ | |
432 | s->pr = value & 0xfff; | |
67110c3e | 433 | imx_gpt_set_freq(s); |
5ec694b5 | 434 | break; |
78d1404d PC |
435 | |
436 | case 2: /* SR */ | |
5ec694b5 | 437 | s->sr &= ~(value & 0x3f); |
67110c3e | 438 | imx_gpt_update_int(s); |
5ec694b5 | 439 | break; |
78d1404d PC |
440 | |
441 | case 3: /* IR -- interrupt register */ | |
442 | s->ir = value & 0x3f; | |
67110c3e | 443 | imx_gpt_update_int(s); |
5ec694b5 | 444 | |
67110c3e | 445 | imx_gpt_compute_next_timeout(s, false); |
5ec694b5 JCD |
446 | |
447 | break; | |
78d1404d PC |
448 | |
449 | case 4: /* OCR1 -- output compare register */ | |
5ec694b5 JCD |
450 | s->ocr1 = value; |
451 | ||
78d1404d PC |
452 | /* In non-freerun mode, reset count when this register is written */ |
453 | if (!(s->cr & GPT_CR_FRR)) { | |
203d65a4 MT |
454 | s->next_timeout = GPT_TIMER_MAX; |
455 | ptimer_set_limit(s->timer, GPT_TIMER_MAX, 1); | |
78d1404d | 456 | } |
5ec694b5 JCD |
457 | |
458 | /* compute the new timeout */ | |
67110c3e | 459 | imx_gpt_compute_next_timeout(s, false); |
5ec694b5 JCD |
460 | |
461 | break; | |
78d1404d | 462 | |
462566fc | 463 | case 5: /* OCR2 -- output compare register */ |
5ec694b5 JCD |
464 | s->ocr2 = value; |
465 | ||
466 | /* compute the new timeout */ | |
67110c3e | 467 | imx_gpt_compute_next_timeout(s, false); |
5ec694b5 JCD |
468 | |
469 | break; | |
470 | ||
462566fc | 471 | case 6: /* OCR3 -- output compare register */ |
5ec694b5 JCD |
472 | s->ocr3 = value; |
473 | ||
474 | /* compute the new timeout */ | |
67110c3e | 475 | imx_gpt_compute_next_timeout(s, false); |
5ec694b5 JCD |
476 | |
477 | break; | |
478 | ||
78d1404d | 479 | default: |
5ec694b5 JCD |
480 | IPRINTF("Bad offset %x\n", reg); |
481 | break; | |
78d1404d PC |
482 | } |
483 | } | |
484 | ||
67110c3e | 485 | static void imx_gpt_timeout(void *opaque) |
78d1404d | 486 | { |
67110c3e | 487 | IMXGPTState *s = IMX_GPT(opaque); |
78d1404d | 488 | |
5ec694b5 | 489 | DPRINTF("\n"); |
78d1404d | 490 | |
5ec694b5 JCD |
491 | s->sr |= s->next_int; |
492 | s->next_int = 0; | |
493 | ||
67110c3e | 494 | imx_gpt_compute_next_timeout(s, true); |
78d1404d | 495 | |
67110c3e | 496 | imx_gpt_update_int(s); |
5ec694b5 JCD |
497 | |
498 | if (s->freq && (s->cr & GPT_CR_EN)) { | |
499 | ptimer_run(s->timer, 1); | |
500 | } | |
78d1404d PC |
501 | } |
502 | ||
67110c3e JCD |
503 | static const MemoryRegionOps imx_gpt_ops = { |
504 | .read = imx_gpt_read, | |
505 | .write = imx_gpt_write, | |
78d1404d PC |
506 | .endianness = DEVICE_NATIVE_ENDIAN, |
507 | }; | |
508 | ||
509 | ||
67110c3e | 510 | static void imx_gpt_realize(DeviceState *dev, Error **errp) |
78d1404d | 511 | { |
67110c3e JCD |
512 | IMXGPTState *s = IMX_GPT(dev); |
513 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
78d1404d PC |
514 | QEMUBH *bh; |
515 | ||
67110c3e | 516 | sysbus_init_irq(sbd, &s->irq); |
853dca12 | 517 | memory_region_init_io(&s->iomem, OBJECT(s), &imx_gpt_ops, s, TYPE_IMX_GPT, |
78d1404d | 518 | 0x00001000); |
67110c3e | 519 | sysbus_init_mmio(sbd, &s->iomem); |
78d1404d | 520 | |
67110c3e | 521 | bh = qemu_bh_new(imx_gpt_timeout, s); |
78d1404d | 522 | s->timer = ptimer_init(bh); |
78d1404d PC |
523 | } |
524 | ||
5ec694b5 | 525 | void imx_timerg_create(const hwaddr addr, qemu_irq irq, DeviceState *ccm) |
78d1404d | 526 | { |
67110c3e | 527 | IMXGPTState *pp; |
78d1404d PC |
528 | DeviceState *dev; |
529 | ||
5ec694b5 | 530 | dev = sysbus_create_simple(TYPE_IMX_GPT, addr, irq); |
67110c3e | 531 | pp = IMX_GPT(dev); |
78d1404d PC |
532 | pp->ccm = ccm; |
533 | } | |
534 | ||
67110c3e | 535 | static void imx_gpt_class_init(ObjectClass *klass, void *data) |
78d1404d | 536 | { |
67110c3e JCD |
537 | DeviceClass *dc = DEVICE_CLASS(klass); |
538 | ||
539 | dc->realize = imx_gpt_realize; | |
540 | dc->reset = imx_gpt_reset; | |
541 | dc->vmsd = &vmstate_imx_timer_gpt; | |
78d1404d PC |
542 | dc->desc = "i.MX general timer"; |
543 | } | |
544 | ||
67110c3e | 545 | static const TypeInfo imx_gpt_info = { |
5ec694b5 | 546 | .name = TYPE_IMX_GPT, |
78d1404d | 547 | .parent = TYPE_SYS_BUS_DEVICE, |
67110c3e JCD |
548 | .instance_size = sizeof(IMXGPTState), |
549 | .class_init = imx_gpt_class_init, | |
78d1404d PC |
550 | }; |
551 | ||
67110c3e | 552 | static void imx_gpt_register_types(void) |
78d1404d | 553 | { |
67110c3e | 554 | type_register_static(&imx_gpt_info); |
78d1404d PC |
555 | } |
556 | ||
67110c3e | 557 | type_init(imx_gpt_register_types) |