]>
Commit | Line | Data |
---|---|---|
61766fe9 RH |
1 | /* |
2 | * HPPA emulation cpu translation for qemu. | |
3 | * | |
4 | * Copyright (c) 2016 Richard Henderson <[email protected]> | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
20 | #include "qemu/osdep.h" | |
21 | #include "cpu.h" | |
22 | #include "disas/disas.h" | |
23 | #include "qemu/host-utils.h" | |
24 | #include "exec/exec-all.h" | |
25 | #include "tcg-op.h" | |
26 | #include "exec/cpu_ldst.h" | |
61766fe9 RH |
27 | #include "exec/helper-proto.h" |
28 | #include "exec/helper-gen.h" | |
869051ea | 29 | #include "exec/translator.h" |
61766fe9 RH |
30 | #include "trace-tcg.h" |
31 | #include "exec/log.h" | |
32 | ||
eaa3783b RH |
33 | /* Since we have a distinction between register size and address size, |
34 | we need to redefine all of these. */ | |
35 | ||
36 | #undef TCGv | |
37 | #undef tcg_temp_new | |
38 | #undef tcg_global_reg_new | |
39 | #undef tcg_global_mem_new | |
40 | #undef tcg_temp_local_new | |
41 | #undef tcg_temp_free | |
42 | ||
43 | #if TARGET_LONG_BITS == 64 | |
44 | #define TCGv_tl TCGv_i64 | |
45 | #define tcg_temp_new_tl tcg_temp_new_i64 | |
46 | #define tcg_temp_free_tl tcg_temp_free_i64 | |
47 | #if TARGET_REGISTER_BITS == 64 | |
48 | #define tcg_gen_extu_reg_tl tcg_gen_mov_i64 | |
49 | #else | |
50 | #define tcg_gen_extu_reg_tl tcg_gen_extu_i32_i64 | |
51 | #endif | |
52 | #else | |
53 | #define TCGv_tl TCGv_i32 | |
54 | #define tcg_temp_new_tl tcg_temp_new_i32 | |
55 | #define tcg_temp_free_tl tcg_temp_free_i32 | |
56 | #define tcg_gen_extu_reg_tl tcg_gen_mov_i32 | |
57 | #endif | |
58 | ||
59 | #if TARGET_REGISTER_BITS == 64 | |
60 | #define TCGv_reg TCGv_i64 | |
61 | ||
62 | #define tcg_temp_new tcg_temp_new_i64 | |
63 | #define tcg_global_reg_new tcg_global_reg_new_i64 | |
64 | #define tcg_global_mem_new tcg_global_mem_new_i64 | |
65 | #define tcg_temp_local_new tcg_temp_local_new_i64 | |
66 | #define tcg_temp_free tcg_temp_free_i64 | |
67 | ||
68 | #define tcg_gen_movi_reg tcg_gen_movi_i64 | |
69 | #define tcg_gen_mov_reg tcg_gen_mov_i64 | |
70 | #define tcg_gen_ld8u_reg tcg_gen_ld8u_i64 | |
71 | #define tcg_gen_ld8s_reg tcg_gen_ld8s_i64 | |
72 | #define tcg_gen_ld16u_reg tcg_gen_ld16u_i64 | |
73 | #define tcg_gen_ld16s_reg tcg_gen_ld16s_i64 | |
74 | #define tcg_gen_ld32u_reg tcg_gen_ld32u_i64 | |
75 | #define tcg_gen_ld32s_reg tcg_gen_ld32s_i64 | |
76 | #define tcg_gen_ld_reg tcg_gen_ld_i64 | |
77 | #define tcg_gen_st8_reg tcg_gen_st8_i64 | |
78 | #define tcg_gen_st16_reg tcg_gen_st16_i64 | |
79 | #define tcg_gen_st32_reg tcg_gen_st32_i64 | |
80 | #define tcg_gen_st_reg tcg_gen_st_i64 | |
81 | #define tcg_gen_add_reg tcg_gen_add_i64 | |
82 | #define tcg_gen_addi_reg tcg_gen_addi_i64 | |
83 | #define tcg_gen_sub_reg tcg_gen_sub_i64 | |
84 | #define tcg_gen_neg_reg tcg_gen_neg_i64 | |
85 | #define tcg_gen_subfi_reg tcg_gen_subfi_i64 | |
86 | #define tcg_gen_subi_reg tcg_gen_subi_i64 | |
87 | #define tcg_gen_and_reg tcg_gen_and_i64 | |
88 | #define tcg_gen_andi_reg tcg_gen_andi_i64 | |
89 | #define tcg_gen_or_reg tcg_gen_or_i64 | |
90 | #define tcg_gen_ori_reg tcg_gen_ori_i64 | |
91 | #define tcg_gen_xor_reg tcg_gen_xor_i64 | |
92 | #define tcg_gen_xori_reg tcg_gen_xori_i64 | |
93 | #define tcg_gen_not_reg tcg_gen_not_i64 | |
94 | #define tcg_gen_shl_reg tcg_gen_shl_i64 | |
95 | #define tcg_gen_shli_reg tcg_gen_shli_i64 | |
96 | #define tcg_gen_shr_reg tcg_gen_shr_i64 | |
97 | #define tcg_gen_shri_reg tcg_gen_shri_i64 | |
98 | #define tcg_gen_sar_reg tcg_gen_sar_i64 | |
99 | #define tcg_gen_sari_reg tcg_gen_sari_i64 | |
100 | #define tcg_gen_brcond_reg tcg_gen_brcond_i64 | |
101 | #define tcg_gen_brcondi_reg tcg_gen_brcondi_i64 | |
102 | #define tcg_gen_setcond_reg tcg_gen_setcond_i64 | |
103 | #define tcg_gen_setcondi_reg tcg_gen_setcondi_i64 | |
104 | #define tcg_gen_mul_reg tcg_gen_mul_i64 | |
105 | #define tcg_gen_muli_reg tcg_gen_muli_i64 | |
106 | #define tcg_gen_div_reg tcg_gen_div_i64 | |
107 | #define tcg_gen_rem_reg tcg_gen_rem_i64 | |
108 | #define tcg_gen_divu_reg tcg_gen_divu_i64 | |
109 | #define tcg_gen_remu_reg tcg_gen_remu_i64 | |
110 | #define tcg_gen_discard_reg tcg_gen_discard_i64 | |
111 | #define tcg_gen_trunc_reg_i32 tcg_gen_extrl_i64_i32 | |
112 | #define tcg_gen_trunc_i64_reg tcg_gen_mov_i64 | |
113 | #define tcg_gen_extu_i32_reg tcg_gen_extu_i32_i64 | |
114 | #define tcg_gen_ext_i32_reg tcg_gen_ext_i32_i64 | |
115 | #define tcg_gen_extu_reg_i64 tcg_gen_mov_i64 | |
116 | #define tcg_gen_ext_reg_i64 tcg_gen_mov_i64 | |
117 | #define tcg_gen_ext8u_reg tcg_gen_ext8u_i64 | |
118 | #define tcg_gen_ext8s_reg tcg_gen_ext8s_i64 | |
119 | #define tcg_gen_ext16u_reg tcg_gen_ext16u_i64 | |
120 | #define tcg_gen_ext16s_reg tcg_gen_ext16s_i64 | |
121 | #define tcg_gen_ext32u_reg tcg_gen_ext32u_i64 | |
122 | #define tcg_gen_ext32s_reg tcg_gen_ext32s_i64 | |
123 | #define tcg_gen_bswap16_reg tcg_gen_bswap16_i64 | |
124 | #define tcg_gen_bswap32_reg tcg_gen_bswap32_i64 | |
125 | #define tcg_gen_bswap64_reg tcg_gen_bswap64_i64 | |
126 | #define tcg_gen_concat_reg_i64 tcg_gen_concat32_i64 | |
127 | #define tcg_gen_andc_reg tcg_gen_andc_i64 | |
128 | #define tcg_gen_eqv_reg tcg_gen_eqv_i64 | |
129 | #define tcg_gen_nand_reg tcg_gen_nand_i64 | |
130 | #define tcg_gen_nor_reg tcg_gen_nor_i64 | |
131 | #define tcg_gen_orc_reg tcg_gen_orc_i64 | |
132 | #define tcg_gen_clz_reg tcg_gen_clz_i64 | |
133 | #define tcg_gen_ctz_reg tcg_gen_ctz_i64 | |
134 | #define tcg_gen_clzi_reg tcg_gen_clzi_i64 | |
135 | #define tcg_gen_ctzi_reg tcg_gen_ctzi_i64 | |
136 | #define tcg_gen_clrsb_reg tcg_gen_clrsb_i64 | |
137 | #define tcg_gen_ctpop_reg tcg_gen_ctpop_i64 | |
138 | #define tcg_gen_rotl_reg tcg_gen_rotl_i64 | |
139 | #define tcg_gen_rotli_reg tcg_gen_rotli_i64 | |
140 | #define tcg_gen_rotr_reg tcg_gen_rotr_i64 | |
141 | #define tcg_gen_rotri_reg tcg_gen_rotri_i64 | |
142 | #define tcg_gen_deposit_reg tcg_gen_deposit_i64 | |
143 | #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i64 | |
144 | #define tcg_gen_extract_reg tcg_gen_extract_i64 | |
145 | #define tcg_gen_sextract_reg tcg_gen_sextract_i64 | |
146 | #define tcg_const_reg tcg_const_i64 | |
147 | #define tcg_const_local_reg tcg_const_local_i64 | |
148 | #define tcg_gen_movcond_reg tcg_gen_movcond_i64 | |
149 | #define tcg_gen_add2_reg tcg_gen_add2_i64 | |
150 | #define tcg_gen_sub2_reg tcg_gen_sub2_i64 | |
151 | #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i64 | |
152 | #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i64 | |
153 | #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i64 | |
5bfa8034 | 154 | #define tcg_gen_trunc_reg_ptr tcg_gen_trunc_i64_ptr |
eaa3783b RH |
155 | #else |
156 | #define TCGv_reg TCGv_i32 | |
157 | #define tcg_temp_new tcg_temp_new_i32 | |
158 | #define tcg_global_reg_new tcg_global_reg_new_i32 | |
159 | #define tcg_global_mem_new tcg_global_mem_new_i32 | |
160 | #define tcg_temp_local_new tcg_temp_local_new_i32 | |
161 | #define tcg_temp_free tcg_temp_free_i32 | |
162 | ||
163 | #define tcg_gen_movi_reg tcg_gen_movi_i32 | |
164 | #define tcg_gen_mov_reg tcg_gen_mov_i32 | |
165 | #define tcg_gen_ld8u_reg tcg_gen_ld8u_i32 | |
166 | #define tcg_gen_ld8s_reg tcg_gen_ld8s_i32 | |
167 | #define tcg_gen_ld16u_reg tcg_gen_ld16u_i32 | |
168 | #define tcg_gen_ld16s_reg tcg_gen_ld16s_i32 | |
169 | #define tcg_gen_ld32u_reg tcg_gen_ld_i32 | |
170 | #define tcg_gen_ld32s_reg tcg_gen_ld_i32 | |
171 | #define tcg_gen_ld_reg tcg_gen_ld_i32 | |
172 | #define tcg_gen_st8_reg tcg_gen_st8_i32 | |
173 | #define tcg_gen_st16_reg tcg_gen_st16_i32 | |
174 | #define tcg_gen_st32_reg tcg_gen_st32_i32 | |
175 | #define tcg_gen_st_reg tcg_gen_st_i32 | |
176 | #define tcg_gen_add_reg tcg_gen_add_i32 | |
177 | #define tcg_gen_addi_reg tcg_gen_addi_i32 | |
178 | #define tcg_gen_sub_reg tcg_gen_sub_i32 | |
179 | #define tcg_gen_neg_reg tcg_gen_neg_i32 | |
180 | #define tcg_gen_subfi_reg tcg_gen_subfi_i32 | |
181 | #define tcg_gen_subi_reg tcg_gen_subi_i32 | |
182 | #define tcg_gen_and_reg tcg_gen_and_i32 | |
183 | #define tcg_gen_andi_reg tcg_gen_andi_i32 | |
184 | #define tcg_gen_or_reg tcg_gen_or_i32 | |
185 | #define tcg_gen_ori_reg tcg_gen_ori_i32 | |
186 | #define tcg_gen_xor_reg tcg_gen_xor_i32 | |
187 | #define tcg_gen_xori_reg tcg_gen_xori_i32 | |
188 | #define tcg_gen_not_reg tcg_gen_not_i32 | |
189 | #define tcg_gen_shl_reg tcg_gen_shl_i32 | |
190 | #define tcg_gen_shli_reg tcg_gen_shli_i32 | |
191 | #define tcg_gen_shr_reg tcg_gen_shr_i32 | |
192 | #define tcg_gen_shri_reg tcg_gen_shri_i32 | |
193 | #define tcg_gen_sar_reg tcg_gen_sar_i32 | |
194 | #define tcg_gen_sari_reg tcg_gen_sari_i32 | |
195 | #define tcg_gen_brcond_reg tcg_gen_brcond_i32 | |
196 | #define tcg_gen_brcondi_reg tcg_gen_brcondi_i32 | |
197 | #define tcg_gen_setcond_reg tcg_gen_setcond_i32 | |
198 | #define tcg_gen_setcondi_reg tcg_gen_setcondi_i32 | |
199 | #define tcg_gen_mul_reg tcg_gen_mul_i32 | |
200 | #define tcg_gen_muli_reg tcg_gen_muli_i32 | |
201 | #define tcg_gen_div_reg tcg_gen_div_i32 | |
202 | #define tcg_gen_rem_reg tcg_gen_rem_i32 | |
203 | #define tcg_gen_divu_reg tcg_gen_divu_i32 | |
204 | #define tcg_gen_remu_reg tcg_gen_remu_i32 | |
205 | #define tcg_gen_discard_reg tcg_gen_discard_i32 | |
206 | #define tcg_gen_trunc_reg_i32 tcg_gen_mov_i32 | |
207 | #define tcg_gen_trunc_i64_reg tcg_gen_extrl_i64_i32 | |
208 | #define tcg_gen_extu_i32_reg tcg_gen_mov_i32 | |
209 | #define tcg_gen_ext_i32_reg tcg_gen_mov_i32 | |
210 | #define tcg_gen_extu_reg_i64 tcg_gen_extu_i32_i64 | |
211 | #define tcg_gen_ext_reg_i64 tcg_gen_ext_i32_i64 | |
212 | #define tcg_gen_ext8u_reg tcg_gen_ext8u_i32 | |
213 | #define tcg_gen_ext8s_reg tcg_gen_ext8s_i32 | |
214 | #define tcg_gen_ext16u_reg tcg_gen_ext16u_i32 | |
215 | #define tcg_gen_ext16s_reg tcg_gen_ext16s_i32 | |
216 | #define tcg_gen_ext32u_reg tcg_gen_mov_i32 | |
217 | #define tcg_gen_ext32s_reg tcg_gen_mov_i32 | |
218 | #define tcg_gen_bswap16_reg tcg_gen_bswap16_i32 | |
219 | #define tcg_gen_bswap32_reg tcg_gen_bswap32_i32 | |
220 | #define tcg_gen_concat_reg_i64 tcg_gen_concat_i32_i64 | |
221 | #define tcg_gen_andc_reg tcg_gen_andc_i32 | |
222 | #define tcg_gen_eqv_reg tcg_gen_eqv_i32 | |
223 | #define tcg_gen_nand_reg tcg_gen_nand_i32 | |
224 | #define tcg_gen_nor_reg tcg_gen_nor_i32 | |
225 | #define tcg_gen_orc_reg tcg_gen_orc_i32 | |
226 | #define tcg_gen_clz_reg tcg_gen_clz_i32 | |
227 | #define tcg_gen_ctz_reg tcg_gen_ctz_i32 | |
228 | #define tcg_gen_clzi_reg tcg_gen_clzi_i32 | |
229 | #define tcg_gen_ctzi_reg tcg_gen_ctzi_i32 | |
230 | #define tcg_gen_clrsb_reg tcg_gen_clrsb_i32 | |
231 | #define tcg_gen_ctpop_reg tcg_gen_ctpop_i32 | |
232 | #define tcg_gen_rotl_reg tcg_gen_rotl_i32 | |
233 | #define tcg_gen_rotli_reg tcg_gen_rotli_i32 | |
234 | #define tcg_gen_rotr_reg tcg_gen_rotr_i32 | |
235 | #define tcg_gen_rotri_reg tcg_gen_rotri_i32 | |
236 | #define tcg_gen_deposit_reg tcg_gen_deposit_i32 | |
237 | #define tcg_gen_deposit_z_reg tcg_gen_deposit_z_i32 | |
238 | #define tcg_gen_extract_reg tcg_gen_extract_i32 | |
239 | #define tcg_gen_sextract_reg tcg_gen_sextract_i32 | |
240 | #define tcg_const_reg tcg_const_i32 | |
241 | #define tcg_const_local_reg tcg_const_local_i32 | |
242 | #define tcg_gen_movcond_reg tcg_gen_movcond_i32 | |
243 | #define tcg_gen_add2_reg tcg_gen_add2_i32 | |
244 | #define tcg_gen_sub2_reg tcg_gen_sub2_i32 | |
245 | #define tcg_gen_qemu_ld_reg tcg_gen_qemu_ld_i32 | |
246 | #define tcg_gen_qemu_st_reg tcg_gen_qemu_st_i32 | |
247 | #define tcg_gen_atomic_xchg_reg tcg_gen_atomic_xchg_i32 | |
5bfa8034 | 248 | #define tcg_gen_trunc_reg_ptr tcg_gen_ext_i32_ptr |
eaa3783b RH |
249 | #endif /* TARGET_REGISTER_BITS */ |
250 | ||
61766fe9 RH |
251 | typedef struct DisasCond { |
252 | TCGCond c; | |
eaa3783b | 253 | TCGv_reg a0, a1; |
61766fe9 RH |
254 | bool a0_is_n; |
255 | bool a1_is_0; | |
256 | } DisasCond; | |
257 | ||
258 | typedef struct DisasContext { | |
d01a3625 | 259 | DisasContextBase base; |
61766fe9 RH |
260 | CPUState *cs; |
261 | ||
eaa3783b RH |
262 | target_ureg iaoq_f; |
263 | target_ureg iaoq_b; | |
264 | target_ureg iaoq_n; | |
265 | TCGv_reg iaoq_n_var; | |
61766fe9 | 266 | |
86f8d05f | 267 | int ntempr, ntempl; |
5eecd37a | 268 | TCGv_reg tempr[8]; |
86f8d05f | 269 | TCGv_tl templ[4]; |
61766fe9 RH |
270 | |
271 | DisasCond null_cond; | |
272 | TCGLabel *null_lab; | |
273 | ||
1a19da0d | 274 | uint32_t insn; |
494737b7 | 275 | uint32_t tb_flags; |
3d68ee7b RH |
276 | int mmu_idx; |
277 | int privilege; | |
61766fe9 RH |
278 | bool psw_n_nonzero; |
279 | } DisasContext; | |
280 | ||
e36f27ef RH |
281 | /* Note that ssm/rsm instructions number PSW_W and PSW_E differently. */ |
282 | static int expand_sm_imm(int val) | |
283 | { | |
284 | if (val & PSW_SM_E) { | |
285 | val = (val & ~PSW_SM_E) | PSW_E; | |
286 | } | |
287 | if (val & PSW_SM_W) { | |
288 | val = (val & ~PSW_SM_W) | PSW_W; | |
289 | } | |
290 | return val; | |
291 | } | |
292 | ||
deee69a1 RH |
293 | /* Inverted space register indicates 0 means sr0 not inferred from base. */ |
294 | static int expand_sr3x(int val) | |
295 | { | |
296 | return ~val; | |
297 | } | |
298 | ||
1cd012a5 RH |
299 | /* Convert the M:A bits within a memory insn to the tri-state value |
300 | we use for the final M. */ | |
301 | static int ma_to_m(int val) | |
302 | { | |
303 | return val & 2 ? (val & 1 ? -1 : 1) : 0; | |
304 | } | |
305 | ||
740038d7 RH |
306 | /* Convert the sign of the displacement to a pre or post-modify. */ |
307 | static int pos_to_m(int val) | |
308 | { | |
309 | return val ? 1 : -1; | |
310 | } | |
311 | ||
312 | static int neg_to_m(int val) | |
313 | { | |
314 | return val ? -1 : 1; | |
315 | } | |
316 | ||
317 | /* Used for branch targets and fp memory ops. */ | |
01afb7be RH |
318 | static int expand_shl2(int val) |
319 | { | |
320 | return val << 2; | |
321 | } | |
322 | ||
740038d7 RH |
323 | /* Used for fp memory ops. */ |
324 | static int expand_shl3(int val) | |
325 | { | |
326 | return val << 3; | |
327 | } | |
328 | ||
0588e061 RH |
329 | /* Used for assemble_21. */ |
330 | static int expand_shl11(int val) | |
331 | { | |
332 | return val << 11; | |
333 | } | |
334 | ||
01afb7be | 335 | |
40f9f908 RH |
336 | /* Include the auto-generated decoder. */ |
337 | #include "decode.inc.c" | |
338 | ||
869051ea RH |
339 | /* We are not using a goto_tb (for whatever reason), but have updated |
340 | the iaq (for whatever reason), so don't do it again on exit. */ | |
341 | #define DISAS_IAQ_N_UPDATED DISAS_TARGET_0 | |
61766fe9 | 342 | |
869051ea RH |
343 | /* We are exiting the TB, but have neither emitted a goto_tb, nor |
344 | updated the iaq for the next instruction to be executed. */ | |
345 | #define DISAS_IAQ_N_STALE DISAS_TARGET_1 | |
61766fe9 | 346 | |
e1b5a5ed RH |
347 | /* Similarly, but we want to return to the main loop immediately |
348 | to recognize unmasked interrupts. */ | |
349 | #define DISAS_IAQ_N_STALE_EXIT DISAS_TARGET_2 | |
c5d0aec2 | 350 | #define DISAS_EXIT DISAS_TARGET_3 |
e1b5a5ed | 351 | |
61766fe9 | 352 | /* global register indexes */ |
eaa3783b | 353 | static TCGv_reg cpu_gr[32]; |
33423472 | 354 | static TCGv_i64 cpu_sr[4]; |
494737b7 | 355 | static TCGv_i64 cpu_srH; |
eaa3783b RH |
356 | static TCGv_reg cpu_iaoq_f; |
357 | static TCGv_reg cpu_iaoq_b; | |
c301f34e RH |
358 | static TCGv_i64 cpu_iasq_f; |
359 | static TCGv_i64 cpu_iasq_b; | |
eaa3783b RH |
360 | static TCGv_reg cpu_sar; |
361 | static TCGv_reg cpu_psw_n; | |
362 | static TCGv_reg cpu_psw_v; | |
363 | static TCGv_reg cpu_psw_cb; | |
364 | static TCGv_reg cpu_psw_cb_msb; | |
61766fe9 RH |
365 | |
366 | #include "exec/gen-icount.h" | |
367 | ||
368 | void hppa_translate_init(void) | |
369 | { | |
370 | #define DEF_VAR(V) { &cpu_##V, #V, offsetof(CPUHPPAState, V) } | |
371 | ||
eaa3783b | 372 | typedef struct { TCGv_reg *var; const char *name; int ofs; } GlobalVar; |
61766fe9 | 373 | static const GlobalVar vars[] = { |
35136a77 | 374 | { &cpu_sar, "sar", offsetof(CPUHPPAState, cr[CR_SAR]) }, |
61766fe9 RH |
375 | DEF_VAR(psw_n), |
376 | DEF_VAR(psw_v), | |
377 | DEF_VAR(psw_cb), | |
378 | DEF_VAR(psw_cb_msb), | |
379 | DEF_VAR(iaoq_f), | |
380 | DEF_VAR(iaoq_b), | |
381 | }; | |
382 | ||
383 | #undef DEF_VAR | |
384 | ||
385 | /* Use the symbolic register names that match the disassembler. */ | |
386 | static const char gr_names[32][4] = { | |
387 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | |
388 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", | |
389 | "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", | |
390 | "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" | |
391 | }; | |
33423472 | 392 | /* SR[4-7] are not global registers so that we can index them. */ |
494737b7 RH |
393 | static const char sr_names[5][4] = { |
394 | "sr0", "sr1", "sr2", "sr3", "srH" | |
33423472 | 395 | }; |
61766fe9 | 396 | |
61766fe9 RH |
397 | int i; |
398 | ||
f764718d | 399 | cpu_gr[0] = NULL; |
61766fe9 RH |
400 | for (i = 1; i < 32; i++) { |
401 | cpu_gr[i] = tcg_global_mem_new(cpu_env, | |
402 | offsetof(CPUHPPAState, gr[i]), | |
403 | gr_names[i]); | |
404 | } | |
33423472 RH |
405 | for (i = 0; i < 4; i++) { |
406 | cpu_sr[i] = tcg_global_mem_new_i64(cpu_env, | |
407 | offsetof(CPUHPPAState, sr[i]), | |
408 | sr_names[i]); | |
409 | } | |
494737b7 RH |
410 | cpu_srH = tcg_global_mem_new_i64(cpu_env, |
411 | offsetof(CPUHPPAState, sr[4]), | |
412 | sr_names[4]); | |
61766fe9 RH |
413 | |
414 | for (i = 0; i < ARRAY_SIZE(vars); ++i) { | |
415 | const GlobalVar *v = &vars[i]; | |
416 | *v->var = tcg_global_mem_new(cpu_env, v->ofs, v->name); | |
417 | } | |
c301f34e RH |
418 | |
419 | cpu_iasq_f = tcg_global_mem_new_i64(cpu_env, | |
420 | offsetof(CPUHPPAState, iasq_f), | |
421 | "iasq_f"); | |
422 | cpu_iasq_b = tcg_global_mem_new_i64(cpu_env, | |
423 | offsetof(CPUHPPAState, iasq_b), | |
424 | "iasq_b"); | |
61766fe9 RH |
425 | } |
426 | ||
129e9cc3 RH |
427 | static DisasCond cond_make_f(void) |
428 | { | |
f764718d RH |
429 | return (DisasCond){ |
430 | .c = TCG_COND_NEVER, | |
431 | .a0 = NULL, | |
432 | .a1 = NULL, | |
433 | }; | |
129e9cc3 RH |
434 | } |
435 | ||
df0232fe RH |
436 | static DisasCond cond_make_t(void) |
437 | { | |
438 | return (DisasCond){ | |
439 | .c = TCG_COND_ALWAYS, | |
440 | .a0 = NULL, | |
441 | .a1 = NULL, | |
442 | }; | |
443 | } | |
444 | ||
129e9cc3 RH |
445 | static DisasCond cond_make_n(void) |
446 | { | |
f764718d RH |
447 | return (DisasCond){ |
448 | .c = TCG_COND_NE, | |
449 | .a0 = cpu_psw_n, | |
450 | .a0_is_n = true, | |
451 | .a1 = NULL, | |
452 | .a1_is_0 = true | |
453 | }; | |
129e9cc3 RH |
454 | } |
455 | ||
b47a4a02 | 456 | static DisasCond cond_make_0_tmp(TCGCond c, TCGv_reg a0) |
129e9cc3 | 457 | { |
129e9cc3 | 458 | assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); |
b47a4a02 SS |
459 | return (DisasCond){ |
460 | .c = c, .a0 = a0, .a1_is_0 = true | |
461 | }; | |
462 | } | |
129e9cc3 | 463 | |
b47a4a02 SS |
464 | static DisasCond cond_make_0(TCGCond c, TCGv_reg a0) |
465 | { | |
466 | TCGv_reg tmp = tcg_temp_new(); | |
467 | tcg_gen_mov_reg(tmp, a0); | |
468 | return cond_make_0_tmp(c, tmp); | |
129e9cc3 RH |
469 | } |
470 | ||
eaa3783b | 471 | static DisasCond cond_make(TCGCond c, TCGv_reg a0, TCGv_reg a1) |
129e9cc3 RH |
472 | { |
473 | DisasCond r = { .c = c }; | |
474 | ||
475 | assert (c != TCG_COND_NEVER && c != TCG_COND_ALWAYS); | |
476 | r.a0 = tcg_temp_new(); | |
eaa3783b | 477 | tcg_gen_mov_reg(r.a0, a0); |
129e9cc3 | 478 | r.a1 = tcg_temp_new(); |
eaa3783b | 479 | tcg_gen_mov_reg(r.a1, a1); |
129e9cc3 RH |
480 | |
481 | return r; | |
482 | } | |
483 | ||
484 | static void cond_prep(DisasCond *cond) | |
485 | { | |
486 | if (cond->a1_is_0) { | |
487 | cond->a1_is_0 = false; | |
eaa3783b | 488 | cond->a1 = tcg_const_reg(0); |
129e9cc3 RH |
489 | } |
490 | } | |
491 | ||
492 | static void cond_free(DisasCond *cond) | |
493 | { | |
494 | switch (cond->c) { | |
495 | default: | |
496 | if (!cond->a0_is_n) { | |
497 | tcg_temp_free(cond->a0); | |
498 | } | |
499 | if (!cond->a1_is_0) { | |
500 | tcg_temp_free(cond->a1); | |
501 | } | |
502 | cond->a0_is_n = false; | |
503 | cond->a1_is_0 = false; | |
f764718d RH |
504 | cond->a0 = NULL; |
505 | cond->a1 = NULL; | |
129e9cc3 RH |
506 | /* fallthru */ |
507 | case TCG_COND_ALWAYS: | |
508 | cond->c = TCG_COND_NEVER; | |
509 | break; | |
510 | case TCG_COND_NEVER: | |
511 | break; | |
512 | } | |
513 | } | |
514 | ||
eaa3783b | 515 | static TCGv_reg get_temp(DisasContext *ctx) |
61766fe9 | 516 | { |
86f8d05f RH |
517 | unsigned i = ctx->ntempr++; |
518 | g_assert(i < ARRAY_SIZE(ctx->tempr)); | |
519 | return ctx->tempr[i] = tcg_temp_new(); | |
61766fe9 RH |
520 | } |
521 | ||
86f8d05f RH |
522 | #ifndef CONFIG_USER_ONLY |
523 | static TCGv_tl get_temp_tl(DisasContext *ctx) | |
524 | { | |
525 | unsigned i = ctx->ntempl++; | |
526 | g_assert(i < ARRAY_SIZE(ctx->templ)); | |
527 | return ctx->templ[i] = tcg_temp_new_tl(); | |
528 | } | |
529 | #endif | |
530 | ||
eaa3783b | 531 | static TCGv_reg load_const(DisasContext *ctx, target_sreg v) |
61766fe9 | 532 | { |
eaa3783b RH |
533 | TCGv_reg t = get_temp(ctx); |
534 | tcg_gen_movi_reg(t, v); | |
61766fe9 RH |
535 | return t; |
536 | } | |
537 | ||
eaa3783b | 538 | static TCGv_reg load_gpr(DisasContext *ctx, unsigned reg) |
61766fe9 RH |
539 | { |
540 | if (reg == 0) { | |
eaa3783b RH |
541 | TCGv_reg t = get_temp(ctx); |
542 | tcg_gen_movi_reg(t, 0); | |
61766fe9 RH |
543 | return t; |
544 | } else { | |
545 | return cpu_gr[reg]; | |
546 | } | |
547 | } | |
548 | ||
eaa3783b | 549 | static TCGv_reg dest_gpr(DisasContext *ctx, unsigned reg) |
61766fe9 | 550 | { |
129e9cc3 | 551 | if (reg == 0 || ctx->null_cond.c != TCG_COND_NEVER) { |
61766fe9 RH |
552 | return get_temp(ctx); |
553 | } else { | |
554 | return cpu_gr[reg]; | |
555 | } | |
556 | } | |
557 | ||
eaa3783b | 558 | static void save_or_nullify(DisasContext *ctx, TCGv_reg dest, TCGv_reg t) |
129e9cc3 RH |
559 | { |
560 | if (ctx->null_cond.c != TCG_COND_NEVER) { | |
561 | cond_prep(&ctx->null_cond); | |
eaa3783b | 562 | tcg_gen_movcond_reg(ctx->null_cond.c, dest, ctx->null_cond.a0, |
129e9cc3 RH |
563 | ctx->null_cond.a1, dest, t); |
564 | } else { | |
eaa3783b | 565 | tcg_gen_mov_reg(dest, t); |
129e9cc3 RH |
566 | } |
567 | } | |
568 | ||
eaa3783b | 569 | static void save_gpr(DisasContext *ctx, unsigned reg, TCGv_reg t) |
129e9cc3 RH |
570 | { |
571 | if (reg != 0) { | |
572 | save_or_nullify(ctx, cpu_gr[reg], t); | |
573 | } | |
574 | } | |
575 | ||
96d6407f RH |
576 | #ifdef HOST_WORDS_BIGENDIAN |
577 | # define HI_OFS 0 | |
578 | # define LO_OFS 4 | |
579 | #else | |
580 | # define HI_OFS 4 | |
581 | # define LO_OFS 0 | |
582 | #endif | |
583 | ||
584 | static TCGv_i32 load_frw_i32(unsigned rt) | |
585 | { | |
586 | TCGv_i32 ret = tcg_temp_new_i32(); | |
587 | tcg_gen_ld_i32(ret, cpu_env, | |
588 | offsetof(CPUHPPAState, fr[rt & 31]) | |
589 | + (rt & 32 ? LO_OFS : HI_OFS)); | |
590 | return ret; | |
591 | } | |
592 | ||
ebe9383c RH |
593 | static TCGv_i32 load_frw0_i32(unsigned rt) |
594 | { | |
595 | if (rt == 0) { | |
596 | return tcg_const_i32(0); | |
597 | } else { | |
598 | return load_frw_i32(rt); | |
599 | } | |
600 | } | |
601 | ||
602 | static TCGv_i64 load_frw0_i64(unsigned rt) | |
603 | { | |
604 | if (rt == 0) { | |
605 | return tcg_const_i64(0); | |
606 | } else { | |
607 | TCGv_i64 ret = tcg_temp_new_i64(); | |
608 | tcg_gen_ld32u_i64(ret, cpu_env, | |
609 | offsetof(CPUHPPAState, fr[rt & 31]) | |
610 | + (rt & 32 ? LO_OFS : HI_OFS)); | |
611 | return ret; | |
612 | } | |
613 | } | |
614 | ||
96d6407f RH |
615 | static void save_frw_i32(unsigned rt, TCGv_i32 val) |
616 | { | |
617 | tcg_gen_st_i32(val, cpu_env, | |
618 | offsetof(CPUHPPAState, fr[rt & 31]) | |
619 | + (rt & 32 ? LO_OFS : HI_OFS)); | |
620 | } | |
621 | ||
622 | #undef HI_OFS | |
623 | #undef LO_OFS | |
624 | ||
625 | static TCGv_i64 load_frd(unsigned rt) | |
626 | { | |
627 | TCGv_i64 ret = tcg_temp_new_i64(); | |
628 | tcg_gen_ld_i64(ret, cpu_env, offsetof(CPUHPPAState, fr[rt])); | |
629 | return ret; | |
630 | } | |
631 | ||
ebe9383c RH |
632 | static TCGv_i64 load_frd0(unsigned rt) |
633 | { | |
634 | if (rt == 0) { | |
635 | return tcg_const_i64(0); | |
636 | } else { | |
637 | return load_frd(rt); | |
638 | } | |
639 | } | |
640 | ||
96d6407f RH |
641 | static void save_frd(unsigned rt, TCGv_i64 val) |
642 | { | |
643 | tcg_gen_st_i64(val, cpu_env, offsetof(CPUHPPAState, fr[rt])); | |
644 | } | |
645 | ||
33423472 RH |
646 | static void load_spr(DisasContext *ctx, TCGv_i64 dest, unsigned reg) |
647 | { | |
648 | #ifdef CONFIG_USER_ONLY | |
649 | tcg_gen_movi_i64(dest, 0); | |
650 | #else | |
651 | if (reg < 4) { | |
652 | tcg_gen_mov_i64(dest, cpu_sr[reg]); | |
494737b7 RH |
653 | } else if (ctx->tb_flags & TB_FLAG_SR_SAME) { |
654 | tcg_gen_mov_i64(dest, cpu_srH); | |
33423472 RH |
655 | } else { |
656 | tcg_gen_ld_i64(dest, cpu_env, offsetof(CPUHPPAState, sr[reg])); | |
657 | } | |
658 | #endif | |
659 | } | |
660 | ||
129e9cc3 RH |
661 | /* Skip over the implementation of an insn that has been nullified. |
662 | Use this when the insn is too complex for a conditional move. */ | |
663 | static void nullify_over(DisasContext *ctx) | |
664 | { | |
665 | if (ctx->null_cond.c != TCG_COND_NEVER) { | |
666 | /* The always condition should have been handled in the main loop. */ | |
667 | assert(ctx->null_cond.c != TCG_COND_ALWAYS); | |
668 | ||
669 | ctx->null_lab = gen_new_label(); | |
670 | cond_prep(&ctx->null_cond); | |
671 | ||
672 | /* If we're using PSW[N], copy it to a temp because... */ | |
673 | if (ctx->null_cond.a0_is_n) { | |
674 | ctx->null_cond.a0_is_n = false; | |
675 | ctx->null_cond.a0 = tcg_temp_new(); | |
eaa3783b | 676 | tcg_gen_mov_reg(ctx->null_cond.a0, cpu_psw_n); |
129e9cc3 RH |
677 | } |
678 | /* ... we clear it before branching over the implementation, | |
679 | so that (1) it's clear after nullifying this insn and | |
680 | (2) if this insn nullifies the next, PSW[N] is valid. */ | |
681 | if (ctx->psw_n_nonzero) { | |
682 | ctx->psw_n_nonzero = false; | |
eaa3783b | 683 | tcg_gen_movi_reg(cpu_psw_n, 0); |
129e9cc3 RH |
684 | } |
685 | ||
eaa3783b | 686 | tcg_gen_brcond_reg(ctx->null_cond.c, ctx->null_cond.a0, |
129e9cc3 RH |
687 | ctx->null_cond.a1, ctx->null_lab); |
688 | cond_free(&ctx->null_cond); | |
689 | } | |
690 | } | |
691 | ||
692 | /* Save the current nullification state to PSW[N]. */ | |
693 | static void nullify_save(DisasContext *ctx) | |
694 | { | |
695 | if (ctx->null_cond.c == TCG_COND_NEVER) { | |
696 | if (ctx->psw_n_nonzero) { | |
eaa3783b | 697 | tcg_gen_movi_reg(cpu_psw_n, 0); |
129e9cc3 RH |
698 | } |
699 | return; | |
700 | } | |
701 | if (!ctx->null_cond.a0_is_n) { | |
702 | cond_prep(&ctx->null_cond); | |
eaa3783b | 703 | tcg_gen_setcond_reg(ctx->null_cond.c, cpu_psw_n, |
129e9cc3 RH |
704 | ctx->null_cond.a0, ctx->null_cond.a1); |
705 | ctx->psw_n_nonzero = true; | |
706 | } | |
707 | cond_free(&ctx->null_cond); | |
708 | } | |
709 | ||
710 | /* Set a PSW[N] to X. The intention is that this is used immediately | |
711 | before a goto_tb/exit_tb, so that there is no fallthru path to other | |
712 | code within the TB. Therefore we do not update psw_n_nonzero. */ | |
713 | static void nullify_set(DisasContext *ctx, bool x) | |
714 | { | |
715 | if (ctx->psw_n_nonzero || x) { | |
eaa3783b | 716 | tcg_gen_movi_reg(cpu_psw_n, x); |
129e9cc3 RH |
717 | } |
718 | } | |
719 | ||
720 | /* Mark the end of an instruction that may have been nullified. | |
40f9f908 RH |
721 | This is the pair to nullify_over. Always returns true so that |
722 | it may be tail-called from a translate function. */ | |
31234768 | 723 | static bool nullify_end(DisasContext *ctx) |
129e9cc3 RH |
724 | { |
725 | TCGLabel *null_lab = ctx->null_lab; | |
31234768 | 726 | DisasJumpType status = ctx->base.is_jmp; |
129e9cc3 | 727 | |
f49b3537 RH |
728 | /* For NEXT, NORETURN, STALE, we can easily continue (or exit). |
729 | For UPDATED, we cannot update on the nullified path. */ | |
730 | assert(status != DISAS_IAQ_N_UPDATED); | |
731 | ||
129e9cc3 RH |
732 | if (likely(null_lab == NULL)) { |
733 | /* The current insn wasn't conditional or handled the condition | |
734 | applied to it without a branch, so the (new) setting of | |
735 | NULL_COND can be applied directly to the next insn. */ | |
31234768 | 736 | return true; |
129e9cc3 RH |
737 | } |
738 | ctx->null_lab = NULL; | |
739 | ||
740 | if (likely(ctx->null_cond.c == TCG_COND_NEVER)) { | |
741 | /* The next instruction will be unconditional, | |
742 | and NULL_COND already reflects that. */ | |
743 | gen_set_label(null_lab); | |
744 | } else { | |
745 | /* The insn that we just executed is itself nullifying the next | |
746 | instruction. Store the condition in the PSW[N] global. | |
747 | We asserted PSW[N] = 0 in nullify_over, so that after the | |
748 | label we have the proper value in place. */ | |
749 | nullify_save(ctx); | |
750 | gen_set_label(null_lab); | |
751 | ctx->null_cond = cond_make_n(); | |
752 | } | |
869051ea | 753 | if (status == DISAS_NORETURN) { |
31234768 | 754 | ctx->base.is_jmp = DISAS_NEXT; |
129e9cc3 | 755 | } |
31234768 | 756 | return true; |
129e9cc3 RH |
757 | } |
758 | ||
eaa3783b | 759 | static void copy_iaoq_entry(TCGv_reg dest, target_ureg ival, TCGv_reg vval) |
61766fe9 RH |
760 | { |
761 | if (unlikely(ival == -1)) { | |
eaa3783b | 762 | tcg_gen_mov_reg(dest, vval); |
61766fe9 | 763 | } else { |
eaa3783b | 764 | tcg_gen_movi_reg(dest, ival); |
61766fe9 RH |
765 | } |
766 | } | |
767 | ||
eaa3783b | 768 | static inline target_ureg iaoq_dest(DisasContext *ctx, target_sreg disp) |
61766fe9 RH |
769 | { |
770 | return ctx->iaoq_f + disp + 8; | |
771 | } | |
772 | ||
773 | static void gen_excp_1(int exception) | |
774 | { | |
775 | TCGv_i32 t = tcg_const_i32(exception); | |
776 | gen_helper_excp(cpu_env, t); | |
777 | tcg_temp_free_i32(t); | |
778 | } | |
779 | ||
31234768 | 780 | static void gen_excp(DisasContext *ctx, int exception) |
61766fe9 RH |
781 | { |
782 | copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); | |
783 | copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); | |
129e9cc3 | 784 | nullify_save(ctx); |
61766fe9 | 785 | gen_excp_1(exception); |
31234768 | 786 | ctx->base.is_jmp = DISAS_NORETURN; |
61766fe9 RH |
787 | } |
788 | ||
31234768 | 789 | static bool gen_excp_iir(DisasContext *ctx, int exc) |
1a19da0d | 790 | { |
31234768 RH |
791 | TCGv_reg tmp; |
792 | ||
793 | nullify_over(ctx); | |
794 | tmp = tcg_const_reg(ctx->insn); | |
1a19da0d RH |
795 | tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[CR_IIR])); |
796 | tcg_temp_free(tmp); | |
31234768 RH |
797 | gen_excp(ctx, exc); |
798 | return nullify_end(ctx); | |
1a19da0d RH |
799 | } |
800 | ||
31234768 | 801 | static bool gen_illegal(DisasContext *ctx) |
61766fe9 | 802 | { |
31234768 | 803 | return gen_excp_iir(ctx, EXCP_ILL); |
61766fe9 RH |
804 | } |
805 | ||
40f9f908 RH |
806 | #ifdef CONFIG_USER_ONLY |
807 | #define CHECK_MOST_PRIVILEGED(EXCP) \ | |
808 | return gen_excp_iir(ctx, EXCP) | |
809 | #else | |
810 | #define CHECK_MOST_PRIVILEGED(EXCP) \ | |
31234768 RH |
811 | do { \ |
812 | if (ctx->privilege != 0) { \ | |
813 | return gen_excp_iir(ctx, EXCP); \ | |
814 | } \ | |
e1b5a5ed | 815 | } while (0) |
40f9f908 | 816 | #endif |
e1b5a5ed | 817 | |
eaa3783b | 818 | static bool use_goto_tb(DisasContext *ctx, target_ureg dest) |
61766fe9 | 819 | { |
f3b423ec RH |
820 | /* Suppress goto_tb for page crossing, IO, or single-steping. */ |
821 | return !(((ctx->base.pc_first ^ dest) & TARGET_PAGE_MASK) | |
822 | || (tb_cflags(ctx->base.tb) & CF_LAST_IO) | |
823 | || ctx->base.singlestep_enabled); | |
61766fe9 RH |
824 | } |
825 | ||
129e9cc3 RH |
826 | /* If the next insn is to be nullified, and it's on the same page, |
827 | and we're not attempting to set a breakpoint on it, then we can | |
828 | totally skip the nullified insn. This avoids creating and | |
829 | executing a TB that merely branches to the next TB. */ | |
830 | static bool use_nullify_skip(DisasContext *ctx) | |
831 | { | |
832 | return (((ctx->iaoq_b ^ ctx->iaoq_f) & TARGET_PAGE_MASK) == 0 | |
833 | && !cpu_breakpoint_test(ctx->cs, ctx->iaoq_b, BP_ANY)); | |
834 | } | |
835 | ||
61766fe9 | 836 | static void gen_goto_tb(DisasContext *ctx, int which, |
eaa3783b | 837 | target_ureg f, target_ureg b) |
61766fe9 RH |
838 | { |
839 | if (f != -1 && b != -1 && use_goto_tb(ctx, f)) { | |
840 | tcg_gen_goto_tb(which); | |
eaa3783b RH |
841 | tcg_gen_movi_reg(cpu_iaoq_f, f); |
842 | tcg_gen_movi_reg(cpu_iaoq_b, b); | |
07ea28b4 | 843 | tcg_gen_exit_tb(ctx->base.tb, which); |
61766fe9 RH |
844 | } else { |
845 | copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); | |
846 | copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); | |
d01a3625 | 847 | if (ctx->base.singlestep_enabled) { |
61766fe9 RH |
848 | gen_excp_1(EXCP_DEBUG); |
849 | } else { | |
7f11636d | 850 | tcg_gen_lookup_and_goto_ptr(); |
61766fe9 RH |
851 | } |
852 | } | |
853 | } | |
854 | ||
b47a4a02 SS |
855 | static bool cond_need_sv(int c) |
856 | { | |
857 | return c == 2 || c == 3 || c == 6; | |
858 | } | |
859 | ||
860 | static bool cond_need_cb(int c) | |
861 | { | |
862 | return c == 4 || c == 5; | |
863 | } | |
864 | ||
865 | /* | |
866 | * Compute conditional for arithmetic. See Page 5-3, Table 5-1, of | |
867 | * the Parisc 1.1 Architecture Reference Manual for details. | |
868 | */ | |
b2167459 | 869 | |
eaa3783b RH |
870 | static DisasCond do_cond(unsigned cf, TCGv_reg res, |
871 | TCGv_reg cb_msb, TCGv_reg sv) | |
b2167459 RH |
872 | { |
873 | DisasCond cond; | |
eaa3783b | 874 | TCGv_reg tmp; |
b2167459 RH |
875 | |
876 | switch (cf >> 1) { | |
b47a4a02 | 877 | case 0: /* Never / TR (0 / 1) */ |
b2167459 RH |
878 | cond = cond_make_f(); |
879 | break; | |
880 | case 1: /* = / <> (Z / !Z) */ | |
881 | cond = cond_make_0(TCG_COND_EQ, res); | |
882 | break; | |
b47a4a02 SS |
883 | case 2: /* < / >= (N ^ V / !(N ^ V) */ |
884 | tmp = tcg_temp_new(); | |
885 | tcg_gen_xor_reg(tmp, res, sv); | |
886 | cond = cond_make_0_tmp(TCG_COND_LT, tmp); | |
b2167459 | 887 | break; |
b47a4a02 SS |
888 | case 3: /* <= / > (N ^ V) | Z / !((N ^ V) | Z) */ |
889 | /* | |
890 | * Simplify: | |
891 | * (N ^ V) | Z | |
892 | * ((res < 0) ^ (sv < 0)) | !res | |
893 | * ((res ^ sv) < 0) | !res | |
894 | * (~(res ^ sv) >= 0) | !res | |
895 | * !(~(res ^ sv) >> 31) | !res | |
896 | * !(~(res ^ sv) >> 31 & res) | |
897 | */ | |
898 | tmp = tcg_temp_new(); | |
899 | tcg_gen_eqv_reg(tmp, res, sv); | |
900 | tcg_gen_sari_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); | |
901 | tcg_gen_and_reg(tmp, tmp, res); | |
902 | cond = cond_make_0_tmp(TCG_COND_EQ, tmp); | |
b2167459 RH |
903 | break; |
904 | case 4: /* NUV / UV (!C / C) */ | |
905 | cond = cond_make_0(TCG_COND_EQ, cb_msb); | |
906 | break; | |
907 | case 5: /* ZNV / VNZ (!C | Z / C & !Z) */ | |
908 | tmp = tcg_temp_new(); | |
eaa3783b RH |
909 | tcg_gen_neg_reg(tmp, cb_msb); |
910 | tcg_gen_and_reg(tmp, tmp, res); | |
b47a4a02 | 911 | cond = cond_make_0_tmp(TCG_COND_EQ, tmp); |
b2167459 RH |
912 | break; |
913 | case 6: /* SV / NSV (V / !V) */ | |
914 | cond = cond_make_0(TCG_COND_LT, sv); | |
915 | break; | |
916 | case 7: /* OD / EV */ | |
917 | tmp = tcg_temp_new(); | |
eaa3783b | 918 | tcg_gen_andi_reg(tmp, res, 1); |
b47a4a02 | 919 | cond = cond_make_0_tmp(TCG_COND_NE, tmp); |
b2167459 RH |
920 | break; |
921 | default: | |
922 | g_assert_not_reached(); | |
923 | } | |
924 | if (cf & 1) { | |
925 | cond.c = tcg_invert_cond(cond.c); | |
926 | } | |
927 | ||
928 | return cond; | |
929 | } | |
930 | ||
931 | /* Similar, but for the special case of subtraction without borrow, we | |
932 | can use the inputs directly. This can allow other computation to be | |
933 | deleted as unused. */ | |
934 | ||
eaa3783b RH |
935 | static DisasCond do_sub_cond(unsigned cf, TCGv_reg res, |
936 | TCGv_reg in1, TCGv_reg in2, TCGv_reg sv) | |
b2167459 RH |
937 | { |
938 | DisasCond cond; | |
939 | ||
940 | switch (cf >> 1) { | |
941 | case 1: /* = / <> */ | |
942 | cond = cond_make(TCG_COND_EQ, in1, in2); | |
943 | break; | |
944 | case 2: /* < / >= */ | |
945 | cond = cond_make(TCG_COND_LT, in1, in2); | |
946 | break; | |
947 | case 3: /* <= / > */ | |
948 | cond = cond_make(TCG_COND_LE, in1, in2); | |
949 | break; | |
950 | case 4: /* << / >>= */ | |
951 | cond = cond_make(TCG_COND_LTU, in1, in2); | |
952 | break; | |
953 | case 5: /* <<= / >> */ | |
954 | cond = cond_make(TCG_COND_LEU, in1, in2); | |
955 | break; | |
956 | default: | |
b47a4a02 | 957 | return do_cond(cf, res, NULL, sv); |
b2167459 RH |
958 | } |
959 | if (cf & 1) { | |
960 | cond.c = tcg_invert_cond(cond.c); | |
961 | } | |
962 | ||
963 | return cond; | |
964 | } | |
965 | ||
df0232fe RH |
966 | /* |
967 | * Similar, but for logicals, where the carry and overflow bits are not | |
968 | * computed, and use of them is undefined. | |
969 | * | |
970 | * Undefined or not, hardware does not trap. It seems reasonable to | |
971 | * assume hardware treats cases c={4,5,6} as if C=0 & V=0, since that's | |
972 | * how cases c={2,3} are treated. | |
973 | */ | |
b2167459 | 974 | |
eaa3783b | 975 | static DisasCond do_log_cond(unsigned cf, TCGv_reg res) |
b2167459 | 976 | { |
df0232fe RH |
977 | switch (cf) { |
978 | case 0: /* never */ | |
979 | case 9: /* undef, C */ | |
980 | case 11: /* undef, C & !Z */ | |
981 | case 12: /* undef, V */ | |
982 | return cond_make_f(); | |
983 | ||
984 | case 1: /* true */ | |
985 | case 8: /* undef, !C */ | |
986 | case 10: /* undef, !C | Z */ | |
987 | case 13: /* undef, !V */ | |
988 | return cond_make_t(); | |
989 | ||
990 | case 2: /* == */ | |
991 | return cond_make_0(TCG_COND_EQ, res); | |
992 | case 3: /* <> */ | |
993 | return cond_make_0(TCG_COND_NE, res); | |
994 | case 4: /* < */ | |
995 | return cond_make_0(TCG_COND_LT, res); | |
996 | case 5: /* >= */ | |
997 | return cond_make_0(TCG_COND_GE, res); | |
998 | case 6: /* <= */ | |
999 | return cond_make_0(TCG_COND_LE, res); | |
1000 | case 7: /* > */ | |
1001 | return cond_make_0(TCG_COND_GT, res); | |
1002 | ||
1003 | case 14: /* OD */ | |
1004 | case 15: /* EV */ | |
1005 | return do_cond(cf, res, NULL, NULL); | |
1006 | ||
1007 | default: | |
1008 | g_assert_not_reached(); | |
b2167459 | 1009 | } |
b2167459 RH |
1010 | } |
1011 | ||
98cd9ca7 RH |
1012 | /* Similar, but for shift/extract/deposit conditions. */ |
1013 | ||
eaa3783b | 1014 | static DisasCond do_sed_cond(unsigned orig, TCGv_reg res) |
98cd9ca7 RH |
1015 | { |
1016 | unsigned c, f; | |
1017 | ||
1018 | /* Convert the compressed condition codes to standard. | |
1019 | 0-2 are the same as logicals (nv,<,<=), while 3 is OD. | |
1020 | 4-7 are the reverse of 0-3. */ | |
1021 | c = orig & 3; | |
1022 | if (c == 3) { | |
1023 | c = 7; | |
1024 | } | |
1025 | f = (orig & 4) / 4; | |
1026 | ||
1027 | return do_log_cond(c * 2 + f, res); | |
1028 | } | |
1029 | ||
b2167459 RH |
1030 | /* Similar, but for unit conditions. */ |
1031 | ||
eaa3783b RH |
1032 | static DisasCond do_unit_cond(unsigned cf, TCGv_reg res, |
1033 | TCGv_reg in1, TCGv_reg in2) | |
b2167459 RH |
1034 | { |
1035 | DisasCond cond; | |
eaa3783b | 1036 | TCGv_reg tmp, cb = NULL; |
b2167459 | 1037 | |
b2167459 RH |
1038 | if (cf & 8) { |
1039 | /* Since we want to test lots of carry-out bits all at once, do not | |
1040 | * do our normal thing and compute carry-in of bit B+1 since that | |
1041 | * leaves us with carry bits spread across two words. | |
1042 | */ | |
1043 | cb = tcg_temp_new(); | |
1044 | tmp = tcg_temp_new(); | |
eaa3783b RH |
1045 | tcg_gen_or_reg(cb, in1, in2); |
1046 | tcg_gen_and_reg(tmp, in1, in2); | |
1047 | tcg_gen_andc_reg(cb, cb, res); | |
1048 | tcg_gen_or_reg(cb, cb, tmp); | |
b2167459 RH |
1049 | tcg_temp_free(tmp); |
1050 | } | |
1051 | ||
1052 | switch (cf >> 1) { | |
1053 | case 0: /* never / TR */ | |
1054 | case 1: /* undefined */ | |
1055 | case 5: /* undefined */ | |
1056 | cond = cond_make_f(); | |
1057 | break; | |
1058 | ||
1059 | case 2: /* SBZ / NBZ */ | |
1060 | /* See hasless(v,1) from | |
1061 | * https://graphics.stanford.edu/~seander/bithacks.html#ZeroInWord | |
1062 | */ | |
1063 | tmp = tcg_temp_new(); | |
eaa3783b RH |
1064 | tcg_gen_subi_reg(tmp, res, 0x01010101u); |
1065 | tcg_gen_andc_reg(tmp, tmp, res); | |
1066 | tcg_gen_andi_reg(tmp, tmp, 0x80808080u); | |
b2167459 RH |
1067 | cond = cond_make_0(TCG_COND_NE, tmp); |
1068 | tcg_temp_free(tmp); | |
1069 | break; | |
1070 | ||
1071 | case 3: /* SHZ / NHZ */ | |
1072 | tmp = tcg_temp_new(); | |
eaa3783b RH |
1073 | tcg_gen_subi_reg(tmp, res, 0x00010001u); |
1074 | tcg_gen_andc_reg(tmp, tmp, res); | |
1075 | tcg_gen_andi_reg(tmp, tmp, 0x80008000u); | |
b2167459 RH |
1076 | cond = cond_make_0(TCG_COND_NE, tmp); |
1077 | tcg_temp_free(tmp); | |
1078 | break; | |
1079 | ||
1080 | case 4: /* SDC / NDC */ | |
eaa3783b | 1081 | tcg_gen_andi_reg(cb, cb, 0x88888888u); |
b2167459 RH |
1082 | cond = cond_make_0(TCG_COND_NE, cb); |
1083 | break; | |
1084 | ||
1085 | case 6: /* SBC / NBC */ | |
eaa3783b | 1086 | tcg_gen_andi_reg(cb, cb, 0x80808080u); |
b2167459 RH |
1087 | cond = cond_make_0(TCG_COND_NE, cb); |
1088 | break; | |
1089 | ||
1090 | case 7: /* SHC / NHC */ | |
eaa3783b | 1091 | tcg_gen_andi_reg(cb, cb, 0x80008000u); |
b2167459 RH |
1092 | cond = cond_make_0(TCG_COND_NE, cb); |
1093 | break; | |
1094 | ||
1095 | default: | |
1096 | g_assert_not_reached(); | |
1097 | } | |
1098 | if (cf & 8) { | |
1099 | tcg_temp_free(cb); | |
1100 | } | |
1101 | if (cf & 1) { | |
1102 | cond.c = tcg_invert_cond(cond.c); | |
1103 | } | |
1104 | ||
1105 | return cond; | |
1106 | } | |
1107 | ||
1108 | /* Compute signed overflow for addition. */ | |
eaa3783b RH |
1109 | static TCGv_reg do_add_sv(DisasContext *ctx, TCGv_reg res, |
1110 | TCGv_reg in1, TCGv_reg in2) | |
b2167459 | 1111 | { |
eaa3783b RH |
1112 | TCGv_reg sv = get_temp(ctx); |
1113 | TCGv_reg tmp = tcg_temp_new(); | |
b2167459 | 1114 | |
eaa3783b RH |
1115 | tcg_gen_xor_reg(sv, res, in1); |
1116 | tcg_gen_xor_reg(tmp, in1, in2); | |
1117 | tcg_gen_andc_reg(sv, sv, tmp); | |
b2167459 RH |
1118 | tcg_temp_free(tmp); |
1119 | ||
1120 | return sv; | |
1121 | } | |
1122 | ||
1123 | /* Compute signed overflow for subtraction. */ | |
eaa3783b RH |
1124 | static TCGv_reg do_sub_sv(DisasContext *ctx, TCGv_reg res, |
1125 | TCGv_reg in1, TCGv_reg in2) | |
b2167459 | 1126 | { |
eaa3783b RH |
1127 | TCGv_reg sv = get_temp(ctx); |
1128 | TCGv_reg tmp = tcg_temp_new(); | |
b2167459 | 1129 | |
eaa3783b RH |
1130 | tcg_gen_xor_reg(sv, res, in1); |
1131 | tcg_gen_xor_reg(tmp, in1, in2); | |
1132 | tcg_gen_and_reg(sv, sv, tmp); | |
b2167459 RH |
1133 | tcg_temp_free(tmp); |
1134 | ||
1135 | return sv; | |
1136 | } | |
1137 | ||
31234768 RH |
1138 | static void do_add(DisasContext *ctx, unsigned rt, TCGv_reg in1, |
1139 | TCGv_reg in2, unsigned shift, bool is_l, | |
1140 | bool is_tsv, bool is_tc, bool is_c, unsigned cf) | |
b2167459 | 1141 | { |
eaa3783b | 1142 | TCGv_reg dest, cb, cb_msb, sv, tmp; |
b2167459 RH |
1143 | unsigned c = cf >> 1; |
1144 | DisasCond cond; | |
1145 | ||
1146 | dest = tcg_temp_new(); | |
f764718d RH |
1147 | cb = NULL; |
1148 | cb_msb = NULL; | |
b2167459 RH |
1149 | |
1150 | if (shift) { | |
1151 | tmp = get_temp(ctx); | |
eaa3783b | 1152 | tcg_gen_shli_reg(tmp, in1, shift); |
b2167459 RH |
1153 | in1 = tmp; |
1154 | } | |
1155 | ||
b47a4a02 | 1156 | if (!is_l || cond_need_cb(c)) { |
eaa3783b | 1157 | TCGv_reg zero = tcg_const_reg(0); |
b2167459 | 1158 | cb_msb = get_temp(ctx); |
eaa3783b | 1159 | tcg_gen_add2_reg(dest, cb_msb, in1, zero, in2, zero); |
b2167459 | 1160 | if (is_c) { |
eaa3783b | 1161 | tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cpu_psw_cb_msb, zero); |
b2167459 RH |
1162 | } |
1163 | tcg_temp_free(zero); | |
1164 | if (!is_l) { | |
1165 | cb = get_temp(ctx); | |
eaa3783b RH |
1166 | tcg_gen_xor_reg(cb, in1, in2); |
1167 | tcg_gen_xor_reg(cb, cb, dest); | |
b2167459 RH |
1168 | } |
1169 | } else { | |
eaa3783b | 1170 | tcg_gen_add_reg(dest, in1, in2); |
b2167459 | 1171 | if (is_c) { |
eaa3783b | 1172 | tcg_gen_add_reg(dest, dest, cpu_psw_cb_msb); |
b2167459 RH |
1173 | } |
1174 | } | |
1175 | ||
1176 | /* Compute signed overflow if required. */ | |
f764718d | 1177 | sv = NULL; |
b47a4a02 | 1178 | if (is_tsv || cond_need_sv(c)) { |
b2167459 RH |
1179 | sv = do_add_sv(ctx, dest, in1, in2); |
1180 | if (is_tsv) { | |
1181 | /* ??? Need to include overflow from shift. */ | |
1182 | gen_helper_tsv(cpu_env, sv); | |
1183 | } | |
1184 | } | |
1185 | ||
1186 | /* Emit any conditional trap before any writeback. */ | |
1187 | cond = do_cond(cf, dest, cb_msb, sv); | |
1188 | if (is_tc) { | |
1189 | cond_prep(&cond); | |
1190 | tmp = tcg_temp_new(); | |
eaa3783b | 1191 | tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); |
b2167459 RH |
1192 | gen_helper_tcond(cpu_env, tmp); |
1193 | tcg_temp_free(tmp); | |
1194 | } | |
1195 | ||
1196 | /* Write back the result. */ | |
1197 | if (!is_l) { | |
1198 | save_or_nullify(ctx, cpu_psw_cb, cb); | |
1199 | save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); | |
1200 | } | |
1201 | save_gpr(ctx, rt, dest); | |
1202 | tcg_temp_free(dest); | |
1203 | ||
1204 | /* Install the new nullification. */ | |
1205 | cond_free(&ctx->null_cond); | |
1206 | ctx->null_cond = cond; | |
b2167459 RH |
1207 | } |
1208 | ||
0c982a28 RH |
1209 | static bool do_add_reg(DisasContext *ctx, arg_rrr_cf_sh *a, |
1210 | bool is_l, bool is_tsv, bool is_tc, bool is_c) | |
1211 | { | |
1212 | TCGv_reg tcg_r1, tcg_r2; | |
1213 | ||
1214 | if (a->cf) { | |
1215 | nullify_over(ctx); | |
1216 | } | |
1217 | tcg_r1 = load_gpr(ctx, a->r1); | |
1218 | tcg_r2 = load_gpr(ctx, a->r2); | |
1219 | do_add(ctx, a->t, tcg_r1, tcg_r2, a->sh, is_l, is_tsv, is_tc, is_c, a->cf); | |
1220 | return nullify_end(ctx); | |
1221 | } | |
1222 | ||
0588e061 RH |
1223 | static bool do_add_imm(DisasContext *ctx, arg_rri_cf *a, |
1224 | bool is_tsv, bool is_tc) | |
1225 | { | |
1226 | TCGv_reg tcg_im, tcg_r2; | |
1227 | ||
1228 | if (a->cf) { | |
1229 | nullify_over(ctx); | |
1230 | } | |
1231 | tcg_im = load_const(ctx, a->i); | |
1232 | tcg_r2 = load_gpr(ctx, a->r); | |
1233 | do_add(ctx, a->t, tcg_im, tcg_r2, 0, 0, is_tsv, is_tc, 0, a->cf); | |
1234 | return nullify_end(ctx); | |
1235 | } | |
1236 | ||
31234768 RH |
1237 | static void do_sub(DisasContext *ctx, unsigned rt, TCGv_reg in1, |
1238 | TCGv_reg in2, bool is_tsv, bool is_b, | |
1239 | bool is_tc, unsigned cf) | |
b2167459 | 1240 | { |
eaa3783b | 1241 | TCGv_reg dest, sv, cb, cb_msb, zero, tmp; |
b2167459 RH |
1242 | unsigned c = cf >> 1; |
1243 | DisasCond cond; | |
1244 | ||
1245 | dest = tcg_temp_new(); | |
1246 | cb = tcg_temp_new(); | |
1247 | cb_msb = tcg_temp_new(); | |
1248 | ||
eaa3783b | 1249 | zero = tcg_const_reg(0); |
b2167459 RH |
1250 | if (is_b) { |
1251 | /* DEST,C = IN1 + ~IN2 + C. */ | |
eaa3783b RH |
1252 | tcg_gen_not_reg(cb, in2); |
1253 | tcg_gen_add2_reg(dest, cb_msb, in1, zero, cpu_psw_cb_msb, zero); | |
1254 | tcg_gen_add2_reg(dest, cb_msb, dest, cb_msb, cb, zero); | |
1255 | tcg_gen_xor_reg(cb, cb, in1); | |
1256 | tcg_gen_xor_reg(cb, cb, dest); | |
b2167459 RH |
1257 | } else { |
1258 | /* DEST,C = IN1 + ~IN2 + 1. We can produce the same result in fewer | |
1259 | operations by seeding the high word with 1 and subtracting. */ | |
eaa3783b RH |
1260 | tcg_gen_movi_reg(cb_msb, 1); |
1261 | tcg_gen_sub2_reg(dest, cb_msb, in1, cb_msb, in2, zero); | |
1262 | tcg_gen_eqv_reg(cb, in1, in2); | |
1263 | tcg_gen_xor_reg(cb, cb, dest); | |
b2167459 RH |
1264 | } |
1265 | tcg_temp_free(zero); | |
1266 | ||
1267 | /* Compute signed overflow if required. */ | |
f764718d | 1268 | sv = NULL; |
b47a4a02 | 1269 | if (is_tsv || cond_need_sv(c)) { |
b2167459 RH |
1270 | sv = do_sub_sv(ctx, dest, in1, in2); |
1271 | if (is_tsv) { | |
1272 | gen_helper_tsv(cpu_env, sv); | |
1273 | } | |
1274 | } | |
1275 | ||
1276 | /* Compute the condition. We cannot use the special case for borrow. */ | |
1277 | if (!is_b) { | |
1278 | cond = do_sub_cond(cf, dest, in1, in2, sv); | |
1279 | } else { | |
1280 | cond = do_cond(cf, dest, cb_msb, sv); | |
1281 | } | |
1282 | ||
1283 | /* Emit any conditional trap before any writeback. */ | |
1284 | if (is_tc) { | |
1285 | cond_prep(&cond); | |
1286 | tmp = tcg_temp_new(); | |
eaa3783b | 1287 | tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); |
b2167459 RH |
1288 | gen_helper_tcond(cpu_env, tmp); |
1289 | tcg_temp_free(tmp); | |
1290 | } | |
1291 | ||
1292 | /* Write back the result. */ | |
1293 | save_or_nullify(ctx, cpu_psw_cb, cb); | |
1294 | save_or_nullify(ctx, cpu_psw_cb_msb, cb_msb); | |
1295 | save_gpr(ctx, rt, dest); | |
1296 | tcg_temp_free(dest); | |
1297 | ||
1298 | /* Install the new nullification. */ | |
1299 | cond_free(&ctx->null_cond); | |
1300 | ctx->null_cond = cond; | |
b2167459 RH |
1301 | } |
1302 | ||
0c982a28 RH |
1303 | static bool do_sub_reg(DisasContext *ctx, arg_rrr_cf *a, |
1304 | bool is_tsv, bool is_b, bool is_tc) | |
1305 | { | |
1306 | TCGv_reg tcg_r1, tcg_r2; | |
1307 | ||
1308 | if (a->cf) { | |
1309 | nullify_over(ctx); | |
1310 | } | |
1311 | tcg_r1 = load_gpr(ctx, a->r1); | |
1312 | tcg_r2 = load_gpr(ctx, a->r2); | |
1313 | do_sub(ctx, a->t, tcg_r1, tcg_r2, is_tsv, is_b, is_tc, a->cf); | |
1314 | return nullify_end(ctx); | |
1315 | } | |
1316 | ||
0588e061 RH |
1317 | static bool do_sub_imm(DisasContext *ctx, arg_rri_cf *a, bool is_tsv) |
1318 | { | |
1319 | TCGv_reg tcg_im, tcg_r2; | |
1320 | ||
1321 | if (a->cf) { | |
1322 | nullify_over(ctx); | |
1323 | } | |
1324 | tcg_im = load_const(ctx, a->i); | |
1325 | tcg_r2 = load_gpr(ctx, a->r); | |
1326 | do_sub(ctx, a->t, tcg_im, tcg_r2, is_tsv, 0, 0, a->cf); | |
1327 | return nullify_end(ctx); | |
1328 | } | |
1329 | ||
31234768 RH |
1330 | static void do_cmpclr(DisasContext *ctx, unsigned rt, TCGv_reg in1, |
1331 | TCGv_reg in2, unsigned cf) | |
b2167459 | 1332 | { |
eaa3783b | 1333 | TCGv_reg dest, sv; |
b2167459 RH |
1334 | DisasCond cond; |
1335 | ||
1336 | dest = tcg_temp_new(); | |
eaa3783b | 1337 | tcg_gen_sub_reg(dest, in1, in2); |
b2167459 RH |
1338 | |
1339 | /* Compute signed overflow if required. */ | |
f764718d | 1340 | sv = NULL; |
b47a4a02 | 1341 | if (cond_need_sv(cf >> 1)) { |
b2167459 RH |
1342 | sv = do_sub_sv(ctx, dest, in1, in2); |
1343 | } | |
1344 | ||
1345 | /* Form the condition for the compare. */ | |
1346 | cond = do_sub_cond(cf, dest, in1, in2, sv); | |
1347 | ||
1348 | /* Clear. */ | |
eaa3783b | 1349 | tcg_gen_movi_reg(dest, 0); |
b2167459 RH |
1350 | save_gpr(ctx, rt, dest); |
1351 | tcg_temp_free(dest); | |
1352 | ||
1353 | /* Install the new nullification. */ | |
1354 | cond_free(&ctx->null_cond); | |
1355 | ctx->null_cond = cond; | |
b2167459 RH |
1356 | } |
1357 | ||
31234768 RH |
1358 | static void do_log(DisasContext *ctx, unsigned rt, TCGv_reg in1, |
1359 | TCGv_reg in2, unsigned cf, | |
1360 | void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) | |
b2167459 | 1361 | { |
eaa3783b | 1362 | TCGv_reg dest = dest_gpr(ctx, rt); |
b2167459 RH |
1363 | |
1364 | /* Perform the operation, and writeback. */ | |
1365 | fn(dest, in1, in2); | |
1366 | save_gpr(ctx, rt, dest); | |
1367 | ||
1368 | /* Install the new nullification. */ | |
1369 | cond_free(&ctx->null_cond); | |
1370 | if (cf) { | |
1371 | ctx->null_cond = do_log_cond(cf, dest); | |
1372 | } | |
b2167459 RH |
1373 | } |
1374 | ||
0c982a28 RH |
1375 | static bool do_log_reg(DisasContext *ctx, arg_rrr_cf *a, |
1376 | void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) | |
1377 | { | |
1378 | TCGv_reg tcg_r1, tcg_r2; | |
1379 | ||
1380 | if (a->cf) { | |
1381 | nullify_over(ctx); | |
1382 | } | |
1383 | tcg_r1 = load_gpr(ctx, a->r1); | |
1384 | tcg_r2 = load_gpr(ctx, a->r2); | |
1385 | do_log(ctx, a->t, tcg_r1, tcg_r2, a->cf, fn); | |
1386 | return nullify_end(ctx); | |
1387 | } | |
1388 | ||
31234768 RH |
1389 | static void do_unit(DisasContext *ctx, unsigned rt, TCGv_reg in1, |
1390 | TCGv_reg in2, unsigned cf, bool is_tc, | |
1391 | void (*fn)(TCGv_reg, TCGv_reg, TCGv_reg)) | |
b2167459 | 1392 | { |
eaa3783b | 1393 | TCGv_reg dest; |
b2167459 RH |
1394 | DisasCond cond; |
1395 | ||
1396 | if (cf == 0) { | |
1397 | dest = dest_gpr(ctx, rt); | |
1398 | fn(dest, in1, in2); | |
1399 | save_gpr(ctx, rt, dest); | |
1400 | cond_free(&ctx->null_cond); | |
1401 | } else { | |
1402 | dest = tcg_temp_new(); | |
1403 | fn(dest, in1, in2); | |
1404 | ||
1405 | cond = do_unit_cond(cf, dest, in1, in2); | |
1406 | ||
1407 | if (is_tc) { | |
eaa3783b | 1408 | TCGv_reg tmp = tcg_temp_new(); |
b2167459 | 1409 | cond_prep(&cond); |
eaa3783b | 1410 | tcg_gen_setcond_reg(cond.c, tmp, cond.a0, cond.a1); |
b2167459 RH |
1411 | gen_helper_tcond(cpu_env, tmp); |
1412 | tcg_temp_free(tmp); | |
1413 | } | |
1414 | save_gpr(ctx, rt, dest); | |
1415 | ||
1416 | cond_free(&ctx->null_cond); | |
1417 | ctx->null_cond = cond; | |
1418 | } | |
b2167459 RH |
1419 | } |
1420 | ||
86f8d05f | 1421 | #ifndef CONFIG_USER_ONLY |
8d6ae7fb RH |
1422 | /* The "normal" usage is SP >= 0, wherein SP == 0 selects the space |
1423 | from the top 2 bits of the base register. There are a few system | |
1424 | instructions that have a 3-bit space specifier, for which SR0 is | |
1425 | not special. To handle this, pass ~SP. */ | |
86f8d05f RH |
1426 | static TCGv_i64 space_select(DisasContext *ctx, int sp, TCGv_reg base) |
1427 | { | |
1428 | TCGv_ptr ptr; | |
1429 | TCGv_reg tmp; | |
1430 | TCGv_i64 spc; | |
1431 | ||
1432 | if (sp != 0) { | |
8d6ae7fb RH |
1433 | if (sp < 0) { |
1434 | sp = ~sp; | |
1435 | } | |
1436 | spc = get_temp_tl(ctx); | |
1437 | load_spr(ctx, spc, sp); | |
1438 | return spc; | |
86f8d05f | 1439 | } |
494737b7 RH |
1440 | if (ctx->tb_flags & TB_FLAG_SR_SAME) { |
1441 | return cpu_srH; | |
1442 | } | |
86f8d05f RH |
1443 | |
1444 | ptr = tcg_temp_new_ptr(); | |
1445 | tmp = tcg_temp_new(); | |
1446 | spc = get_temp_tl(ctx); | |
1447 | ||
1448 | tcg_gen_shri_reg(tmp, base, TARGET_REGISTER_BITS - 5); | |
1449 | tcg_gen_andi_reg(tmp, tmp, 030); | |
1450 | tcg_gen_trunc_reg_ptr(ptr, tmp); | |
1451 | tcg_temp_free(tmp); | |
1452 | ||
1453 | tcg_gen_add_ptr(ptr, ptr, cpu_env); | |
1454 | tcg_gen_ld_i64(spc, ptr, offsetof(CPUHPPAState, sr[4])); | |
1455 | tcg_temp_free_ptr(ptr); | |
1456 | ||
1457 | return spc; | |
1458 | } | |
1459 | #endif | |
1460 | ||
1461 | static void form_gva(DisasContext *ctx, TCGv_tl *pgva, TCGv_reg *pofs, | |
1462 | unsigned rb, unsigned rx, int scale, target_sreg disp, | |
1463 | unsigned sp, int modify, bool is_phys) | |
1464 | { | |
1465 | TCGv_reg base = load_gpr(ctx, rb); | |
1466 | TCGv_reg ofs; | |
1467 | ||
1468 | /* Note that RX is mutually exclusive with DISP. */ | |
1469 | if (rx) { | |
1470 | ofs = get_temp(ctx); | |
1471 | tcg_gen_shli_reg(ofs, cpu_gr[rx], scale); | |
1472 | tcg_gen_add_reg(ofs, ofs, base); | |
1473 | } else if (disp || modify) { | |
1474 | ofs = get_temp(ctx); | |
1475 | tcg_gen_addi_reg(ofs, base, disp); | |
1476 | } else { | |
1477 | ofs = base; | |
1478 | } | |
1479 | ||
1480 | *pofs = ofs; | |
1481 | #ifdef CONFIG_USER_ONLY | |
1482 | *pgva = (modify <= 0 ? ofs : base); | |
1483 | #else | |
1484 | TCGv_tl addr = get_temp_tl(ctx); | |
1485 | tcg_gen_extu_reg_tl(addr, modify <= 0 ? ofs : base); | |
494737b7 | 1486 | if (ctx->tb_flags & PSW_W) { |
86f8d05f RH |
1487 | tcg_gen_andi_tl(addr, addr, 0x3fffffffffffffffull); |
1488 | } | |
1489 | if (!is_phys) { | |
1490 | tcg_gen_or_tl(addr, addr, space_select(ctx, sp, base)); | |
1491 | } | |
1492 | *pgva = addr; | |
1493 | #endif | |
1494 | } | |
1495 | ||
96d6407f RH |
1496 | /* Emit a memory load. The modify parameter should be |
1497 | * < 0 for pre-modify, | |
1498 | * > 0 for post-modify, | |
1499 | * = 0 for no base register update. | |
1500 | */ | |
1501 | static void do_load_32(DisasContext *ctx, TCGv_i32 dest, unsigned rb, | |
eaa3783b | 1502 | unsigned rx, int scale, target_sreg disp, |
86f8d05f | 1503 | unsigned sp, int modify, TCGMemOp mop) |
96d6407f | 1504 | { |
86f8d05f RH |
1505 | TCGv_reg ofs; |
1506 | TCGv_tl addr; | |
96d6407f RH |
1507 | |
1508 | /* Caller uses nullify_over/nullify_end. */ | |
1509 | assert(ctx->null_cond.c == TCG_COND_NEVER); | |
1510 | ||
86f8d05f RH |
1511 | form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, |
1512 | ctx->mmu_idx == MMU_PHYS_IDX); | |
1513 | tcg_gen_qemu_ld_reg(dest, addr, ctx->mmu_idx, mop); | |
1514 | if (modify) { | |
1515 | save_gpr(ctx, rb, ofs); | |
96d6407f | 1516 | } |
96d6407f RH |
1517 | } |
1518 | ||
1519 | static void do_load_64(DisasContext *ctx, TCGv_i64 dest, unsigned rb, | |
eaa3783b | 1520 | unsigned rx, int scale, target_sreg disp, |
86f8d05f | 1521 | unsigned sp, int modify, TCGMemOp mop) |
96d6407f | 1522 | { |
86f8d05f RH |
1523 | TCGv_reg ofs; |
1524 | TCGv_tl addr; | |
96d6407f RH |
1525 | |
1526 | /* Caller uses nullify_over/nullify_end. */ | |
1527 | assert(ctx->null_cond.c == TCG_COND_NEVER); | |
1528 | ||
86f8d05f RH |
1529 | form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, |
1530 | ctx->mmu_idx == MMU_PHYS_IDX); | |
1531 | tcg_gen_qemu_ld_i64(dest, addr, ctx->mmu_idx, mop); | |
1532 | if (modify) { | |
1533 | save_gpr(ctx, rb, ofs); | |
96d6407f | 1534 | } |
96d6407f RH |
1535 | } |
1536 | ||
1537 | static void do_store_32(DisasContext *ctx, TCGv_i32 src, unsigned rb, | |
eaa3783b | 1538 | unsigned rx, int scale, target_sreg disp, |
86f8d05f | 1539 | unsigned sp, int modify, TCGMemOp mop) |
96d6407f | 1540 | { |
86f8d05f RH |
1541 | TCGv_reg ofs; |
1542 | TCGv_tl addr; | |
96d6407f RH |
1543 | |
1544 | /* Caller uses nullify_over/nullify_end. */ | |
1545 | assert(ctx->null_cond.c == TCG_COND_NEVER); | |
1546 | ||
86f8d05f RH |
1547 | form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, |
1548 | ctx->mmu_idx == MMU_PHYS_IDX); | |
1549 | tcg_gen_qemu_st_i32(src, addr, ctx->mmu_idx, mop); | |
1550 | if (modify) { | |
1551 | save_gpr(ctx, rb, ofs); | |
96d6407f | 1552 | } |
96d6407f RH |
1553 | } |
1554 | ||
1555 | static void do_store_64(DisasContext *ctx, TCGv_i64 src, unsigned rb, | |
eaa3783b | 1556 | unsigned rx, int scale, target_sreg disp, |
86f8d05f | 1557 | unsigned sp, int modify, TCGMemOp mop) |
96d6407f | 1558 | { |
86f8d05f RH |
1559 | TCGv_reg ofs; |
1560 | TCGv_tl addr; | |
96d6407f RH |
1561 | |
1562 | /* Caller uses nullify_over/nullify_end. */ | |
1563 | assert(ctx->null_cond.c == TCG_COND_NEVER); | |
1564 | ||
86f8d05f RH |
1565 | form_gva(ctx, &addr, &ofs, rb, rx, scale, disp, sp, modify, |
1566 | ctx->mmu_idx == MMU_PHYS_IDX); | |
1567 | tcg_gen_qemu_st_i64(src, addr, ctx->mmu_idx, mop); | |
1568 | if (modify) { | |
1569 | save_gpr(ctx, rb, ofs); | |
96d6407f | 1570 | } |
96d6407f RH |
1571 | } |
1572 | ||
eaa3783b RH |
1573 | #if TARGET_REGISTER_BITS == 64 |
1574 | #define do_load_reg do_load_64 | |
1575 | #define do_store_reg do_store_64 | |
96d6407f | 1576 | #else |
eaa3783b RH |
1577 | #define do_load_reg do_load_32 |
1578 | #define do_store_reg do_store_32 | |
96d6407f RH |
1579 | #endif |
1580 | ||
1cd012a5 | 1581 | static bool do_load(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1582 | unsigned rx, int scale, target_sreg disp, |
1583 | unsigned sp, int modify, TCGMemOp mop) | |
96d6407f | 1584 | { |
eaa3783b | 1585 | TCGv_reg dest; |
96d6407f RH |
1586 | |
1587 | nullify_over(ctx); | |
1588 | ||
1589 | if (modify == 0) { | |
1590 | /* No base register update. */ | |
1591 | dest = dest_gpr(ctx, rt); | |
1592 | } else { | |
1593 | /* Make sure if RT == RB, we see the result of the load. */ | |
1594 | dest = get_temp(ctx); | |
1595 | } | |
86f8d05f | 1596 | do_load_reg(ctx, dest, rb, rx, scale, disp, sp, modify, mop); |
96d6407f RH |
1597 | save_gpr(ctx, rt, dest); |
1598 | ||
1cd012a5 | 1599 | return nullify_end(ctx); |
96d6407f RH |
1600 | } |
1601 | ||
740038d7 | 1602 | static bool do_floadw(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1603 | unsigned rx, int scale, target_sreg disp, |
1604 | unsigned sp, int modify) | |
96d6407f RH |
1605 | { |
1606 | TCGv_i32 tmp; | |
1607 | ||
1608 | nullify_over(ctx); | |
1609 | ||
1610 | tmp = tcg_temp_new_i32(); | |
86f8d05f | 1611 | do_load_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); |
96d6407f RH |
1612 | save_frw_i32(rt, tmp); |
1613 | tcg_temp_free_i32(tmp); | |
1614 | ||
1615 | if (rt == 0) { | |
1616 | gen_helper_loaded_fr0(cpu_env); | |
1617 | } | |
1618 | ||
740038d7 RH |
1619 | return nullify_end(ctx); |
1620 | } | |
1621 | ||
1622 | static bool trans_fldw(DisasContext *ctx, arg_ldst *a) | |
1623 | { | |
1624 | return do_floadw(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, | |
1625 | a->disp, a->sp, a->m); | |
96d6407f RH |
1626 | } |
1627 | ||
740038d7 | 1628 | static bool do_floadd(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1629 | unsigned rx, int scale, target_sreg disp, |
1630 | unsigned sp, int modify) | |
96d6407f RH |
1631 | { |
1632 | TCGv_i64 tmp; | |
1633 | ||
1634 | nullify_over(ctx); | |
1635 | ||
1636 | tmp = tcg_temp_new_i64(); | |
86f8d05f | 1637 | do_load_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); |
96d6407f RH |
1638 | save_frd(rt, tmp); |
1639 | tcg_temp_free_i64(tmp); | |
1640 | ||
1641 | if (rt == 0) { | |
1642 | gen_helper_loaded_fr0(cpu_env); | |
1643 | } | |
1644 | ||
740038d7 RH |
1645 | return nullify_end(ctx); |
1646 | } | |
1647 | ||
1648 | static bool trans_fldd(DisasContext *ctx, arg_ldst *a) | |
1649 | { | |
1650 | return do_floadd(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, | |
1651 | a->disp, a->sp, a->m); | |
96d6407f RH |
1652 | } |
1653 | ||
1cd012a5 | 1654 | static bool do_store(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1655 | target_sreg disp, unsigned sp, |
1656 | int modify, TCGMemOp mop) | |
96d6407f RH |
1657 | { |
1658 | nullify_over(ctx); | |
86f8d05f | 1659 | do_store_reg(ctx, load_gpr(ctx, rt), rb, 0, 0, disp, sp, modify, mop); |
1cd012a5 | 1660 | return nullify_end(ctx); |
96d6407f RH |
1661 | } |
1662 | ||
740038d7 | 1663 | static bool do_fstorew(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1664 | unsigned rx, int scale, target_sreg disp, |
1665 | unsigned sp, int modify) | |
96d6407f RH |
1666 | { |
1667 | TCGv_i32 tmp; | |
1668 | ||
1669 | nullify_over(ctx); | |
1670 | ||
1671 | tmp = load_frw_i32(rt); | |
86f8d05f | 1672 | do_store_32(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEUL); |
96d6407f RH |
1673 | tcg_temp_free_i32(tmp); |
1674 | ||
740038d7 RH |
1675 | return nullify_end(ctx); |
1676 | } | |
1677 | ||
1678 | static bool trans_fstw(DisasContext *ctx, arg_ldst *a) | |
1679 | { | |
1680 | return do_fstorew(ctx, a->t, a->b, a->x, a->scale ? 2 : 0, | |
1681 | a->disp, a->sp, a->m); | |
96d6407f RH |
1682 | } |
1683 | ||
740038d7 | 1684 | static bool do_fstored(DisasContext *ctx, unsigned rt, unsigned rb, |
31234768 RH |
1685 | unsigned rx, int scale, target_sreg disp, |
1686 | unsigned sp, int modify) | |
96d6407f RH |
1687 | { |
1688 | TCGv_i64 tmp; | |
1689 | ||
1690 | nullify_over(ctx); | |
1691 | ||
1692 | tmp = load_frd(rt); | |
86f8d05f | 1693 | do_store_64(ctx, tmp, rb, rx, scale, disp, sp, modify, MO_TEQ); |
96d6407f RH |
1694 | tcg_temp_free_i64(tmp); |
1695 | ||
740038d7 RH |
1696 | return nullify_end(ctx); |
1697 | } | |
1698 | ||
1699 | static bool trans_fstd(DisasContext *ctx, arg_ldst *a) | |
1700 | { | |
1701 | return do_fstored(ctx, a->t, a->b, a->x, a->scale ? 3 : 0, | |
1702 | a->disp, a->sp, a->m); | |
96d6407f RH |
1703 | } |
1704 | ||
1ca74648 | 1705 | static bool do_fop_wew(DisasContext *ctx, unsigned rt, unsigned ra, |
31234768 | 1706 | void (*func)(TCGv_i32, TCGv_env, TCGv_i32)) |
ebe9383c RH |
1707 | { |
1708 | TCGv_i32 tmp; | |
1709 | ||
1710 | nullify_over(ctx); | |
1711 | tmp = load_frw0_i32(ra); | |
1712 | ||
1713 | func(tmp, cpu_env, tmp); | |
1714 | ||
1715 | save_frw_i32(rt, tmp); | |
1716 | tcg_temp_free_i32(tmp); | |
1ca74648 | 1717 | return nullify_end(ctx); |
ebe9383c RH |
1718 | } |
1719 | ||
1ca74648 | 1720 | static bool do_fop_wed(DisasContext *ctx, unsigned rt, unsigned ra, |
31234768 | 1721 | void (*func)(TCGv_i32, TCGv_env, TCGv_i64)) |
ebe9383c RH |
1722 | { |
1723 | TCGv_i32 dst; | |
1724 | TCGv_i64 src; | |
1725 | ||
1726 | nullify_over(ctx); | |
1727 | src = load_frd(ra); | |
1728 | dst = tcg_temp_new_i32(); | |
1729 | ||
1730 | func(dst, cpu_env, src); | |
1731 | ||
1732 | tcg_temp_free_i64(src); | |
1733 | save_frw_i32(rt, dst); | |
1734 | tcg_temp_free_i32(dst); | |
1ca74648 | 1735 | return nullify_end(ctx); |
ebe9383c RH |
1736 | } |
1737 | ||
1ca74648 | 1738 | static bool do_fop_ded(DisasContext *ctx, unsigned rt, unsigned ra, |
31234768 | 1739 | void (*func)(TCGv_i64, TCGv_env, TCGv_i64)) |
ebe9383c RH |
1740 | { |
1741 | TCGv_i64 tmp; | |
1742 | ||
1743 | nullify_over(ctx); | |
1744 | tmp = load_frd0(ra); | |
1745 | ||
1746 | func(tmp, cpu_env, tmp); | |
1747 | ||
1748 | save_frd(rt, tmp); | |
1749 | tcg_temp_free_i64(tmp); | |
1ca74648 | 1750 | return nullify_end(ctx); |
ebe9383c RH |
1751 | } |
1752 | ||
1ca74648 | 1753 | static bool do_fop_dew(DisasContext *ctx, unsigned rt, unsigned ra, |
31234768 | 1754 | void (*func)(TCGv_i64, TCGv_env, TCGv_i32)) |
ebe9383c RH |
1755 | { |
1756 | TCGv_i32 src; | |
1757 | TCGv_i64 dst; | |
1758 | ||
1759 | nullify_over(ctx); | |
1760 | src = load_frw0_i32(ra); | |
1761 | dst = tcg_temp_new_i64(); | |
1762 | ||
1763 | func(dst, cpu_env, src); | |
1764 | ||
1765 | tcg_temp_free_i32(src); | |
1766 | save_frd(rt, dst); | |
1767 | tcg_temp_free_i64(dst); | |
1ca74648 | 1768 | return nullify_end(ctx); |
ebe9383c RH |
1769 | } |
1770 | ||
1ca74648 | 1771 | static bool do_fop_weww(DisasContext *ctx, unsigned rt, |
31234768 RH |
1772 | unsigned ra, unsigned rb, |
1773 | void (*func)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) | |
ebe9383c RH |
1774 | { |
1775 | TCGv_i32 a, b; | |
1776 | ||
1777 | nullify_over(ctx); | |
1778 | a = load_frw0_i32(ra); | |
1779 | b = load_frw0_i32(rb); | |
1780 | ||
1781 | func(a, cpu_env, a, b); | |
1782 | ||
1783 | tcg_temp_free_i32(b); | |
1784 | save_frw_i32(rt, a); | |
1785 | tcg_temp_free_i32(a); | |
1ca74648 | 1786 | return nullify_end(ctx); |
ebe9383c RH |
1787 | } |
1788 | ||
1ca74648 | 1789 | static bool do_fop_dedd(DisasContext *ctx, unsigned rt, |
31234768 RH |
1790 | unsigned ra, unsigned rb, |
1791 | void (*func)(TCGv_i64, TCGv_env, TCGv_i64, TCGv_i64)) | |
ebe9383c RH |
1792 | { |
1793 | TCGv_i64 a, b; | |
1794 | ||
1795 | nullify_over(ctx); | |
1796 | a = load_frd0(ra); | |
1797 | b = load_frd0(rb); | |
1798 | ||
1799 | func(a, cpu_env, a, b); | |
1800 | ||
1801 | tcg_temp_free_i64(b); | |
1802 | save_frd(rt, a); | |
1803 | tcg_temp_free_i64(a); | |
1ca74648 | 1804 | return nullify_end(ctx); |
ebe9383c RH |
1805 | } |
1806 | ||
98cd9ca7 RH |
1807 | /* Emit an unconditional branch to a direct target, which may or may not |
1808 | have already had nullification handled. */ | |
01afb7be | 1809 | static bool do_dbranch(DisasContext *ctx, target_ureg dest, |
31234768 | 1810 | unsigned link, bool is_n) |
98cd9ca7 RH |
1811 | { |
1812 | if (ctx->null_cond.c == TCG_COND_NEVER && ctx->null_lab == NULL) { | |
1813 | if (link != 0) { | |
1814 | copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); | |
1815 | } | |
1816 | ctx->iaoq_n = dest; | |
1817 | if (is_n) { | |
1818 | ctx->null_cond.c = TCG_COND_ALWAYS; | |
1819 | } | |
98cd9ca7 RH |
1820 | } else { |
1821 | nullify_over(ctx); | |
1822 | ||
1823 | if (link != 0) { | |
1824 | copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); | |
1825 | } | |
1826 | ||
1827 | if (is_n && use_nullify_skip(ctx)) { | |
1828 | nullify_set(ctx, 0); | |
1829 | gen_goto_tb(ctx, 0, dest, dest + 4); | |
1830 | } else { | |
1831 | nullify_set(ctx, is_n); | |
1832 | gen_goto_tb(ctx, 0, ctx->iaoq_b, dest); | |
1833 | } | |
1834 | ||
31234768 | 1835 | nullify_end(ctx); |
98cd9ca7 RH |
1836 | |
1837 | nullify_set(ctx, 0); | |
1838 | gen_goto_tb(ctx, 1, ctx->iaoq_b, ctx->iaoq_n); | |
31234768 | 1839 | ctx->base.is_jmp = DISAS_NORETURN; |
98cd9ca7 | 1840 | } |
01afb7be | 1841 | return true; |
98cd9ca7 RH |
1842 | } |
1843 | ||
1844 | /* Emit a conditional branch to a direct target. If the branch itself | |
1845 | is nullified, we should have already used nullify_over. */ | |
01afb7be | 1846 | static bool do_cbranch(DisasContext *ctx, target_sreg disp, bool is_n, |
31234768 | 1847 | DisasCond *cond) |
98cd9ca7 | 1848 | { |
eaa3783b | 1849 | target_ureg dest = iaoq_dest(ctx, disp); |
98cd9ca7 RH |
1850 | TCGLabel *taken = NULL; |
1851 | TCGCond c = cond->c; | |
98cd9ca7 RH |
1852 | bool n; |
1853 | ||
1854 | assert(ctx->null_cond.c == TCG_COND_NEVER); | |
1855 | ||
1856 | /* Handle TRUE and NEVER as direct branches. */ | |
1857 | if (c == TCG_COND_ALWAYS) { | |
01afb7be | 1858 | return do_dbranch(ctx, dest, 0, is_n && disp >= 0); |
98cd9ca7 RH |
1859 | } |
1860 | if (c == TCG_COND_NEVER) { | |
01afb7be | 1861 | return do_dbranch(ctx, ctx->iaoq_n, 0, is_n && disp < 0); |
98cd9ca7 RH |
1862 | } |
1863 | ||
1864 | taken = gen_new_label(); | |
1865 | cond_prep(cond); | |
eaa3783b | 1866 | tcg_gen_brcond_reg(c, cond->a0, cond->a1, taken); |
98cd9ca7 RH |
1867 | cond_free(cond); |
1868 | ||
1869 | /* Not taken: Condition not satisfied; nullify on backward branches. */ | |
1870 | n = is_n && disp < 0; | |
1871 | if (n && use_nullify_skip(ctx)) { | |
1872 | nullify_set(ctx, 0); | |
a881c8e7 | 1873 | gen_goto_tb(ctx, 0, ctx->iaoq_n, ctx->iaoq_n + 4); |
98cd9ca7 RH |
1874 | } else { |
1875 | if (!n && ctx->null_lab) { | |
1876 | gen_set_label(ctx->null_lab); | |
1877 | ctx->null_lab = NULL; | |
1878 | } | |
1879 | nullify_set(ctx, n); | |
c301f34e RH |
1880 | if (ctx->iaoq_n == -1) { |
1881 | /* The temporary iaoq_n_var died at the branch above. | |
1882 | Regenerate it here instead of saving it. */ | |
1883 | tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); | |
1884 | } | |
a881c8e7 | 1885 | gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); |
98cd9ca7 RH |
1886 | } |
1887 | ||
1888 | gen_set_label(taken); | |
1889 | ||
1890 | /* Taken: Condition satisfied; nullify on forward branches. */ | |
1891 | n = is_n && disp >= 0; | |
1892 | if (n && use_nullify_skip(ctx)) { | |
1893 | nullify_set(ctx, 0); | |
a881c8e7 | 1894 | gen_goto_tb(ctx, 1, dest, dest + 4); |
98cd9ca7 RH |
1895 | } else { |
1896 | nullify_set(ctx, n); | |
a881c8e7 | 1897 | gen_goto_tb(ctx, 1, ctx->iaoq_b, dest); |
98cd9ca7 RH |
1898 | } |
1899 | ||
1900 | /* Not taken: the branch itself was nullified. */ | |
1901 | if (ctx->null_lab) { | |
1902 | gen_set_label(ctx->null_lab); | |
1903 | ctx->null_lab = NULL; | |
31234768 | 1904 | ctx->base.is_jmp = DISAS_IAQ_N_STALE; |
98cd9ca7 | 1905 | } else { |
31234768 | 1906 | ctx->base.is_jmp = DISAS_NORETURN; |
98cd9ca7 | 1907 | } |
01afb7be | 1908 | return true; |
98cd9ca7 RH |
1909 | } |
1910 | ||
1911 | /* Emit an unconditional branch to an indirect target. This handles | |
1912 | nullification of the branch itself. */ | |
01afb7be | 1913 | static bool do_ibranch(DisasContext *ctx, TCGv_reg dest, |
31234768 | 1914 | unsigned link, bool is_n) |
98cd9ca7 | 1915 | { |
eaa3783b | 1916 | TCGv_reg a0, a1, next, tmp; |
98cd9ca7 RH |
1917 | TCGCond c; |
1918 | ||
1919 | assert(ctx->null_lab == NULL); | |
1920 | ||
1921 | if (ctx->null_cond.c == TCG_COND_NEVER) { | |
1922 | if (link != 0) { | |
1923 | copy_iaoq_entry(cpu_gr[link], ctx->iaoq_n, ctx->iaoq_n_var); | |
1924 | } | |
1925 | next = get_temp(ctx); | |
eaa3783b | 1926 | tcg_gen_mov_reg(next, dest); |
98cd9ca7 | 1927 | if (is_n) { |
c301f34e RH |
1928 | if (use_nullify_skip(ctx)) { |
1929 | tcg_gen_mov_reg(cpu_iaoq_f, next); | |
1930 | tcg_gen_addi_reg(cpu_iaoq_b, next, 4); | |
1931 | nullify_set(ctx, 0); | |
31234768 | 1932 | ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; |
01afb7be | 1933 | return true; |
c301f34e | 1934 | } |
98cd9ca7 RH |
1935 | ctx->null_cond.c = TCG_COND_ALWAYS; |
1936 | } | |
c301f34e RH |
1937 | ctx->iaoq_n = -1; |
1938 | ctx->iaoq_n_var = next; | |
98cd9ca7 RH |
1939 | } else if (is_n && use_nullify_skip(ctx)) { |
1940 | /* The (conditional) branch, B, nullifies the next insn, N, | |
1941 | and we're allowed to skip execution N (no single-step or | |
4137cb83 | 1942 | tracepoint in effect). Since the goto_ptr that we must use |
98cd9ca7 RH |
1943 | for the indirect branch consumes no special resources, we |
1944 | can (conditionally) skip B and continue execution. */ | |
1945 | /* The use_nullify_skip test implies we have a known control path. */ | |
1946 | tcg_debug_assert(ctx->iaoq_b != -1); | |
1947 | tcg_debug_assert(ctx->iaoq_n != -1); | |
1948 | ||
1949 | /* We do have to handle the non-local temporary, DEST, before | |
1950 | branching. Since IOAQ_F is not really live at this point, we | |
1951 | can simply store DEST optimistically. Similarly with IAOQ_B. */ | |
eaa3783b RH |
1952 | tcg_gen_mov_reg(cpu_iaoq_f, dest); |
1953 | tcg_gen_addi_reg(cpu_iaoq_b, dest, 4); | |
98cd9ca7 RH |
1954 | |
1955 | nullify_over(ctx); | |
1956 | if (link != 0) { | |
eaa3783b | 1957 | tcg_gen_movi_reg(cpu_gr[link], ctx->iaoq_n); |
98cd9ca7 | 1958 | } |
7f11636d | 1959 | tcg_gen_lookup_and_goto_ptr(); |
01afb7be | 1960 | return nullify_end(ctx); |
98cd9ca7 RH |
1961 | } else { |
1962 | cond_prep(&ctx->null_cond); | |
1963 | c = ctx->null_cond.c; | |
1964 | a0 = ctx->null_cond.a0; | |
1965 | a1 = ctx->null_cond.a1; | |
1966 | ||
1967 | tmp = tcg_temp_new(); | |
1968 | next = get_temp(ctx); | |
1969 | ||
1970 | copy_iaoq_entry(tmp, ctx->iaoq_n, ctx->iaoq_n_var); | |
eaa3783b | 1971 | tcg_gen_movcond_reg(c, next, a0, a1, tmp, dest); |
98cd9ca7 RH |
1972 | ctx->iaoq_n = -1; |
1973 | ctx->iaoq_n_var = next; | |
1974 | ||
1975 | if (link != 0) { | |
eaa3783b | 1976 | tcg_gen_movcond_reg(c, cpu_gr[link], a0, a1, cpu_gr[link], tmp); |
98cd9ca7 RH |
1977 | } |
1978 | ||
1979 | if (is_n) { | |
1980 | /* The branch nullifies the next insn, which means the state of N | |
1981 | after the branch is the inverse of the state of N that applied | |
1982 | to the branch. */ | |
eaa3783b | 1983 | tcg_gen_setcond_reg(tcg_invert_cond(c), cpu_psw_n, a0, a1); |
98cd9ca7 RH |
1984 | cond_free(&ctx->null_cond); |
1985 | ctx->null_cond = cond_make_n(); | |
1986 | ctx->psw_n_nonzero = true; | |
1987 | } else { | |
1988 | cond_free(&ctx->null_cond); | |
1989 | } | |
1990 | } | |
01afb7be | 1991 | return true; |
98cd9ca7 RH |
1992 | } |
1993 | ||
660eefe1 RH |
1994 | /* Implement |
1995 | * if (IAOQ_Front{30..31} < GR[b]{30..31}) | |
1996 | * IAOQ_Next{30..31} ← GR[b]{30..31}; | |
1997 | * else | |
1998 | * IAOQ_Next{30..31} ← IAOQ_Front{30..31}; | |
1999 | * which keeps the privilege level from being increased. | |
2000 | */ | |
2001 | static TCGv_reg do_ibranch_priv(DisasContext *ctx, TCGv_reg offset) | |
2002 | { | |
660eefe1 RH |
2003 | TCGv_reg dest; |
2004 | switch (ctx->privilege) { | |
2005 | case 0: | |
2006 | /* Privilege 0 is maximum and is allowed to decrease. */ | |
2007 | return offset; | |
2008 | case 3: | |
993119fe | 2009 | /* Privilege 3 is minimum and is never allowed to increase. */ |
660eefe1 RH |
2010 | dest = get_temp(ctx); |
2011 | tcg_gen_ori_reg(dest, offset, 3); | |
2012 | break; | |
2013 | default: | |
993119fe | 2014 | dest = get_temp(ctx); |
660eefe1 RH |
2015 | tcg_gen_andi_reg(dest, offset, -4); |
2016 | tcg_gen_ori_reg(dest, dest, ctx->privilege); | |
2017 | tcg_gen_movcond_reg(TCG_COND_GTU, dest, dest, offset, dest, offset); | |
660eefe1 RH |
2018 | break; |
2019 | } | |
2020 | return dest; | |
660eefe1 RH |
2021 | } |
2022 | ||
ba1d0b44 | 2023 | #ifdef CONFIG_USER_ONLY |
7ad439df RH |
2024 | /* On Linux, page zero is normally marked execute only + gateway. |
2025 | Therefore normal read or write is supposed to fail, but specific | |
2026 | offsets have kernel code mapped to raise permissions to implement | |
2027 | system calls. Handling this via an explicit check here, rather | |
2028 | in than the "be disp(sr2,r0)" instruction that probably sent us | |
2029 | here, is the easiest way to handle the branch delay slot on the | |
2030 | aforementioned BE. */ | |
31234768 | 2031 | static void do_page_zero(DisasContext *ctx) |
7ad439df RH |
2032 | { |
2033 | /* If by some means we get here with PSW[N]=1, that implies that | |
2034 | the B,GATE instruction would be skipped, and we'd fault on the | |
2035 | next insn within the privilaged page. */ | |
2036 | switch (ctx->null_cond.c) { | |
2037 | case TCG_COND_NEVER: | |
2038 | break; | |
2039 | case TCG_COND_ALWAYS: | |
eaa3783b | 2040 | tcg_gen_movi_reg(cpu_psw_n, 0); |
7ad439df RH |
2041 | goto do_sigill; |
2042 | default: | |
2043 | /* Since this is always the first (and only) insn within the | |
2044 | TB, we should know the state of PSW[N] from TB->FLAGS. */ | |
2045 | g_assert_not_reached(); | |
2046 | } | |
2047 | ||
2048 | /* Check that we didn't arrive here via some means that allowed | |
2049 | non-sequential instruction execution. Normally the PSW[B] bit | |
2050 | detects this by disallowing the B,GATE instruction to execute | |
2051 | under such conditions. */ | |
2052 | if (ctx->iaoq_b != ctx->iaoq_f + 4) { | |
2053 | goto do_sigill; | |
2054 | } | |
2055 | ||
ebd0e151 | 2056 | switch (ctx->iaoq_f & -4) { |
7ad439df | 2057 | case 0x00: /* Null pointer call */ |
2986721d | 2058 | gen_excp_1(EXCP_IMP); |
31234768 RH |
2059 | ctx->base.is_jmp = DISAS_NORETURN; |
2060 | break; | |
7ad439df RH |
2061 | |
2062 | case 0xb0: /* LWS */ | |
2063 | gen_excp_1(EXCP_SYSCALL_LWS); | |
31234768 RH |
2064 | ctx->base.is_jmp = DISAS_NORETURN; |
2065 | break; | |
7ad439df RH |
2066 | |
2067 | case 0xe0: /* SET_THREAD_POINTER */ | |
35136a77 | 2068 | tcg_gen_st_reg(cpu_gr[26], cpu_env, offsetof(CPUHPPAState, cr[27])); |
ebd0e151 | 2069 | tcg_gen_ori_reg(cpu_iaoq_f, cpu_gr[31], 3); |
eaa3783b | 2070 | tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); |
31234768 RH |
2071 | ctx->base.is_jmp = DISAS_IAQ_N_UPDATED; |
2072 | break; | |
7ad439df RH |
2073 | |
2074 | case 0x100: /* SYSCALL */ | |
2075 | gen_excp_1(EXCP_SYSCALL); | |
31234768 RH |
2076 | ctx->base.is_jmp = DISAS_NORETURN; |
2077 | break; | |
7ad439df RH |
2078 | |
2079 | default: | |
2080 | do_sigill: | |
2986721d | 2081 | gen_excp_1(EXCP_ILL); |
31234768 RH |
2082 | ctx->base.is_jmp = DISAS_NORETURN; |
2083 | break; | |
7ad439df RH |
2084 | } |
2085 | } | |
ba1d0b44 | 2086 | #endif |
7ad439df | 2087 | |
deee69a1 | 2088 | static bool trans_nop(DisasContext *ctx, arg_nop *a) |
b2167459 RH |
2089 | { |
2090 | cond_free(&ctx->null_cond); | |
31234768 | 2091 | return true; |
b2167459 RH |
2092 | } |
2093 | ||
40f9f908 | 2094 | static bool trans_break(DisasContext *ctx, arg_break *a) |
98a9cb79 | 2095 | { |
31234768 | 2096 | return gen_excp_iir(ctx, EXCP_BREAK); |
98a9cb79 RH |
2097 | } |
2098 | ||
e36f27ef | 2099 | static bool trans_sync(DisasContext *ctx, arg_sync *a) |
98a9cb79 RH |
2100 | { |
2101 | /* No point in nullifying the memory barrier. */ | |
2102 | tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); | |
2103 | ||
2104 | cond_free(&ctx->null_cond); | |
31234768 | 2105 | return true; |
98a9cb79 RH |
2106 | } |
2107 | ||
c603e14a | 2108 | static bool trans_mfia(DisasContext *ctx, arg_mfia *a) |
98a9cb79 | 2109 | { |
c603e14a | 2110 | unsigned rt = a->t; |
eaa3783b RH |
2111 | TCGv_reg tmp = dest_gpr(ctx, rt); |
2112 | tcg_gen_movi_reg(tmp, ctx->iaoq_f); | |
98a9cb79 RH |
2113 | save_gpr(ctx, rt, tmp); |
2114 | ||
2115 | cond_free(&ctx->null_cond); | |
31234768 | 2116 | return true; |
98a9cb79 RH |
2117 | } |
2118 | ||
c603e14a | 2119 | static bool trans_mfsp(DisasContext *ctx, arg_mfsp *a) |
98a9cb79 | 2120 | { |
c603e14a RH |
2121 | unsigned rt = a->t; |
2122 | unsigned rs = a->sp; | |
33423472 RH |
2123 | TCGv_i64 t0 = tcg_temp_new_i64(); |
2124 | TCGv_reg t1 = tcg_temp_new(); | |
98a9cb79 | 2125 | |
33423472 RH |
2126 | load_spr(ctx, t0, rs); |
2127 | tcg_gen_shri_i64(t0, t0, 32); | |
2128 | tcg_gen_trunc_i64_reg(t1, t0); | |
2129 | ||
2130 | save_gpr(ctx, rt, t1); | |
2131 | tcg_temp_free(t1); | |
2132 | tcg_temp_free_i64(t0); | |
98a9cb79 RH |
2133 | |
2134 | cond_free(&ctx->null_cond); | |
31234768 | 2135 | return true; |
98a9cb79 RH |
2136 | } |
2137 | ||
c603e14a | 2138 | static bool trans_mfctl(DisasContext *ctx, arg_mfctl *a) |
98a9cb79 | 2139 | { |
c603e14a RH |
2140 | unsigned rt = a->t; |
2141 | unsigned ctl = a->r; | |
eaa3783b | 2142 | TCGv_reg tmp; |
98a9cb79 RH |
2143 | |
2144 | switch (ctl) { | |
35136a77 | 2145 | case CR_SAR: |
98a9cb79 | 2146 | #ifdef TARGET_HPPA64 |
c603e14a | 2147 | if (a->e == 0) { |
98a9cb79 RH |
2148 | /* MFSAR without ,W masks low 5 bits. */ |
2149 | tmp = dest_gpr(ctx, rt); | |
eaa3783b | 2150 | tcg_gen_andi_reg(tmp, cpu_sar, 31); |
98a9cb79 | 2151 | save_gpr(ctx, rt, tmp); |
35136a77 | 2152 | goto done; |
98a9cb79 RH |
2153 | } |
2154 | #endif | |
2155 | save_gpr(ctx, rt, cpu_sar); | |
35136a77 RH |
2156 | goto done; |
2157 | case CR_IT: /* Interval Timer */ | |
2158 | /* FIXME: Respect PSW_S bit. */ | |
2159 | nullify_over(ctx); | |
98a9cb79 | 2160 | tmp = dest_gpr(ctx, rt); |
84b41e65 | 2161 | if (tb_cflags(ctx->base.tb) & CF_USE_ICOUNT) { |
49c29d6c RH |
2162 | gen_io_start(); |
2163 | gen_helper_read_interval_timer(tmp); | |
2164 | gen_io_end(); | |
31234768 | 2165 | ctx->base.is_jmp = DISAS_IAQ_N_STALE; |
49c29d6c RH |
2166 | } else { |
2167 | gen_helper_read_interval_timer(tmp); | |
49c29d6c | 2168 | } |
98a9cb79 | 2169 | save_gpr(ctx, rt, tmp); |
31234768 | 2170 | return nullify_end(ctx); |
98a9cb79 | 2171 | case 26: |
98a9cb79 | 2172 | case 27: |
98a9cb79 RH |
2173 | break; |
2174 | default: | |
2175 | /* All other control registers are privileged. */ | |
35136a77 RH |
2176 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); |
2177 | break; | |
98a9cb79 RH |
2178 | } |
2179 | ||
35136a77 RH |
2180 | tmp = get_temp(ctx); |
2181 | tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); | |
2182 | save_gpr(ctx, rt, tmp); | |
2183 | ||
2184 | done: | |
98a9cb79 | 2185 | cond_free(&ctx->null_cond); |
31234768 | 2186 | return true; |
98a9cb79 RH |
2187 | } |
2188 | ||
c603e14a | 2189 | static bool trans_mtsp(DisasContext *ctx, arg_mtsp *a) |
33423472 | 2190 | { |
c603e14a RH |
2191 | unsigned rr = a->r; |
2192 | unsigned rs = a->sp; | |
33423472 RH |
2193 | TCGv_i64 t64; |
2194 | ||
2195 | if (rs >= 5) { | |
2196 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); | |
2197 | } | |
2198 | nullify_over(ctx); | |
2199 | ||
2200 | t64 = tcg_temp_new_i64(); | |
2201 | tcg_gen_extu_reg_i64(t64, load_gpr(ctx, rr)); | |
2202 | tcg_gen_shli_i64(t64, t64, 32); | |
2203 | ||
2204 | if (rs >= 4) { | |
2205 | tcg_gen_st_i64(t64, cpu_env, offsetof(CPUHPPAState, sr[rs])); | |
494737b7 | 2206 | ctx->tb_flags &= ~TB_FLAG_SR_SAME; |
33423472 RH |
2207 | } else { |
2208 | tcg_gen_mov_i64(cpu_sr[rs], t64); | |
2209 | } | |
2210 | tcg_temp_free_i64(t64); | |
2211 | ||
31234768 | 2212 | return nullify_end(ctx); |
33423472 RH |
2213 | } |
2214 | ||
c603e14a | 2215 | static bool trans_mtctl(DisasContext *ctx, arg_mtctl *a) |
98a9cb79 | 2216 | { |
c603e14a RH |
2217 | unsigned ctl = a->t; |
2218 | TCGv_reg reg = load_gpr(ctx, a->r); | |
eaa3783b | 2219 | TCGv_reg tmp; |
98a9cb79 | 2220 | |
35136a77 | 2221 | if (ctl == CR_SAR) { |
98a9cb79 | 2222 | tmp = tcg_temp_new(); |
35136a77 | 2223 | tcg_gen_andi_reg(tmp, reg, TARGET_REGISTER_BITS - 1); |
98a9cb79 RH |
2224 | save_or_nullify(ctx, cpu_sar, tmp); |
2225 | tcg_temp_free(tmp); | |
35136a77 RH |
2226 | |
2227 | cond_free(&ctx->null_cond); | |
31234768 | 2228 | return true; |
98a9cb79 RH |
2229 | } |
2230 | ||
35136a77 RH |
2231 | /* All other control registers are privileged or read-only. */ |
2232 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_REG); | |
2233 | ||
c603e14a | 2234 | #ifndef CONFIG_USER_ONLY |
35136a77 RH |
2235 | nullify_over(ctx); |
2236 | switch (ctl) { | |
2237 | case CR_IT: | |
49c29d6c | 2238 | gen_helper_write_interval_timer(cpu_env, reg); |
35136a77 | 2239 | break; |
4f5f2548 RH |
2240 | case CR_EIRR: |
2241 | gen_helper_write_eirr(cpu_env, reg); | |
2242 | break; | |
2243 | case CR_EIEM: | |
2244 | gen_helper_write_eiem(cpu_env, reg); | |
31234768 | 2245 | ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; |
4f5f2548 RH |
2246 | break; |
2247 | ||
35136a77 RH |
2248 | case CR_IIASQ: |
2249 | case CR_IIAOQ: | |
2250 | /* FIXME: Respect PSW_Q bit */ | |
2251 | /* The write advances the queue and stores to the back element. */ | |
2252 | tmp = get_temp(ctx); | |
2253 | tcg_gen_ld_reg(tmp, cpu_env, | |
2254 | offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); | |
2255 | tcg_gen_st_reg(tmp, cpu_env, offsetof(CPUHPPAState, cr[ctl])); | |
2256 | tcg_gen_st_reg(reg, cpu_env, | |
2257 | offsetof(CPUHPPAState, cr_back[ctl - CR_IIASQ])); | |
2258 | break; | |
2259 | ||
d5de20bd SS |
2260 | case CR_PID1: |
2261 | case CR_PID2: | |
2262 | case CR_PID3: | |
2263 | case CR_PID4: | |
2264 | tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); | |
2265 | #ifndef CONFIG_USER_ONLY | |
2266 | gen_helper_change_prot_id(cpu_env); | |
2267 | #endif | |
2268 | break; | |
2269 | ||
35136a77 RH |
2270 | default: |
2271 | tcg_gen_st_reg(reg, cpu_env, offsetof(CPUHPPAState, cr[ctl])); | |
2272 | break; | |
2273 | } | |
31234768 | 2274 | return nullify_end(ctx); |
4f5f2548 | 2275 | #endif |
98a9cb79 RH |
2276 | } |
2277 | ||
c603e14a | 2278 | static bool trans_mtsarcm(DisasContext *ctx, arg_mtsarcm *a) |
98a9cb79 | 2279 | { |
eaa3783b | 2280 | TCGv_reg tmp = tcg_temp_new(); |
98a9cb79 | 2281 | |
c603e14a | 2282 | tcg_gen_not_reg(tmp, load_gpr(ctx, a->r)); |
eaa3783b | 2283 | tcg_gen_andi_reg(tmp, tmp, TARGET_REGISTER_BITS - 1); |
98a9cb79 RH |
2284 | save_or_nullify(ctx, cpu_sar, tmp); |
2285 | tcg_temp_free(tmp); | |
2286 | ||
2287 | cond_free(&ctx->null_cond); | |
31234768 | 2288 | return true; |
98a9cb79 RH |
2289 | } |
2290 | ||
e36f27ef | 2291 | static bool trans_ldsid(DisasContext *ctx, arg_ldsid *a) |
98a9cb79 | 2292 | { |
e36f27ef | 2293 | TCGv_reg dest = dest_gpr(ctx, a->t); |
98a9cb79 | 2294 | |
2330504c HD |
2295 | #ifdef CONFIG_USER_ONLY |
2296 | /* We don't implement space registers in user mode. */ | |
eaa3783b | 2297 | tcg_gen_movi_reg(dest, 0); |
2330504c | 2298 | #else |
2330504c HD |
2299 | TCGv_i64 t0 = tcg_temp_new_i64(); |
2300 | ||
e36f27ef | 2301 | tcg_gen_mov_i64(t0, space_select(ctx, a->sp, load_gpr(ctx, a->b))); |
2330504c HD |
2302 | tcg_gen_shri_i64(t0, t0, 32); |
2303 | tcg_gen_trunc_i64_reg(dest, t0); | |
2304 | ||
2305 | tcg_temp_free_i64(t0); | |
2306 | #endif | |
e36f27ef | 2307 | save_gpr(ctx, a->t, dest); |
98a9cb79 RH |
2308 | |
2309 | cond_free(&ctx->null_cond); | |
31234768 | 2310 | return true; |
98a9cb79 RH |
2311 | } |
2312 | ||
e36f27ef | 2313 | static bool trans_rsm(DisasContext *ctx, arg_rsm *a) |
e1b5a5ed | 2314 | { |
e36f27ef RH |
2315 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
2316 | #ifndef CONFIG_USER_ONLY | |
e1b5a5ed RH |
2317 | TCGv_reg tmp; |
2318 | ||
e1b5a5ed RH |
2319 | nullify_over(ctx); |
2320 | ||
2321 | tmp = get_temp(ctx); | |
2322 | tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); | |
e36f27ef | 2323 | tcg_gen_andi_reg(tmp, tmp, ~a->i); |
e1b5a5ed | 2324 | gen_helper_swap_system_mask(tmp, cpu_env, tmp); |
e36f27ef | 2325 | save_gpr(ctx, a->t, tmp); |
e1b5a5ed RH |
2326 | |
2327 | /* Exit the TB to recognize new interrupts, e.g. PSW_M. */ | |
31234768 RH |
2328 | ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; |
2329 | return nullify_end(ctx); | |
e36f27ef | 2330 | #endif |
e1b5a5ed RH |
2331 | } |
2332 | ||
e36f27ef | 2333 | static bool trans_ssm(DisasContext *ctx, arg_ssm *a) |
e1b5a5ed | 2334 | { |
e36f27ef RH |
2335 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
2336 | #ifndef CONFIG_USER_ONLY | |
e1b5a5ed RH |
2337 | TCGv_reg tmp; |
2338 | ||
e1b5a5ed RH |
2339 | nullify_over(ctx); |
2340 | ||
2341 | tmp = get_temp(ctx); | |
2342 | tcg_gen_ld_reg(tmp, cpu_env, offsetof(CPUHPPAState, psw)); | |
e36f27ef | 2343 | tcg_gen_ori_reg(tmp, tmp, a->i); |
e1b5a5ed | 2344 | gen_helper_swap_system_mask(tmp, cpu_env, tmp); |
e36f27ef | 2345 | save_gpr(ctx, a->t, tmp); |
e1b5a5ed RH |
2346 | |
2347 | /* Exit the TB to recognize new interrupts, e.g. PSW_I. */ | |
31234768 RH |
2348 | ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; |
2349 | return nullify_end(ctx); | |
e36f27ef | 2350 | #endif |
e1b5a5ed RH |
2351 | } |
2352 | ||
c603e14a | 2353 | static bool trans_mtsm(DisasContext *ctx, arg_mtsm *a) |
e1b5a5ed | 2354 | { |
e1b5a5ed | 2355 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
c603e14a RH |
2356 | #ifndef CONFIG_USER_ONLY |
2357 | TCGv_reg tmp, reg; | |
e1b5a5ed RH |
2358 | nullify_over(ctx); |
2359 | ||
c603e14a | 2360 | reg = load_gpr(ctx, a->r); |
e1b5a5ed RH |
2361 | tmp = get_temp(ctx); |
2362 | gen_helper_swap_system_mask(tmp, cpu_env, reg); | |
2363 | ||
2364 | /* Exit the TB to recognize new interrupts. */ | |
31234768 RH |
2365 | ctx->base.is_jmp = DISAS_IAQ_N_STALE_EXIT; |
2366 | return nullify_end(ctx); | |
c603e14a | 2367 | #endif |
e1b5a5ed | 2368 | } |
f49b3537 | 2369 | |
e36f27ef | 2370 | static bool do_rfi(DisasContext *ctx, bool rfi_r) |
f49b3537 | 2371 | { |
f49b3537 | 2372 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
e36f27ef | 2373 | #ifndef CONFIG_USER_ONLY |
f49b3537 RH |
2374 | nullify_over(ctx); |
2375 | ||
e36f27ef | 2376 | if (rfi_r) { |
f49b3537 RH |
2377 | gen_helper_rfi_r(cpu_env); |
2378 | } else { | |
2379 | gen_helper_rfi(cpu_env); | |
2380 | } | |
31234768 | 2381 | /* Exit the TB to recognize new interrupts. */ |
f49b3537 RH |
2382 | if (ctx->base.singlestep_enabled) { |
2383 | gen_excp_1(EXCP_DEBUG); | |
2384 | } else { | |
07ea28b4 | 2385 | tcg_gen_exit_tb(NULL, 0); |
f49b3537 | 2386 | } |
31234768 | 2387 | ctx->base.is_jmp = DISAS_NORETURN; |
f49b3537 | 2388 | |
31234768 | 2389 | return nullify_end(ctx); |
e36f27ef RH |
2390 | #endif |
2391 | } | |
2392 | ||
2393 | static bool trans_rfi(DisasContext *ctx, arg_rfi *a) | |
2394 | { | |
2395 | return do_rfi(ctx, false); | |
2396 | } | |
2397 | ||
2398 | static bool trans_rfi_r(DisasContext *ctx, arg_rfi_r *a) | |
2399 | { | |
2400 | return do_rfi(ctx, true); | |
f49b3537 | 2401 | } |
6210db05 | 2402 | |
96927adb RH |
2403 | static bool trans_halt(DisasContext *ctx, arg_halt *a) |
2404 | { | |
2405 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
e36f27ef | 2406 | #ifndef CONFIG_USER_ONLY |
96927adb RH |
2407 | nullify_over(ctx); |
2408 | gen_helper_halt(cpu_env); | |
2409 | ctx->base.is_jmp = DISAS_NORETURN; | |
2410 | return nullify_end(ctx); | |
2411 | #endif | |
2412 | } | |
2413 | ||
2414 | static bool trans_reset(DisasContext *ctx, arg_reset *a) | |
6210db05 HD |
2415 | { |
2416 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
96927adb | 2417 | #ifndef CONFIG_USER_ONLY |
6210db05 | 2418 | nullify_over(ctx); |
96927adb | 2419 | gen_helper_reset(cpu_env); |
31234768 RH |
2420 | ctx->base.is_jmp = DISAS_NORETURN; |
2421 | return nullify_end(ctx); | |
96927adb | 2422 | #endif |
6210db05 | 2423 | } |
e1b5a5ed | 2424 | |
deee69a1 | 2425 | static bool trans_nop_addrx(DisasContext *ctx, arg_ldst *a) |
98a9cb79 | 2426 | { |
deee69a1 RH |
2427 | if (a->m) { |
2428 | TCGv_reg dest = dest_gpr(ctx, a->b); | |
2429 | TCGv_reg src1 = load_gpr(ctx, a->b); | |
2430 | TCGv_reg src2 = load_gpr(ctx, a->x); | |
98a9cb79 | 2431 | |
deee69a1 RH |
2432 | /* The only thing we need to do is the base register modification. */ |
2433 | tcg_gen_add_reg(dest, src1, src2); | |
2434 | save_gpr(ctx, a->b, dest); | |
2435 | } | |
98a9cb79 | 2436 | cond_free(&ctx->null_cond); |
31234768 | 2437 | return true; |
98a9cb79 RH |
2438 | } |
2439 | ||
deee69a1 | 2440 | static bool trans_probe(DisasContext *ctx, arg_probe *a) |
98a9cb79 | 2441 | { |
86f8d05f | 2442 | TCGv_reg dest, ofs; |
eed14219 | 2443 | TCGv_i32 level, want; |
86f8d05f | 2444 | TCGv_tl addr; |
98a9cb79 RH |
2445 | |
2446 | nullify_over(ctx); | |
2447 | ||
deee69a1 RH |
2448 | dest = dest_gpr(ctx, a->t); |
2449 | form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); | |
eed14219 | 2450 | |
deee69a1 RH |
2451 | if (a->imm) { |
2452 | level = tcg_const_i32(a->ri); | |
98a9cb79 | 2453 | } else { |
eed14219 | 2454 | level = tcg_temp_new_i32(); |
deee69a1 | 2455 | tcg_gen_trunc_reg_i32(level, load_gpr(ctx, a->ri)); |
eed14219 | 2456 | tcg_gen_andi_i32(level, level, 3); |
98a9cb79 | 2457 | } |
deee69a1 | 2458 | want = tcg_const_i32(a->write ? PAGE_WRITE : PAGE_READ); |
eed14219 RH |
2459 | |
2460 | gen_helper_probe(dest, cpu_env, addr, level, want); | |
2461 | ||
2462 | tcg_temp_free_i32(want); | |
2463 | tcg_temp_free_i32(level); | |
2464 | ||
deee69a1 | 2465 | save_gpr(ctx, a->t, dest); |
31234768 | 2466 | return nullify_end(ctx); |
98a9cb79 RH |
2467 | } |
2468 | ||
deee69a1 | 2469 | static bool trans_ixtlbx(DisasContext *ctx, arg_ixtlbx *a) |
8d6ae7fb | 2470 | { |
deee69a1 RH |
2471 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
2472 | #ifndef CONFIG_USER_ONLY | |
8d6ae7fb RH |
2473 | TCGv_tl addr; |
2474 | TCGv_reg ofs, reg; | |
2475 | ||
8d6ae7fb RH |
2476 | nullify_over(ctx); |
2477 | ||
deee69a1 RH |
2478 | form_gva(ctx, &addr, &ofs, a->b, 0, 0, 0, a->sp, 0, false); |
2479 | reg = load_gpr(ctx, a->r); | |
2480 | if (a->addr) { | |
8d6ae7fb RH |
2481 | gen_helper_itlba(cpu_env, addr, reg); |
2482 | } else { | |
2483 | gen_helper_itlbp(cpu_env, addr, reg); | |
2484 | } | |
2485 | ||
32dc7569 SS |
2486 | /* Exit TB for TLB change if mmu is enabled. */ |
2487 | if (ctx->tb_flags & PSW_C) { | |
31234768 RH |
2488 | ctx->base.is_jmp = DISAS_IAQ_N_STALE; |
2489 | } | |
2490 | return nullify_end(ctx); | |
deee69a1 | 2491 | #endif |
8d6ae7fb | 2492 | } |
63300a00 | 2493 | |
deee69a1 | 2494 | static bool trans_pxtlbx(DisasContext *ctx, arg_pxtlbx *a) |
63300a00 | 2495 | { |
deee69a1 RH |
2496 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
2497 | #ifndef CONFIG_USER_ONLY | |
63300a00 RH |
2498 | TCGv_tl addr; |
2499 | TCGv_reg ofs; | |
2500 | ||
63300a00 RH |
2501 | nullify_over(ctx); |
2502 | ||
deee69a1 RH |
2503 | form_gva(ctx, &addr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); |
2504 | if (a->m) { | |
2505 | save_gpr(ctx, a->b, ofs); | |
63300a00 | 2506 | } |
deee69a1 | 2507 | if (a->local) { |
63300a00 RH |
2508 | gen_helper_ptlbe(cpu_env); |
2509 | } else { | |
2510 | gen_helper_ptlb(cpu_env, addr); | |
2511 | } | |
2512 | ||
2513 | /* Exit TB for TLB change if mmu is enabled. */ | |
6797c315 NH |
2514 | if (ctx->tb_flags & PSW_C) { |
2515 | ctx->base.is_jmp = DISAS_IAQ_N_STALE; | |
2516 | } | |
2517 | return nullify_end(ctx); | |
2518 | #endif | |
2519 | } | |
2520 | ||
2521 | /* | |
2522 | * Implement the pcxl and pcxl2 Fast TLB Insert instructions. | |
2523 | * See | |
2524 | * https://parisc.wiki.kernel.org/images-parisc/a/a9/Pcxl2_ers.pdf | |
2525 | * page 13-9 (195/206) | |
2526 | */ | |
2527 | static bool trans_ixtlbxf(DisasContext *ctx, arg_ixtlbxf *a) | |
2528 | { | |
2529 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
2530 | #ifndef CONFIG_USER_ONLY | |
2531 | TCGv_tl addr, atl, stl; | |
2532 | TCGv_reg reg; | |
2533 | ||
2534 | nullify_over(ctx); | |
2535 | ||
2536 | /* | |
2537 | * FIXME: | |
2538 | * if (not (pcxl or pcxl2)) | |
2539 | * return gen_illegal(ctx); | |
2540 | * | |
2541 | * Note for future: these are 32-bit systems; no hppa64. | |
2542 | */ | |
2543 | ||
2544 | atl = tcg_temp_new_tl(); | |
2545 | stl = tcg_temp_new_tl(); | |
2546 | addr = tcg_temp_new_tl(); | |
2547 | ||
2548 | tcg_gen_ld32u_i64(stl, cpu_env, | |
2549 | a->data ? offsetof(CPUHPPAState, cr[CR_ISR]) | |
2550 | : offsetof(CPUHPPAState, cr[CR_IIASQ])); | |
2551 | tcg_gen_ld32u_i64(atl, cpu_env, | |
2552 | a->data ? offsetof(CPUHPPAState, cr[CR_IOR]) | |
2553 | : offsetof(CPUHPPAState, cr[CR_IIAOQ])); | |
2554 | tcg_gen_shli_i64(stl, stl, 32); | |
2555 | tcg_gen_or_tl(addr, atl, stl); | |
2556 | tcg_temp_free_tl(atl); | |
2557 | tcg_temp_free_tl(stl); | |
2558 | ||
2559 | reg = load_gpr(ctx, a->r); | |
2560 | if (a->addr) { | |
2561 | gen_helper_itlba(cpu_env, addr, reg); | |
2562 | } else { | |
2563 | gen_helper_itlbp(cpu_env, addr, reg); | |
2564 | } | |
2565 | tcg_temp_free_tl(addr); | |
2566 | ||
2567 | /* Exit TB for TLB change if mmu is enabled. */ | |
32dc7569 | 2568 | if (ctx->tb_flags & PSW_C) { |
31234768 RH |
2569 | ctx->base.is_jmp = DISAS_IAQ_N_STALE; |
2570 | } | |
2571 | return nullify_end(ctx); | |
deee69a1 | 2572 | #endif |
63300a00 | 2573 | } |
2dfcca9f | 2574 | |
deee69a1 | 2575 | static bool trans_lpa(DisasContext *ctx, arg_ldst *a) |
2dfcca9f | 2576 | { |
deee69a1 RH |
2577 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); |
2578 | #ifndef CONFIG_USER_ONLY | |
2dfcca9f RH |
2579 | TCGv_tl vaddr; |
2580 | TCGv_reg ofs, paddr; | |
2581 | ||
2dfcca9f RH |
2582 | nullify_over(ctx); |
2583 | ||
deee69a1 | 2584 | form_gva(ctx, &vaddr, &ofs, a->b, a->x, 0, 0, a->sp, a->m, false); |
2dfcca9f RH |
2585 | |
2586 | paddr = tcg_temp_new(); | |
2587 | gen_helper_lpa(paddr, cpu_env, vaddr); | |
2588 | ||
2589 | /* Note that physical address result overrides base modification. */ | |
deee69a1 RH |
2590 | if (a->m) { |
2591 | save_gpr(ctx, a->b, ofs); | |
2dfcca9f | 2592 | } |
deee69a1 | 2593 | save_gpr(ctx, a->t, paddr); |
2dfcca9f RH |
2594 | tcg_temp_free(paddr); |
2595 | ||
31234768 | 2596 | return nullify_end(ctx); |
deee69a1 | 2597 | #endif |
2dfcca9f | 2598 | } |
43a97b81 | 2599 | |
deee69a1 | 2600 | static bool trans_lci(DisasContext *ctx, arg_lci *a) |
43a97b81 | 2601 | { |
43a97b81 RH |
2602 | TCGv_reg ci; |
2603 | ||
2604 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
2605 | ||
2606 | /* The Coherence Index is an implementation-defined function of the | |
2607 | physical address. Two addresses with the same CI have a coherent | |
2608 | view of the cache. Our implementation is to return 0 for all, | |
2609 | since the entire address space is coherent. */ | |
2610 | ci = tcg_const_reg(0); | |
deee69a1 | 2611 | save_gpr(ctx, a->t, ci); |
43a97b81 RH |
2612 | tcg_temp_free(ci); |
2613 | ||
31234768 RH |
2614 | cond_free(&ctx->null_cond); |
2615 | return true; | |
43a97b81 | 2616 | } |
98a9cb79 | 2617 | |
0c982a28 | 2618 | static bool trans_add(DisasContext *ctx, arg_rrr_cf_sh *a) |
b2167459 | 2619 | { |
0c982a28 RH |
2620 | return do_add_reg(ctx, a, false, false, false, false); |
2621 | } | |
b2167459 | 2622 | |
0c982a28 RH |
2623 | static bool trans_add_l(DisasContext *ctx, arg_rrr_cf_sh *a) |
2624 | { | |
2625 | return do_add_reg(ctx, a, true, false, false, false); | |
2626 | } | |
b2167459 | 2627 | |
0c982a28 RH |
2628 | static bool trans_add_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) |
2629 | { | |
2630 | return do_add_reg(ctx, a, false, true, false, false); | |
b2167459 RH |
2631 | } |
2632 | ||
0c982a28 | 2633 | static bool trans_add_c(DisasContext *ctx, arg_rrr_cf_sh *a) |
b2167459 | 2634 | { |
0c982a28 RH |
2635 | return do_add_reg(ctx, a, false, false, false, true); |
2636 | } | |
b2167459 | 2637 | |
0c982a28 RH |
2638 | static bool trans_add_c_tsv(DisasContext *ctx, arg_rrr_cf_sh *a) |
2639 | { | |
2640 | return do_add_reg(ctx, a, false, true, false, true); | |
2641 | } | |
b2167459 | 2642 | |
0c982a28 RH |
2643 | static bool trans_sub(DisasContext *ctx, arg_rrr_cf *a) |
2644 | { | |
2645 | return do_sub_reg(ctx, a, false, false, false); | |
b2167459 RH |
2646 | } |
2647 | ||
0c982a28 | 2648 | static bool trans_sub_tsv(DisasContext *ctx, arg_rrr_cf *a) |
b2167459 | 2649 | { |
0c982a28 RH |
2650 | return do_sub_reg(ctx, a, true, false, false); |
2651 | } | |
b2167459 | 2652 | |
0c982a28 RH |
2653 | static bool trans_sub_tc(DisasContext *ctx, arg_rrr_cf *a) |
2654 | { | |
2655 | return do_sub_reg(ctx, a, false, false, true); | |
b2167459 RH |
2656 | } |
2657 | ||
0c982a28 | 2658 | static bool trans_sub_tsv_tc(DisasContext *ctx, arg_rrr_cf *a) |
b2167459 | 2659 | { |
0c982a28 RH |
2660 | return do_sub_reg(ctx, a, true, false, true); |
2661 | } | |
2662 | ||
2663 | static bool trans_sub_b(DisasContext *ctx, arg_rrr_cf *a) | |
2664 | { | |
2665 | return do_sub_reg(ctx, a, false, true, false); | |
2666 | } | |
2667 | ||
2668 | static bool trans_sub_b_tsv(DisasContext *ctx, arg_rrr_cf *a) | |
2669 | { | |
2670 | return do_sub_reg(ctx, a, true, true, false); | |
2671 | } | |
2672 | ||
2673 | static bool trans_andcm(DisasContext *ctx, arg_rrr_cf *a) | |
2674 | { | |
2675 | return do_log_reg(ctx, a, tcg_gen_andc_reg); | |
2676 | } | |
2677 | ||
2678 | static bool trans_and(DisasContext *ctx, arg_rrr_cf *a) | |
2679 | { | |
2680 | return do_log_reg(ctx, a, tcg_gen_and_reg); | |
2681 | } | |
2682 | ||
2683 | static bool trans_or(DisasContext *ctx, arg_rrr_cf *a) | |
2684 | { | |
2685 | if (a->cf == 0) { | |
2686 | unsigned r2 = a->r2; | |
2687 | unsigned r1 = a->r1; | |
2688 | unsigned rt = a->t; | |
b2167459 | 2689 | |
7aee8189 RH |
2690 | if (rt == 0) { /* NOP */ |
2691 | cond_free(&ctx->null_cond); | |
2692 | return true; | |
2693 | } | |
2694 | if (r2 == 0) { /* COPY */ | |
2695 | if (r1 == 0) { | |
2696 | TCGv_reg dest = dest_gpr(ctx, rt); | |
2697 | tcg_gen_movi_reg(dest, 0); | |
2698 | save_gpr(ctx, rt, dest); | |
2699 | } else { | |
2700 | save_gpr(ctx, rt, cpu_gr[r1]); | |
2701 | } | |
2702 | cond_free(&ctx->null_cond); | |
2703 | return true; | |
2704 | } | |
2705 | #ifndef CONFIG_USER_ONLY | |
2706 | /* These are QEMU extensions and are nops in the real architecture: | |
2707 | * | |
2708 | * or %r10,%r10,%r10 -- idle loop; wait for interrupt | |
2709 | * or %r31,%r31,%r31 -- death loop; offline cpu | |
2710 | * currently implemented as idle. | |
2711 | */ | |
2712 | if ((rt == 10 || rt == 31) && r1 == rt && r2 == rt) { /* PAUSE */ | |
2713 | TCGv_i32 tmp; | |
2714 | ||
2715 | /* No need to check for supervisor, as userland can only pause | |
2716 | until the next timer interrupt. */ | |
2717 | nullify_over(ctx); | |
2718 | ||
2719 | /* Advance the instruction queue. */ | |
2720 | copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); | |
2721 | copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); | |
2722 | nullify_set(ctx, 0); | |
2723 | ||
2724 | /* Tell the qemu main loop to halt until this cpu has work. */ | |
2725 | tmp = tcg_const_i32(1); | |
2726 | tcg_gen_st_i32(tmp, cpu_env, -offsetof(HPPACPU, env) + | |
2727 | offsetof(CPUState, halted)); | |
2728 | tcg_temp_free_i32(tmp); | |
2729 | gen_excp_1(EXCP_HALTED); | |
2730 | ctx->base.is_jmp = DISAS_NORETURN; | |
2731 | ||
2732 | return nullify_end(ctx); | |
2733 | } | |
2734 | #endif | |
b2167459 | 2735 | } |
0c982a28 RH |
2736 | return do_log_reg(ctx, a, tcg_gen_or_reg); |
2737 | } | |
7aee8189 | 2738 | |
0c982a28 RH |
2739 | static bool trans_xor(DisasContext *ctx, arg_rrr_cf *a) |
2740 | { | |
2741 | return do_log_reg(ctx, a, tcg_gen_xor_reg); | |
b2167459 RH |
2742 | } |
2743 | ||
0c982a28 | 2744 | static bool trans_cmpclr(DisasContext *ctx, arg_rrr_cf *a) |
b2167459 | 2745 | { |
eaa3783b | 2746 | TCGv_reg tcg_r1, tcg_r2; |
b2167459 | 2747 | |
0c982a28 | 2748 | if (a->cf) { |
b2167459 RH |
2749 | nullify_over(ctx); |
2750 | } | |
0c982a28 RH |
2751 | tcg_r1 = load_gpr(ctx, a->r1); |
2752 | tcg_r2 = load_gpr(ctx, a->r2); | |
2753 | do_cmpclr(ctx, a->t, tcg_r1, tcg_r2, a->cf); | |
31234768 | 2754 | return nullify_end(ctx); |
b2167459 RH |
2755 | } |
2756 | ||
0c982a28 | 2757 | static bool trans_uxor(DisasContext *ctx, arg_rrr_cf *a) |
b2167459 | 2758 | { |
eaa3783b | 2759 | TCGv_reg tcg_r1, tcg_r2; |
b2167459 | 2760 | |
0c982a28 | 2761 | if (a->cf) { |
b2167459 RH |
2762 | nullify_over(ctx); |
2763 | } | |
0c982a28 RH |
2764 | tcg_r1 = load_gpr(ctx, a->r1); |
2765 | tcg_r2 = load_gpr(ctx, a->r2); | |
2766 | do_unit(ctx, a->t, tcg_r1, tcg_r2, a->cf, false, tcg_gen_xor_reg); | |
31234768 | 2767 | return nullify_end(ctx); |
b2167459 RH |
2768 | } |
2769 | ||
0c982a28 | 2770 | static bool do_uaddcm(DisasContext *ctx, arg_rrr_cf *a, bool is_tc) |
b2167459 | 2771 | { |
eaa3783b | 2772 | TCGv_reg tcg_r1, tcg_r2, tmp; |
b2167459 | 2773 | |
0c982a28 | 2774 | if (a->cf) { |
b2167459 RH |
2775 | nullify_over(ctx); |
2776 | } | |
0c982a28 RH |
2777 | tcg_r1 = load_gpr(ctx, a->r1); |
2778 | tcg_r2 = load_gpr(ctx, a->r2); | |
b2167459 | 2779 | tmp = get_temp(ctx); |
eaa3783b | 2780 | tcg_gen_not_reg(tmp, tcg_r2); |
0c982a28 | 2781 | do_unit(ctx, a->t, tcg_r1, tmp, a->cf, is_tc, tcg_gen_add_reg); |
31234768 | 2782 | return nullify_end(ctx); |
b2167459 RH |
2783 | } |
2784 | ||
0c982a28 RH |
2785 | static bool trans_uaddcm(DisasContext *ctx, arg_rrr_cf *a) |
2786 | { | |
2787 | return do_uaddcm(ctx, a, false); | |
2788 | } | |
2789 | ||
2790 | static bool trans_uaddcm_tc(DisasContext *ctx, arg_rrr_cf *a) | |
2791 | { | |
2792 | return do_uaddcm(ctx, a, true); | |
2793 | } | |
2794 | ||
2795 | static bool do_dcor(DisasContext *ctx, arg_rr_cf *a, bool is_i) | |
b2167459 | 2796 | { |
eaa3783b | 2797 | TCGv_reg tmp; |
b2167459 RH |
2798 | |
2799 | nullify_over(ctx); | |
2800 | ||
2801 | tmp = get_temp(ctx); | |
eaa3783b | 2802 | tcg_gen_shri_reg(tmp, cpu_psw_cb, 3); |
b2167459 | 2803 | if (!is_i) { |
eaa3783b | 2804 | tcg_gen_not_reg(tmp, tmp); |
b2167459 | 2805 | } |
eaa3783b RH |
2806 | tcg_gen_andi_reg(tmp, tmp, 0x11111111); |
2807 | tcg_gen_muli_reg(tmp, tmp, 6); | |
60e29463 | 2808 | do_unit(ctx, a->t, load_gpr(ctx, a->r), tmp, a->cf, false, |
31234768 | 2809 | is_i ? tcg_gen_add_reg : tcg_gen_sub_reg); |
31234768 | 2810 | return nullify_end(ctx); |
b2167459 RH |
2811 | } |
2812 | ||
0c982a28 RH |
2813 | static bool trans_dcor(DisasContext *ctx, arg_rr_cf *a) |
2814 | { | |
2815 | return do_dcor(ctx, a, false); | |
2816 | } | |
2817 | ||
2818 | static bool trans_dcor_i(DisasContext *ctx, arg_rr_cf *a) | |
2819 | { | |
2820 | return do_dcor(ctx, a, true); | |
2821 | } | |
2822 | ||
2823 | static bool trans_ds(DisasContext *ctx, arg_rrr_cf *a) | |
b2167459 | 2824 | { |
eaa3783b | 2825 | TCGv_reg dest, add1, add2, addc, zero, in1, in2; |
b2167459 RH |
2826 | |
2827 | nullify_over(ctx); | |
2828 | ||
0c982a28 RH |
2829 | in1 = load_gpr(ctx, a->r1); |
2830 | in2 = load_gpr(ctx, a->r2); | |
b2167459 RH |
2831 | |
2832 | add1 = tcg_temp_new(); | |
2833 | add2 = tcg_temp_new(); | |
2834 | addc = tcg_temp_new(); | |
2835 | dest = tcg_temp_new(); | |
eaa3783b | 2836 | zero = tcg_const_reg(0); |
b2167459 RH |
2837 | |
2838 | /* Form R1 << 1 | PSW[CB]{8}. */ | |
eaa3783b RH |
2839 | tcg_gen_add_reg(add1, in1, in1); |
2840 | tcg_gen_add_reg(add1, add1, cpu_psw_cb_msb); | |
b2167459 RH |
2841 | |
2842 | /* Add or subtract R2, depending on PSW[V]. Proper computation of | |
2843 | carry{8} requires that we subtract via + ~R2 + 1, as described in | |
2844 | the manual. By extracting and masking V, we can produce the | |
2845 | proper inputs to the addition without movcond. */ | |
eaa3783b RH |
2846 | tcg_gen_sari_reg(addc, cpu_psw_v, TARGET_REGISTER_BITS - 1); |
2847 | tcg_gen_xor_reg(add2, in2, addc); | |
2848 | tcg_gen_andi_reg(addc, addc, 1); | |
b2167459 RH |
2849 | /* ??? This is only correct for 32-bit. */ |
2850 | tcg_gen_add2_i32(dest, cpu_psw_cb_msb, add1, zero, add2, zero); | |
2851 | tcg_gen_add2_i32(dest, cpu_psw_cb_msb, dest, cpu_psw_cb_msb, addc, zero); | |
2852 | ||
2853 | tcg_temp_free(addc); | |
2854 | tcg_temp_free(zero); | |
2855 | ||
2856 | /* Write back the result register. */ | |
0c982a28 | 2857 | save_gpr(ctx, a->t, dest); |
b2167459 RH |
2858 | |
2859 | /* Write back PSW[CB]. */ | |
eaa3783b RH |
2860 | tcg_gen_xor_reg(cpu_psw_cb, add1, add2); |
2861 | tcg_gen_xor_reg(cpu_psw_cb, cpu_psw_cb, dest); | |
b2167459 RH |
2862 | |
2863 | /* Write back PSW[V] for the division step. */ | |
eaa3783b RH |
2864 | tcg_gen_neg_reg(cpu_psw_v, cpu_psw_cb_msb); |
2865 | tcg_gen_xor_reg(cpu_psw_v, cpu_psw_v, in2); | |
b2167459 RH |
2866 | |
2867 | /* Install the new nullification. */ | |
0c982a28 | 2868 | if (a->cf) { |
eaa3783b | 2869 | TCGv_reg sv = NULL; |
b47a4a02 | 2870 | if (cond_need_sv(a->cf >> 1)) { |
b2167459 RH |
2871 | /* ??? The lshift is supposed to contribute to overflow. */ |
2872 | sv = do_add_sv(ctx, dest, add1, add2); | |
2873 | } | |
0c982a28 | 2874 | ctx->null_cond = do_cond(a->cf, dest, cpu_psw_cb_msb, sv); |
b2167459 RH |
2875 | } |
2876 | ||
2877 | tcg_temp_free(add1); | |
2878 | tcg_temp_free(add2); | |
2879 | tcg_temp_free(dest); | |
2880 | ||
31234768 | 2881 | return nullify_end(ctx); |
b2167459 RH |
2882 | } |
2883 | ||
0588e061 | 2884 | static bool trans_addi(DisasContext *ctx, arg_rri_cf *a) |
b2167459 | 2885 | { |
0588e061 RH |
2886 | return do_add_imm(ctx, a, false, false); |
2887 | } | |
b2167459 | 2888 | |
0588e061 RH |
2889 | static bool trans_addi_tsv(DisasContext *ctx, arg_rri_cf *a) |
2890 | { | |
2891 | return do_add_imm(ctx, a, true, false); | |
b2167459 RH |
2892 | } |
2893 | ||
0588e061 | 2894 | static bool trans_addi_tc(DisasContext *ctx, arg_rri_cf *a) |
b2167459 | 2895 | { |
0588e061 RH |
2896 | return do_add_imm(ctx, a, false, true); |
2897 | } | |
b2167459 | 2898 | |
0588e061 RH |
2899 | static bool trans_addi_tc_tsv(DisasContext *ctx, arg_rri_cf *a) |
2900 | { | |
2901 | return do_add_imm(ctx, a, true, true); | |
2902 | } | |
b2167459 | 2903 | |
0588e061 RH |
2904 | static bool trans_subi(DisasContext *ctx, arg_rri_cf *a) |
2905 | { | |
2906 | return do_sub_imm(ctx, a, false); | |
2907 | } | |
b2167459 | 2908 | |
0588e061 RH |
2909 | static bool trans_subi_tsv(DisasContext *ctx, arg_rri_cf *a) |
2910 | { | |
2911 | return do_sub_imm(ctx, a, true); | |
b2167459 RH |
2912 | } |
2913 | ||
0588e061 | 2914 | static bool trans_cmpiclr(DisasContext *ctx, arg_rri_cf *a) |
b2167459 | 2915 | { |
eaa3783b | 2916 | TCGv_reg tcg_im, tcg_r2; |
b2167459 | 2917 | |
0588e061 | 2918 | if (a->cf) { |
b2167459 RH |
2919 | nullify_over(ctx); |
2920 | } | |
2921 | ||
0588e061 RH |
2922 | tcg_im = load_const(ctx, a->i); |
2923 | tcg_r2 = load_gpr(ctx, a->r); | |
2924 | do_cmpclr(ctx, a->t, tcg_im, tcg_r2, a->cf); | |
b2167459 | 2925 | |
31234768 | 2926 | return nullify_end(ctx); |
b2167459 RH |
2927 | } |
2928 | ||
1cd012a5 | 2929 | static bool trans_ld(DisasContext *ctx, arg_ldst *a) |
96d6407f | 2930 | { |
1cd012a5 RH |
2931 | return do_load(ctx, a->t, a->b, a->x, a->scale ? a->size : 0, |
2932 | a->disp, a->sp, a->m, a->size | MO_TE); | |
96d6407f RH |
2933 | } |
2934 | ||
1cd012a5 | 2935 | static bool trans_st(DisasContext *ctx, arg_ldst *a) |
96d6407f | 2936 | { |
1cd012a5 RH |
2937 | assert(a->x == 0 && a->scale == 0); |
2938 | return do_store(ctx, a->t, a->b, a->disp, a->sp, a->m, a->size | MO_TE); | |
96d6407f RH |
2939 | } |
2940 | ||
1cd012a5 | 2941 | static bool trans_ldc(DisasContext *ctx, arg_ldst *a) |
96d6407f | 2942 | { |
1cd012a5 | 2943 | TCGMemOp mop = MO_TEUL | MO_ALIGN_16 | a->size; |
86f8d05f RH |
2944 | TCGv_reg zero, dest, ofs; |
2945 | TCGv_tl addr; | |
96d6407f RH |
2946 | |
2947 | nullify_over(ctx); | |
2948 | ||
1cd012a5 | 2949 | if (a->m) { |
86f8d05f RH |
2950 | /* Base register modification. Make sure if RT == RB, |
2951 | we see the result of the load. */ | |
96d6407f RH |
2952 | dest = get_temp(ctx); |
2953 | } else { | |
1cd012a5 | 2954 | dest = dest_gpr(ctx, a->t); |
96d6407f RH |
2955 | } |
2956 | ||
1cd012a5 RH |
2957 | form_gva(ctx, &addr, &ofs, a->b, a->x, a->scale ? a->size : 0, |
2958 | a->disp, a->sp, a->m, ctx->mmu_idx == MMU_PHYS_IDX); | |
eaa3783b | 2959 | zero = tcg_const_reg(0); |
86f8d05f | 2960 | tcg_gen_atomic_xchg_reg(dest, addr, zero, ctx->mmu_idx, mop); |
1cd012a5 RH |
2961 | if (a->m) { |
2962 | save_gpr(ctx, a->b, ofs); | |
96d6407f | 2963 | } |
1cd012a5 | 2964 | save_gpr(ctx, a->t, dest); |
96d6407f | 2965 | |
31234768 | 2966 | return nullify_end(ctx); |
96d6407f RH |
2967 | } |
2968 | ||
1cd012a5 | 2969 | static bool trans_stby(DisasContext *ctx, arg_stby *a) |
96d6407f | 2970 | { |
86f8d05f RH |
2971 | TCGv_reg ofs, val; |
2972 | TCGv_tl addr; | |
96d6407f RH |
2973 | |
2974 | nullify_over(ctx); | |
2975 | ||
1cd012a5 | 2976 | form_gva(ctx, &addr, &ofs, a->b, 0, 0, a->disp, a->sp, a->m, |
86f8d05f | 2977 | ctx->mmu_idx == MMU_PHYS_IDX); |
1cd012a5 RH |
2978 | val = load_gpr(ctx, a->r); |
2979 | if (a->a) { | |
f9f46db4 EC |
2980 | if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { |
2981 | gen_helper_stby_e_parallel(cpu_env, addr, val); | |
2982 | } else { | |
2983 | gen_helper_stby_e(cpu_env, addr, val); | |
2984 | } | |
96d6407f | 2985 | } else { |
f9f46db4 EC |
2986 | if (tb_cflags(ctx->base.tb) & CF_PARALLEL) { |
2987 | gen_helper_stby_b_parallel(cpu_env, addr, val); | |
2988 | } else { | |
2989 | gen_helper_stby_b(cpu_env, addr, val); | |
2990 | } | |
96d6407f | 2991 | } |
1cd012a5 | 2992 | if (a->m) { |
86f8d05f | 2993 | tcg_gen_andi_reg(ofs, ofs, ~3); |
1cd012a5 | 2994 | save_gpr(ctx, a->b, ofs); |
96d6407f | 2995 | } |
96d6407f | 2996 | |
31234768 | 2997 | return nullify_end(ctx); |
96d6407f RH |
2998 | } |
2999 | ||
1cd012a5 | 3000 | static bool trans_lda(DisasContext *ctx, arg_ldst *a) |
d0a851cc RH |
3001 | { |
3002 | int hold_mmu_idx = ctx->mmu_idx; | |
d0a851cc RH |
3003 | |
3004 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
d0a851cc | 3005 | ctx->mmu_idx = MMU_PHYS_IDX; |
1cd012a5 | 3006 | trans_ld(ctx, a); |
d0a851cc | 3007 | ctx->mmu_idx = hold_mmu_idx; |
31234768 | 3008 | return true; |
d0a851cc RH |
3009 | } |
3010 | ||
1cd012a5 | 3011 | static bool trans_sta(DisasContext *ctx, arg_ldst *a) |
d0a851cc RH |
3012 | { |
3013 | int hold_mmu_idx = ctx->mmu_idx; | |
d0a851cc RH |
3014 | |
3015 | CHECK_MOST_PRIVILEGED(EXCP_PRIV_OPR); | |
d0a851cc | 3016 | ctx->mmu_idx = MMU_PHYS_IDX; |
1cd012a5 | 3017 | trans_st(ctx, a); |
d0a851cc | 3018 | ctx->mmu_idx = hold_mmu_idx; |
31234768 | 3019 | return true; |
d0a851cc | 3020 | } |
95412a61 | 3021 | |
0588e061 | 3022 | static bool trans_ldil(DisasContext *ctx, arg_ldil *a) |
b2167459 | 3023 | { |
0588e061 | 3024 | TCGv_reg tcg_rt = dest_gpr(ctx, a->t); |
b2167459 | 3025 | |
0588e061 RH |
3026 | tcg_gen_movi_reg(tcg_rt, a->i); |
3027 | save_gpr(ctx, a->t, tcg_rt); | |
b2167459 | 3028 | cond_free(&ctx->null_cond); |
31234768 | 3029 | return true; |
b2167459 RH |
3030 | } |
3031 | ||
0588e061 | 3032 | static bool trans_addil(DisasContext *ctx, arg_addil *a) |
b2167459 | 3033 | { |
0588e061 | 3034 | TCGv_reg tcg_rt = load_gpr(ctx, a->r); |
eaa3783b | 3035 | TCGv_reg tcg_r1 = dest_gpr(ctx, 1); |
b2167459 | 3036 | |
0588e061 | 3037 | tcg_gen_addi_reg(tcg_r1, tcg_rt, a->i); |
b2167459 RH |
3038 | save_gpr(ctx, 1, tcg_r1); |
3039 | cond_free(&ctx->null_cond); | |
31234768 | 3040 | return true; |
b2167459 RH |
3041 | } |
3042 | ||
0588e061 | 3043 | static bool trans_ldo(DisasContext *ctx, arg_ldo *a) |
b2167459 | 3044 | { |
0588e061 | 3045 | TCGv_reg tcg_rt = dest_gpr(ctx, a->t); |
b2167459 RH |
3046 | |
3047 | /* Special case rb == 0, for the LDI pseudo-op. | |
3048 | The COPY pseudo-op is handled for free within tcg_gen_addi_tl. */ | |
0588e061 RH |
3049 | if (a->b == 0) { |
3050 | tcg_gen_movi_reg(tcg_rt, a->i); | |
b2167459 | 3051 | } else { |
0588e061 | 3052 | tcg_gen_addi_reg(tcg_rt, cpu_gr[a->b], a->i); |
b2167459 | 3053 | } |
0588e061 | 3054 | save_gpr(ctx, a->t, tcg_rt); |
b2167459 | 3055 | cond_free(&ctx->null_cond); |
31234768 | 3056 | return true; |
b2167459 RH |
3057 | } |
3058 | ||
01afb7be RH |
3059 | static bool do_cmpb(DisasContext *ctx, unsigned r, TCGv_reg in1, |
3060 | unsigned c, unsigned f, unsigned n, int disp) | |
98cd9ca7 | 3061 | { |
01afb7be | 3062 | TCGv_reg dest, in2, sv; |
98cd9ca7 RH |
3063 | DisasCond cond; |
3064 | ||
98cd9ca7 RH |
3065 | in2 = load_gpr(ctx, r); |
3066 | dest = get_temp(ctx); | |
3067 | ||
eaa3783b | 3068 | tcg_gen_sub_reg(dest, in1, in2); |
98cd9ca7 | 3069 | |
f764718d | 3070 | sv = NULL; |
b47a4a02 | 3071 | if (cond_need_sv(c)) { |
98cd9ca7 RH |
3072 | sv = do_sub_sv(ctx, dest, in1, in2); |
3073 | } | |
3074 | ||
01afb7be RH |
3075 | cond = do_sub_cond(c * 2 + f, dest, in1, in2, sv); |
3076 | return do_cbranch(ctx, disp, n, &cond); | |
98cd9ca7 RH |
3077 | } |
3078 | ||
01afb7be | 3079 | static bool trans_cmpb(DisasContext *ctx, arg_cmpb *a) |
98cd9ca7 | 3080 | { |
01afb7be RH |
3081 | nullify_over(ctx); |
3082 | return do_cmpb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); | |
3083 | } | |
98cd9ca7 | 3084 | |
01afb7be RH |
3085 | static bool trans_cmpbi(DisasContext *ctx, arg_cmpbi *a) |
3086 | { | |
98cd9ca7 | 3087 | nullify_over(ctx); |
01afb7be RH |
3088 | return do_cmpb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); |
3089 | } | |
3090 | ||
3091 | static bool do_addb(DisasContext *ctx, unsigned r, TCGv_reg in1, | |
3092 | unsigned c, unsigned f, unsigned n, int disp) | |
3093 | { | |
3094 | TCGv_reg dest, in2, sv, cb_msb; | |
3095 | DisasCond cond; | |
98cd9ca7 | 3096 | |
98cd9ca7 | 3097 | in2 = load_gpr(ctx, r); |
43675d20 | 3098 | dest = tcg_temp_new(); |
f764718d RH |
3099 | sv = NULL; |
3100 | cb_msb = NULL; | |
98cd9ca7 | 3101 | |
b47a4a02 | 3102 | if (cond_need_cb(c)) { |
98cd9ca7 | 3103 | cb_msb = get_temp(ctx); |
eaa3783b RH |
3104 | tcg_gen_movi_reg(cb_msb, 0); |
3105 | tcg_gen_add2_reg(dest, cb_msb, in1, cb_msb, in2, cb_msb); | |
b47a4a02 | 3106 | } else { |
eaa3783b | 3107 | tcg_gen_add_reg(dest, in1, in2); |
b47a4a02 SS |
3108 | } |
3109 | if (cond_need_sv(c)) { | |
98cd9ca7 | 3110 | sv = do_add_sv(ctx, dest, in1, in2); |
98cd9ca7 RH |
3111 | } |
3112 | ||
01afb7be | 3113 | cond = do_cond(c * 2 + f, dest, cb_msb, sv); |
43675d20 SS |
3114 | save_gpr(ctx, r, dest); |
3115 | tcg_temp_free(dest); | |
01afb7be | 3116 | return do_cbranch(ctx, disp, n, &cond); |
98cd9ca7 RH |
3117 | } |
3118 | ||
01afb7be RH |
3119 | static bool trans_addb(DisasContext *ctx, arg_addb *a) |
3120 | { | |
3121 | nullify_over(ctx); | |
3122 | return do_addb(ctx, a->r2, load_gpr(ctx, a->r1), a->c, a->f, a->n, a->disp); | |
3123 | } | |
3124 | ||
3125 | static bool trans_addbi(DisasContext *ctx, arg_addbi *a) | |
3126 | { | |
3127 | nullify_over(ctx); | |
3128 | return do_addb(ctx, a->r, load_const(ctx, a->i), a->c, a->f, a->n, a->disp); | |
3129 | } | |
3130 | ||
3131 | static bool trans_bb_sar(DisasContext *ctx, arg_bb_sar *a) | |
98cd9ca7 | 3132 | { |
eaa3783b | 3133 | TCGv_reg tmp, tcg_r; |
98cd9ca7 RH |
3134 | DisasCond cond; |
3135 | ||
3136 | nullify_over(ctx); | |
3137 | ||
3138 | tmp = tcg_temp_new(); | |
01afb7be RH |
3139 | tcg_r = load_gpr(ctx, a->r); |
3140 | tcg_gen_shl_reg(tmp, tcg_r, cpu_sar); | |
98cd9ca7 | 3141 | |
01afb7be | 3142 | cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); |
98cd9ca7 | 3143 | tcg_temp_free(tmp); |
01afb7be | 3144 | return do_cbranch(ctx, a->disp, a->n, &cond); |
98cd9ca7 RH |
3145 | } |
3146 | ||
01afb7be RH |
3147 | static bool trans_bb_imm(DisasContext *ctx, arg_bb_imm *a) |
3148 | { | |
3149 | TCGv_reg tmp, tcg_r; | |
3150 | DisasCond cond; | |
3151 | ||
3152 | nullify_over(ctx); | |
3153 | ||
3154 | tmp = tcg_temp_new(); | |
3155 | tcg_r = load_gpr(ctx, a->r); | |
3156 | tcg_gen_shli_reg(tmp, tcg_r, a->p); | |
3157 | ||
3158 | cond = cond_make_0(a->c ? TCG_COND_GE : TCG_COND_LT, tmp); | |
3159 | tcg_temp_free(tmp); | |
3160 | return do_cbranch(ctx, a->disp, a->n, &cond); | |
3161 | } | |
3162 | ||
3163 | static bool trans_movb(DisasContext *ctx, arg_movb *a) | |
98cd9ca7 | 3164 | { |
eaa3783b | 3165 | TCGv_reg dest; |
98cd9ca7 RH |
3166 | DisasCond cond; |
3167 | ||
3168 | nullify_over(ctx); | |
3169 | ||
01afb7be RH |
3170 | dest = dest_gpr(ctx, a->r2); |
3171 | if (a->r1 == 0) { | |
eaa3783b | 3172 | tcg_gen_movi_reg(dest, 0); |
98cd9ca7 | 3173 | } else { |
01afb7be | 3174 | tcg_gen_mov_reg(dest, cpu_gr[a->r1]); |
98cd9ca7 RH |
3175 | } |
3176 | ||
01afb7be RH |
3177 | cond = do_sed_cond(a->c, dest); |
3178 | return do_cbranch(ctx, a->disp, a->n, &cond); | |
3179 | } | |
3180 | ||
3181 | static bool trans_movbi(DisasContext *ctx, arg_movbi *a) | |
3182 | { | |
3183 | TCGv_reg dest; | |
3184 | DisasCond cond; | |
3185 | ||
3186 | nullify_over(ctx); | |
3187 | ||
3188 | dest = dest_gpr(ctx, a->r); | |
3189 | tcg_gen_movi_reg(dest, a->i); | |
3190 | ||
3191 | cond = do_sed_cond(a->c, dest); | |
3192 | return do_cbranch(ctx, a->disp, a->n, &cond); | |
98cd9ca7 RH |
3193 | } |
3194 | ||
30878590 | 3195 | static bool trans_shrpw_sar(DisasContext *ctx, arg_shrpw_sar *a) |
0b1347d2 | 3196 | { |
eaa3783b | 3197 | TCGv_reg dest; |
0b1347d2 | 3198 | |
30878590 | 3199 | if (a->c) { |
0b1347d2 RH |
3200 | nullify_over(ctx); |
3201 | } | |
3202 | ||
30878590 RH |
3203 | dest = dest_gpr(ctx, a->t); |
3204 | if (a->r1 == 0) { | |
3205 | tcg_gen_ext32u_reg(dest, load_gpr(ctx, a->r2)); | |
eaa3783b | 3206 | tcg_gen_shr_reg(dest, dest, cpu_sar); |
30878590 | 3207 | } else if (a->r1 == a->r2) { |
0b1347d2 | 3208 | TCGv_i32 t32 = tcg_temp_new_i32(); |
30878590 | 3209 | tcg_gen_trunc_reg_i32(t32, load_gpr(ctx, a->r2)); |
0b1347d2 | 3210 | tcg_gen_rotr_i32(t32, t32, cpu_sar); |
eaa3783b | 3211 | tcg_gen_extu_i32_reg(dest, t32); |
0b1347d2 RH |
3212 | tcg_temp_free_i32(t32); |
3213 | } else { | |
3214 | TCGv_i64 t = tcg_temp_new_i64(); | |
3215 | TCGv_i64 s = tcg_temp_new_i64(); | |
3216 | ||
30878590 | 3217 | tcg_gen_concat_reg_i64(t, load_gpr(ctx, a->r2), load_gpr(ctx, a->r1)); |
eaa3783b | 3218 | tcg_gen_extu_reg_i64(s, cpu_sar); |
0b1347d2 | 3219 | tcg_gen_shr_i64(t, t, s); |
eaa3783b | 3220 | tcg_gen_trunc_i64_reg(dest, t); |
0b1347d2 RH |
3221 | |
3222 | tcg_temp_free_i64(t); | |
3223 | tcg_temp_free_i64(s); | |
3224 | } | |
30878590 | 3225 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3226 | |
3227 | /* Install the new nullification. */ | |
3228 | cond_free(&ctx->null_cond); | |
30878590 RH |
3229 | if (a->c) { |
3230 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3231 | } |
31234768 | 3232 | return nullify_end(ctx); |
0b1347d2 RH |
3233 | } |
3234 | ||
30878590 | 3235 | static bool trans_shrpw_imm(DisasContext *ctx, arg_shrpw_imm *a) |
0b1347d2 | 3236 | { |
30878590 | 3237 | unsigned sa = 31 - a->cpos; |
eaa3783b | 3238 | TCGv_reg dest, t2; |
0b1347d2 | 3239 | |
30878590 | 3240 | if (a->c) { |
0b1347d2 RH |
3241 | nullify_over(ctx); |
3242 | } | |
3243 | ||
30878590 RH |
3244 | dest = dest_gpr(ctx, a->t); |
3245 | t2 = load_gpr(ctx, a->r2); | |
3246 | if (a->r1 == a->r2) { | |
0b1347d2 | 3247 | TCGv_i32 t32 = tcg_temp_new_i32(); |
eaa3783b | 3248 | tcg_gen_trunc_reg_i32(t32, t2); |
0b1347d2 | 3249 | tcg_gen_rotri_i32(t32, t32, sa); |
eaa3783b | 3250 | tcg_gen_extu_i32_reg(dest, t32); |
0b1347d2 | 3251 | tcg_temp_free_i32(t32); |
30878590 | 3252 | } else if (a->r1 == 0) { |
eaa3783b | 3253 | tcg_gen_extract_reg(dest, t2, sa, 32 - sa); |
0b1347d2 | 3254 | } else { |
eaa3783b RH |
3255 | TCGv_reg t0 = tcg_temp_new(); |
3256 | tcg_gen_extract_reg(t0, t2, sa, 32 - sa); | |
30878590 | 3257 | tcg_gen_deposit_reg(dest, t0, cpu_gr[a->r1], 32 - sa, sa); |
0b1347d2 RH |
3258 | tcg_temp_free(t0); |
3259 | } | |
30878590 | 3260 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3261 | |
3262 | /* Install the new nullification. */ | |
3263 | cond_free(&ctx->null_cond); | |
30878590 RH |
3264 | if (a->c) { |
3265 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3266 | } |
31234768 | 3267 | return nullify_end(ctx); |
0b1347d2 RH |
3268 | } |
3269 | ||
30878590 | 3270 | static bool trans_extrw_sar(DisasContext *ctx, arg_extrw_sar *a) |
0b1347d2 | 3271 | { |
30878590 | 3272 | unsigned len = 32 - a->clen; |
eaa3783b | 3273 | TCGv_reg dest, src, tmp; |
0b1347d2 | 3274 | |
30878590 | 3275 | if (a->c) { |
0b1347d2 RH |
3276 | nullify_over(ctx); |
3277 | } | |
3278 | ||
30878590 RH |
3279 | dest = dest_gpr(ctx, a->t); |
3280 | src = load_gpr(ctx, a->r); | |
0b1347d2 RH |
3281 | tmp = tcg_temp_new(); |
3282 | ||
3283 | /* Recall that SAR is using big-endian bit numbering. */ | |
eaa3783b | 3284 | tcg_gen_xori_reg(tmp, cpu_sar, TARGET_REGISTER_BITS - 1); |
30878590 | 3285 | if (a->se) { |
eaa3783b RH |
3286 | tcg_gen_sar_reg(dest, src, tmp); |
3287 | tcg_gen_sextract_reg(dest, dest, 0, len); | |
0b1347d2 | 3288 | } else { |
eaa3783b RH |
3289 | tcg_gen_shr_reg(dest, src, tmp); |
3290 | tcg_gen_extract_reg(dest, dest, 0, len); | |
0b1347d2 RH |
3291 | } |
3292 | tcg_temp_free(tmp); | |
30878590 | 3293 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3294 | |
3295 | /* Install the new nullification. */ | |
3296 | cond_free(&ctx->null_cond); | |
30878590 RH |
3297 | if (a->c) { |
3298 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3299 | } |
31234768 | 3300 | return nullify_end(ctx); |
0b1347d2 RH |
3301 | } |
3302 | ||
30878590 | 3303 | static bool trans_extrw_imm(DisasContext *ctx, arg_extrw_imm *a) |
0b1347d2 | 3304 | { |
30878590 RH |
3305 | unsigned len = 32 - a->clen; |
3306 | unsigned cpos = 31 - a->pos; | |
eaa3783b | 3307 | TCGv_reg dest, src; |
0b1347d2 | 3308 | |
30878590 | 3309 | if (a->c) { |
0b1347d2 RH |
3310 | nullify_over(ctx); |
3311 | } | |
3312 | ||
30878590 RH |
3313 | dest = dest_gpr(ctx, a->t); |
3314 | src = load_gpr(ctx, a->r); | |
3315 | if (a->se) { | |
eaa3783b | 3316 | tcg_gen_sextract_reg(dest, src, cpos, len); |
0b1347d2 | 3317 | } else { |
eaa3783b | 3318 | tcg_gen_extract_reg(dest, src, cpos, len); |
0b1347d2 | 3319 | } |
30878590 | 3320 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3321 | |
3322 | /* Install the new nullification. */ | |
3323 | cond_free(&ctx->null_cond); | |
30878590 RH |
3324 | if (a->c) { |
3325 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3326 | } |
31234768 | 3327 | return nullify_end(ctx); |
0b1347d2 RH |
3328 | } |
3329 | ||
30878590 | 3330 | static bool trans_depwi_imm(DisasContext *ctx, arg_depwi_imm *a) |
0b1347d2 | 3331 | { |
30878590 | 3332 | unsigned len = 32 - a->clen; |
eaa3783b RH |
3333 | target_sreg mask0, mask1; |
3334 | TCGv_reg dest; | |
0b1347d2 | 3335 | |
30878590 | 3336 | if (a->c) { |
0b1347d2 RH |
3337 | nullify_over(ctx); |
3338 | } | |
30878590 RH |
3339 | if (a->cpos + len > 32) { |
3340 | len = 32 - a->cpos; | |
0b1347d2 RH |
3341 | } |
3342 | ||
30878590 RH |
3343 | dest = dest_gpr(ctx, a->t); |
3344 | mask0 = deposit64(0, a->cpos, len, a->i); | |
3345 | mask1 = deposit64(-1, a->cpos, len, a->i); | |
0b1347d2 | 3346 | |
30878590 RH |
3347 | if (a->nz) { |
3348 | TCGv_reg src = load_gpr(ctx, a->t); | |
0b1347d2 | 3349 | if (mask1 != -1) { |
eaa3783b | 3350 | tcg_gen_andi_reg(dest, src, mask1); |
0b1347d2 RH |
3351 | src = dest; |
3352 | } | |
eaa3783b | 3353 | tcg_gen_ori_reg(dest, src, mask0); |
0b1347d2 | 3354 | } else { |
eaa3783b | 3355 | tcg_gen_movi_reg(dest, mask0); |
0b1347d2 | 3356 | } |
30878590 | 3357 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3358 | |
3359 | /* Install the new nullification. */ | |
3360 | cond_free(&ctx->null_cond); | |
30878590 RH |
3361 | if (a->c) { |
3362 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3363 | } |
31234768 | 3364 | return nullify_end(ctx); |
0b1347d2 RH |
3365 | } |
3366 | ||
30878590 | 3367 | static bool trans_depw_imm(DisasContext *ctx, arg_depw_imm *a) |
0b1347d2 | 3368 | { |
30878590 RH |
3369 | unsigned rs = a->nz ? a->t : 0; |
3370 | unsigned len = 32 - a->clen; | |
eaa3783b | 3371 | TCGv_reg dest, val; |
0b1347d2 | 3372 | |
30878590 | 3373 | if (a->c) { |
0b1347d2 RH |
3374 | nullify_over(ctx); |
3375 | } | |
30878590 RH |
3376 | if (a->cpos + len > 32) { |
3377 | len = 32 - a->cpos; | |
0b1347d2 RH |
3378 | } |
3379 | ||
30878590 RH |
3380 | dest = dest_gpr(ctx, a->t); |
3381 | val = load_gpr(ctx, a->r); | |
0b1347d2 | 3382 | if (rs == 0) { |
30878590 | 3383 | tcg_gen_deposit_z_reg(dest, val, a->cpos, len); |
0b1347d2 | 3384 | } else { |
30878590 | 3385 | tcg_gen_deposit_reg(dest, cpu_gr[rs], val, a->cpos, len); |
0b1347d2 | 3386 | } |
30878590 | 3387 | save_gpr(ctx, a->t, dest); |
0b1347d2 RH |
3388 | |
3389 | /* Install the new nullification. */ | |
3390 | cond_free(&ctx->null_cond); | |
30878590 RH |
3391 | if (a->c) { |
3392 | ctx->null_cond = do_sed_cond(a->c, dest); | |
0b1347d2 | 3393 | } |
31234768 | 3394 | return nullify_end(ctx); |
0b1347d2 RH |
3395 | } |
3396 | ||
30878590 RH |
3397 | static bool do_depw_sar(DisasContext *ctx, unsigned rt, unsigned c, |
3398 | unsigned nz, unsigned clen, TCGv_reg val) | |
0b1347d2 | 3399 | { |
0b1347d2 RH |
3400 | unsigned rs = nz ? rt : 0; |
3401 | unsigned len = 32 - clen; | |
30878590 | 3402 | TCGv_reg mask, tmp, shift, dest; |
0b1347d2 RH |
3403 | unsigned msb = 1U << (len - 1); |
3404 | ||
3405 | if (c) { | |
3406 | nullify_over(ctx); | |
3407 | } | |
3408 | ||
0b1347d2 RH |
3409 | dest = dest_gpr(ctx, rt); |
3410 | shift = tcg_temp_new(); | |
3411 | tmp = tcg_temp_new(); | |
3412 | ||
3413 | /* Convert big-endian bit numbering in SAR to left-shift. */ | |
eaa3783b | 3414 | tcg_gen_xori_reg(shift, cpu_sar, TARGET_REGISTER_BITS - 1); |
0b1347d2 | 3415 | |
eaa3783b RH |
3416 | mask = tcg_const_reg(msb + (msb - 1)); |
3417 | tcg_gen_and_reg(tmp, val, mask); | |
0b1347d2 | 3418 | if (rs) { |
eaa3783b RH |
3419 | tcg_gen_shl_reg(mask, mask, shift); |
3420 | tcg_gen_shl_reg(tmp, tmp, shift); | |
3421 | tcg_gen_andc_reg(dest, cpu_gr[rs], mask); | |
3422 | tcg_gen_or_reg(dest, dest, tmp); | |
0b1347d2 | 3423 | } else { |
eaa3783b | 3424 | tcg_gen_shl_reg(dest, tmp, shift); |
0b1347d2 RH |
3425 | } |
3426 | tcg_temp_free(shift); | |
3427 | tcg_temp_free(mask); | |
3428 | tcg_temp_free(tmp); | |
3429 | save_gpr(ctx, rt, dest); | |
3430 | ||
3431 | /* Install the new nullification. */ | |
3432 | cond_free(&ctx->null_cond); | |
3433 | if (c) { | |
3434 | ctx->null_cond = do_sed_cond(c, dest); | |
3435 | } | |
31234768 | 3436 | return nullify_end(ctx); |
0b1347d2 RH |
3437 | } |
3438 | ||
30878590 RH |
3439 | static bool trans_depw_sar(DisasContext *ctx, arg_depw_sar *a) |
3440 | { | |
3441 | return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_gpr(ctx, a->r)); | |
3442 | } | |
3443 | ||
3444 | static bool trans_depwi_sar(DisasContext *ctx, arg_depwi_sar *a) | |
3445 | { | |
3446 | return do_depw_sar(ctx, a->t, a->c, a->nz, a->clen, load_const(ctx, a->i)); | |
3447 | } | |
0b1347d2 | 3448 | |
8340f534 | 3449 | static bool trans_be(DisasContext *ctx, arg_be *a) |
98cd9ca7 | 3450 | { |
660eefe1 | 3451 | TCGv_reg tmp; |
98cd9ca7 | 3452 | |
c301f34e | 3453 | #ifdef CONFIG_USER_ONLY |
98cd9ca7 RH |
3454 | /* ??? It seems like there should be a good way of using |
3455 | "be disp(sr2, r0)", the canonical gateway entry mechanism | |
3456 | to our advantage. But that appears to be inconvenient to | |
3457 | manage along side branch delay slots. Therefore we handle | |
3458 | entry into the gateway page via absolute address. */ | |
98cd9ca7 RH |
3459 | /* Since we don't implement spaces, just branch. Do notice the special |
3460 | case of "be disp(*,r0)" using a direct branch to disp, so that we can | |
3461 | goto_tb to the TB containing the syscall. */ | |
8340f534 RH |
3462 | if (a->b == 0) { |
3463 | return do_dbranch(ctx, a->disp, a->l, a->n); | |
98cd9ca7 | 3464 | } |
c301f34e | 3465 | #else |
c301f34e | 3466 | nullify_over(ctx); |
660eefe1 RH |
3467 | #endif |
3468 | ||
3469 | tmp = get_temp(ctx); | |
8340f534 | 3470 | tcg_gen_addi_reg(tmp, load_gpr(ctx, a->b), a->disp); |
660eefe1 | 3471 | tmp = do_ibranch_priv(ctx, tmp); |
c301f34e RH |
3472 | |
3473 | #ifdef CONFIG_USER_ONLY | |
8340f534 | 3474 | return do_ibranch(ctx, tmp, a->l, a->n); |
c301f34e RH |
3475 | #else |
3476 | TCGv_i64 new_spc = tcg_temp_new_i64(); | |
3477 | ||
8340f534 RH |
3478 | load_spr(ctx, new_spc, a->sp); |
3479 | if (a->l) { | |
c301f34e RH |
3480 | copy_iaoq_entry(cpu_gr[31], ctx->iaoq_n, ctx->iaoq_n_var); |
3481 | tcg_gen_mov_i64(cpu_sr[0], cpu_iasq_f); | |
3482 | } | |
8340f534 | 3483 | if (a->n && use_nullify_skip(ctx)) { |
c301f34e RH |
3484 | tcg_gen_mov_reg(cpu_iaoq_f, tmp); |
3485 | tcg_gen_addi_reg(cpu_iaoq_b, cpu_iaoq_f, 4); | |
3486 | tcg_gen_mov_i64(cpu_iasq_f, new_spc); | |
3487 | tcg_gen_mov_i64(cpu_iasq_b, cpu_iasq_f); | |
3488 | } else { | |
3489 | copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); | |
3490 | if (ctx->iaoq_b == -1) { | |
3491 | tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); | |
3492 | } | |
3493 | tcg_gen_mov_reg(cpu_iaoq_b, tmp); | |
3494 | tcg_gen_mov_i64(cpu_iasq_b, new_spc); | |
8340f534 | 3495 | nullify_set(ctx, a->n); |
c301f34e RH |
3496 | } |
3497 | tcg_temp_free_i64(new_spc); | |
3498 | tcg_gen_lookup_and_goto_ptr(); | |
31234768 RH |
3499 | ctx->base.is_jmp = DISAS_NORETURN; |
3500 | return nullify_end(ctx); | |
c301f34e | 3501 | #endif |
98cd9ca7 RH |
3502 | } |
3503 | ||
8340f534 | 3504 | static bool trans_bl(DisasContext *ctx, arg_bl *a) |
98cd9ca7 | 3505 | { |
8340f534 | 3506 | return do_dbranch(ctx, iaoq_dest(ctx, a->disp), a->l, a->n); |
98cd9ca7 RH |
3507 | } |
3508 | ||
8340f534 | 3509 | static bool trans_b_gate(DisasContext *ctx, arg_b_gate *a) |
43e05652 | 3510 | { |
8340f534 | 3511 | target_ureg dest = iaoq_dest(ctx, a->disp); |
43e05652 | 3512 | |
6e5f5300 SS |
3513 | nullify_over(ctx); |
3514 | ||
43e05652 RH |
3515 | /* Make sure the caller hasn't done something weird with the queue. |
3516 | * ??? This is not quite the same as the PSW[B] bit, which would be | |
3517 | * expensive to track. Real hardware will trap for | |
3518 | * b gateway | |
3519 | * b gateway+4 (in delay slot of first branch) | |
3520 | * However, checking for a non-sequential instruction queue *will* | |
3521 | * diagnose the security hole | |
3522 | * b gateway | |
3523 | * b evil | |
3524 | * in which instructions at evil would run with increased privs. | |
3525 | */ | |
3526 | if (ctx->iaoq_b == -1 || ctx->iaoq_b != ctx->iaoq_f + 4) { | |
3527 | return gen_illegal(ctx); | |
3528 | } | |
3529 | ||
3530 | #ifndef CONFIG_USER_ONLY | |
3531 | if (ctx->tb_flags & PSW_C) { | |
3532 | CPUHPPAState *env = ctx->cs->env_ptr; | |
3533 | int type = hppa_artype_for_page(env, ctx->base.pc_next); | |
3534 | /* If we could not find a TLB entry, then we need to generate an | |
3535 | ITLB miss exception so the kernel will provide it. | |
3536 | The resulting TLB fill operation will invalidate this TB and | |
3537 | we will re-translate, at which point we *will* be able to find | |
3538 | the TLB entry and determine if this is in fact a gateway page. */ | |
3539 | if (type < 0) { | |
31234768 RH |
3540 | gen_excp(ctx, EXCP_ITLB_MISS); |
3541 | return true; | |
43e05652 RH |
3542 | } |
3543 | /* No change for non-gateway pages or for priv decrease. */ | |
3544 | if (type >= 4 && type - 4 < ctx->privilege) { | |
3545 | dest = deposit32(dest, 0, 2, type - 4); | |
3546 | } | |
3547 | } else { | |
3548 | dest &= -4; /* priv = 0 */ | |
3549 | } | |
3550 | #endif | |
3551 | ||
6e5f5300 SS |
3552 | if (a->l) { |
3553 | TCGv_reg tmp = dest_gpr(ctx, a->l); | |
3554 | if (ctx->privilege < 3) { | |
3555 | tcg_gen_andi_reg(tmp, tmp, -4); | |
3556 | } | |
3557 | tcg_gen_ori_reg(tmp, tmp, ctx->privilege); | |
3558 | save_gpr(ctx, a->l, tmp); | |
3559 | } | |
3560 | ||
3561 | return do_dbranch(ctx, dest, 0, a->n); | |
43e05652 RH |
3562 | } |
3563 | ||
8340f534 | 3564 | static bool trans_blr(DisasContext *ctx, arg_blr *a) |
98cd9ca7 | 3565 | { |
b35aec85 RH |
3566 | if (a->x) { |
3567 | TCGv_reg tmp = get_temp(ctx); | |
3568 | tcg_gen_shli_reg(tmp, load_gpr(ctx, a->x), 3); | |
3569 | tcg_gen_addi_reg(tmp, tmp, ctx->iaoq_f + 8); | |
3570 | /* The computation here never changes privilege level. */ | |
3571 | return do_ibranch(ctx, tmp, a->l, a->n); | |
3572 | } else { | |
3573 | /* BLR R0,RX is a good way to load PC+8 into RX. */ | |
3574 | return do_dbranch(ctx, ctx->iaoq_f + 8, a->l, a->n); | |
3575 | } | |
98cd9ca7 RH |
3576 | } |
3577 | ||
8340f534 | 3578 | static bool trans_bv(DisasContext *ctx, arg_bv *a) |
98cd9ca7 | 3579 | { |
eaa3783b | 3580 | TCGv_reg dest; |
98cd9ca7 | 3581 | |
8340f534 RH |
3582 | if (a->x == 0) { |
3583 | dest = load_gpr(ctx, a->b); | |
98cd9ca7 RH |
3584 | } else { |
3585 | dest = get_temp(ctx); | |
8340f534 RH |
3586 | tcg_gen_shli_reg(dest, load_gpr(ctx, a->x), 3); |
3587 | tcg_gen_add_reg(dest, dest, load_gpr(ctx, a->b)); | |
98cd9ca7 | 3588 | } |
660eefe1 | 3589 | dest = do_ibranch_priv(ctx, dest); |
8340f534 | 3590 | return do_ibranch(ctx, dest, 0, a->n); |
98cd9ca7 RH |
3591 | } |
3592 | ||
8340f534 | 3593 | static bool trans_bve(DisasContext *ctx, arg_bve *a) |
98cd9ca7 | 3594 | { |
660eefe1 | 3595 | TCGv_reg dest; |
98cd9ca7 | 3596 | |
c301f34e | 3597 | #ifdef CONFIG_USER_ONLY |
8340f534 RH |
3598 | dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); |
3599 | return do_ibranch(ctx, dest, a->l, a->n); | |
c301f34e RH |
3600 | #else |
3601 | nullify_over(ctx); | |
8340f534 | 3602 | dest = do_ibranch_priv(ctx, load_gpr(ctx, a->b)); |
c301f34e RH |
3603 | |
3604 | copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_b, cpu_iaoq_b); | |
3605 | if (ctx->iaoq_b == -1) { | |
3606 | tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); | |
3607 | } | |
3608 | copy_iaoq_entry(cpu_iaoq_b, -1, dest); | |
3609 | tcg_gen_mov_i64(cpu_iasq_b, space_select(ctx, 0, dest)); | |
8340f534 RH |
3610 | if (a->l) { |
3611 | copy_iaoq_entry(cpu_gr[a->l], ctx->iaoq_n, ctx->iaoq_n_var); | |
c301f34e | 3612 | } |
8340f534 | 3613 | nullify_set(ctx, a->n); |
c301f34e | 3614 | tcg_gen_lookup_and_goto_ptr(); |
31234768 RH |
3615 | ctx->base.is_jmp = DISAS_NORETURN; |
3616 | return nullify_end(ctx); | |
c301f34e | 3617 | #endif |
98cd9ca7 RH |
3618 | } |
3619 | ||
1ca74648 RH |
3620 | /* |
3621 | * Float class 0 | |
3622 | */ | |
ebe9383c | 3623 | |
1ca74648 | 3624 | static void gen_fcpy_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) |
ebe9383c | 3625 | { |
1ca74648 | 3626 | tcg_gen_mov_i32(dst, src); |
ebe9383c RH |
3627 | } |
3628 | ||
1ca74648 | 3629 | static bool trans_fcpy_f(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3630 | { |
1ca74648 | 3631 | return do_fop_wew(ctx, a->t, a->r, gen_fcpy_f); |
ebe9383c RH |
3632 | } |
3633 | ||
1ca74648 | 3634 | static void gen_fcpy_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) |
ebe9383c | 3635 | { |
1ca74648 | 3636 | tcg_gen_mov_i64(dst, src); |
ebe9383c RH |
3637 | } |
3638 | ||
1ca74648 | 3639 | static bool trans_fcpy_d(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3640 | { |
1ca74648 | 3641 | return do_fop_ded(ctx, a->t, a->r, gen_fcpy_d); |
ebe9383c RH |
3642 | } |
3643 | ||
1ca74648 | 3644 | static void gen_fabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) |
ebe9383c | 3645 | { |
1ca74648 | 3646 | tcg_gen_andi_i32(dst, src, INT32_MAX); |
ebe9383c RH |
3647 | } |
3648 | ||
1ca74648 | 3649 | static bool trans_fabs_f(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3650 | { |
1ca74648 | 3651 | return do_fop_wew(ctx, a->t, a->r, gen_fabs_f); |
ebe9383c RH |
3652 | } |
3653 | ||
1ca74648 | 3654 | static void gen_fabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) |
ebe9383c | 3655 | { |
1ca74648 | 3656 | tcg_gen_andi_i64(dst, src, INT64_MAX); |
ebe9383c RH |
3657 | } |
3658 | ||
1ca74648 | 3659 | static bool trans_fabs_d(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3660 | { |
1ca74648 | 3661 | return do_fop_ded(ctx, a->t, a->r, gen_fabs_d); |
ebe9383c RH |
3662 | } |
3663 | ||
1ca74648 | 3664 | static bool trans_fsqrt_f(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3665 | { |
1ca74648 | 3666 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fsqrt_s); |
ebe9383c RH |
3667 | } |
3668 | ||
1ca74648 | 3669 | static bool trans_fsqrt_d(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3670 | { |
1ca74648 | 3671 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fsqrt_d); |
ebe9383c RH |
3672 | } |
3673 | ||
1ca74648 | 3674 | static bool trans_frnd_f(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3675 | { |
1ca74648 | 3676 | return do_fop_wew(ctx, a->t, a->r, gen_helper_frnd_s); |
ebe9383c RH |
3677 | } |
3678 | ||
1ca74648 | 3679 | static bool trans_frnd_d(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3680 | { |
1ca74648 | 3681 | return do_fop_ded(ctx, a->t, a->r, gen_helper_frnd_d); |
ebe9383c RH |
3682 | } |
3683 | ||
1ca74648 | 3684 | static void gen_fneg_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) |
ebe9383c | 3685 | { |
1ca74648 | 3686 | tcg_gen_xori_i32(dst, src, INT32_MIN); |
ebe9383c RH |
3687 | } |
3688 | ||
1ca74648 | 3689 | static bool trans_fneg_f(DisasContext *ctx, arg_fclass01 *a) |
ebe9383c | 3690 | { |
1ca74648 | 3691 | return do_fop_wew(ctx, a->t, a->r, gen_fneg_f); |
ebe9383c RH |
3692 | } |
3693 | ||
3694 | static void gen_fneg_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) | |
3695 | { | |
3696 | tcg_gen_xori_i64(dst, src, INT64_MIN); | |
3697 | } | |
3698 | ||
1ca74648 RH |
3699 | static bool trans_fneg_d(DisasContext *ctx, arg_fclass01 *a) |
3700 | { | |
3701 | return do_fop_ded(ctx, a->t, a->r, gen_fneg_d); | |
3702 | } | |
3703 | ||
3704 | static void gen_fnegabs_f(TCGv_i32 dst, TCGv_env unused, TCGv_i32 src) | |
ebe9383c RH |
3705 | { |
3706 | tcg_gen_ori_i32(dst, src, INT32_MIN); | |
3707 | } | |
3708 | ||
1ca74648 RH |
3709 | static bool trans_fnegabs_f(DisasContext *ctx, arg_fclass01 *a) |
3710 | { | |
3711 | return do_fop_wew(ctx, a->t, a->r, gen_fnegabs_f); | |
3712 | } | |
3713 | ||
ebe9383c RH |
3714 | static void gen_fnegabs_d(TCGv_i64 dst, TCGv_env unused, TCGv_i64 src) |
3715 | { | |
3716 | tcg_gen_ori_i64(dst, src, INT64_MIN); | |
3717 | } | |
3718 | ||
1ca74648 RH |
3719 | static bool trans_fnegabs_d(DisasContext *ctx, arg_fclass01 *a) |
3720 | { | |
3721 | return do_fop_ded(ctx, a->t, a->r, gen_fnegabs_d); | |
3722 | } | |
3723 | ||
3724 | /* | |
3725 | * Float class 1 | |
3726 | */ | |
3727 | ||
3728 | static bool trans_fcnv_d_f(DisasContext *ctx, arg_fclass01 *a) | |
3729 | { | |
3730 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_s); | |
3731 | } | |
3732 | ||
3733 | static bool trans_fcnv_f_d(DisasContext *ctx, arg_fclass01 *a) | |
3734 | { | |
3735 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_d); | |
3736 | } | |
3737 | ||
3738 | static bool trans_fcnv_w_f(DisasContext *ctx, arg_fclass01 *a) | |
3739 | { | |
3740 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_w_s); | |
3741 | } | |
3742 | ||
3743 | static bool trans_fcnv_q_f(DisasContext *ctx, arg_fclass01 *a) | |
3744 | { | |
3745 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_dw_s); | |
3746 | } | |
3747 | ||
3748 | static bool trans_fcnv_w_d(DisasContext *ctx, arg_fclass01 *a) | |
3749 | { | |
3750 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_w_d); | |
3751 | } | |
3752 | ||
3753 | static bool trans_fcnv_q_d(DisasContext *ctx, arg_fclass01 *a) | |
3754 | { | |
3755 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_dw_d); | |
3756 | } | |
3757 | ||
3758 | static bool trans_fcnv_f_w(DisasContext *ctx, arg_fclass01 *a) | |
3759 | { | |
3760 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_w); | |
3761 | } | |
3762 | ||
3763 | static bool trans_fcnv_d_w(DisasContext *ctx, arg_fclass01 *a) | |
3764 | { | |
3765 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_w); | |
3766 | } | |
3767 | ||
3768 | static bool trans_fcnv_f_q(DisasContext *ctx, arg_fclass01 *a) | |
3769 | { | |
3770 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_dw); | |
3771 | } | |
3772 | ||
3773 | static bool trans_fcnv_d_q(DisasContext *ctx, arg_fclass01 *a) | |
3774 | { | |
3775 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_dw); | |
3776 | } | |
3777 | ||
3778 | static bool trans_fcnv_t_f_w(DisasContext *ctx, arg_fclass01 *a) | |
3779 | { | |
3780 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_w); | |
3781 | } | |
3782 | ||
3783 | static bool trans_fcnv_t_d_w(DisasContext *ctx, arg_fclass01 *a) | |
3784 | { | |
3785 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_w); | |
3786 | } | |
3787 | ||
3788 | static bool trans_fcnv_t_f_q(DisasContext *ctx, arg_fclass01 *a) | |
3789 | { | |
3790 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_dw); | |
3791 | } | |
3792 | ||
3793 | static bool trans_fcnv_t_d_q(DisasContext *ctx, arg_fclass01 *a) | |
3794 | { | |
3795 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_dw); | |
3796 | } | |
3797 | ||
3798 | static bool trans_fcnv_uw_f(DisasContext *ctx, arg_fclass01 *a) | |
3799 | { | |
3800 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_uw_s); | |
3801 | } | |
3802 | ||
3803 | static bool trans_fcnv_uq_f(DisasContext *ctx, arg_fclass01 *a) | |
3804 | { | |
3805 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_udw_s); | |
3806 | } | |
3807 | ||
3808 | static bool trans_fcnv_uw_d(DisasContext *ctx, arg_fclass01 *a) | |
3809 | { | |
3810 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_uw_d); | |
3811 | } | |
3812 | ||
3813 | static bool trans_fcnv_uq_d(DisasContext *ctx, arg_fclass01 *a) | |
3814 | { | |
3815 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_udw_d); | |
3816 | } | |
3817 | ||
3818 | static bool trans_fcnv_f_uw(DisasContext *ctx, arg_fclass01 *a) | |
3819 | { | |
3820 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_s_uw); | |
3821 | } | |
3822 | ||
3823 | static bool trans_fcnv_d_uw(DisasContext *ctx, arg_fclass01 *a) | |
3824 | { | |
3825 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_d_uw); | |
3826 | } | |
3827 | ||
3828 | static bool trans_fcnv_f_uq(DisasContext *ctx, arg_fclass01 *a) | |
3829 | { | |
3830 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_s_udw); | |
3831 | } | |
3832 | ||
3833 | static bool trans_fcnv_d_uq(DisasContext *ctx, arg_fclass01 *a) | |
3834 | { | |
3835 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_d_udw); | |
3836 | } | |
3837 | ||
3838 | static bool trans_fcnv_t_f_uw(DisasContext *ctx, arg_fclass01 *a) | |
3839 | { | |
3840 | return do_fop_wew(ctx, a->t, a->r, gen_helper_fcnv_t_s_uw); | |
3841 | } | |
3842 | ||
3843 | static bool trans_fcnv_t_d_uw(DisasContext *ctx, arg_fclass01 *a) | |
3844 | { | |
3845 | return do_fop_wed(ctx, a->t, a->r, gen_helper_fcnv_t_d_uw); | |
3846 | } | |
3847 | ||
3848 | static bool trans_fcnv_t_f_uq(DisasContext *ctx, arg_fclass01 *a) | |
3849 | { | |
3850 | return do_fop_dew(ctx, a->t, a->r, gen_helper_fcnv_t_s_udw); | |
3851 | } | |
3852 | ||
3853 | static bool trans_fcnv_t_d_uq(DisasContext *ctx, arg_fclass01 *a) | |
3854 | { | |
3855 | return do_fop_ded(ctx, a->t, a->r, gen_helper_fcnv_t_d_udw); | |
3856 | } | |
3857 | ||
3858 | /* | |
3859 | * Float class 2 | |
3860 | */ | |
3861 | ||
3862 | static bool trans_fcmp_f(DisasContext *ctx, arg_fclass2 *a) | |
ebe9383c RH |
3863 | { |
3864 | TCGv_i32 ta, tb, tc, ty; | |
3865 | ||
3866 | nullify_over(ctx); | |
3867 | ||
1ca74648 RH |
3868 | ta = load_frw0_i32(a->r1); |
3869 | tb = load_frw0_i32(a->r2); | |
3870 | ty = tcg_const_i32(a->y); | |
3871 | tc = tcg_const_i32(a->c); | |
ebe9383c RH |
3872 | |
3873 | gen_helper_fcmp_s(cpu_env, ta, tb, ty, tc); | |
3874 | ||
3875 | tcg_temp_free_i32(ta); | |
3876 | tcg_temp_free_i32(tb); | |
3877 | tcg_temp_free_i32(ty); | |
3878 | tcg_temp_free_i32(tc); | |
3879 | ||
1ca74648 | 3880 | return nullify_end(ctx); |
ebe9383c RH |
3881 | } |
3882 | ||
1ca74648 | 3883 | static bool trans_fcmp_d(DisasContext *ctx, arg_fclass2 *a) |
ebe9383c | 3884 | { |
ebe9383c RH |
3885 | TCGv_i64 ta, tb; |
3886 | TCGv_i32 tc, ty; | |
3887 | ||
3888 | nullify_over(ctx); | |
3889 | ||
1ca74648 RH |
3890 | ta = load_frd0(a->r1); |
3891 | tb = load_frd0(a->r2); | |
3892 | ty = tcg_const_i32(a->y); | |
3893 | tc = tcg_const_i32(a->c); | |
ebe9383c RH |
3894 | |
3895 | gen_helper_fcmp_d(cpu_env, ta, tb, ty, tc); | |
3896 | ||
3897 | tcg_temp_free_i64(ta); | |
3898 | tcg_temp_free_i64(tb); | |
3899 | tcg_temp_free_i32(ty); | |
3900 | tcg_temp_free_i32(tc); | |
3901 | ||
31234768 | 3902 | return nullify_end(ctx); |
ebe9383c RH |
3903 | } |
3904 | ||
1ca74648 | 3905 | static bool trans_ftest(DisasContext *ctx, arg_ftest *a) |
ebe9383c | 3906 | { |
eaa3783b | 3907 | TCGv_reg t; |
ebe9383c RH |
3908 | |
3909 | nullify_over(ctx); | |
3910 | ||
1ca74648 | 3911 | t = get_temp(ctx); |
eaa3783b | 3912 | tcg_gen_ld32u_reg(t, cpu_env, offsetof(CPUHPPAState, fr0_shadow)); |
ebe9383c | 3913 | |
1ca74648 RH |
3914 | if (a->y == 1) { |
3915 | int mask; | |
3916 | bool inv = false; | |
3917 | ||
3918 | switch (a->c) { | |
3919 | case 0: /* simple */ | |
3920 | tcg_gen_andi_reg(t, t, 0x4000000); | |
3921 | ctx->null_cond = cond_make_0(TCG_COND_NE, t); | |
3922 | goto done; | |
3923 | case 2: /* rej */ | |
3924 | inv = true; | |
3925 | /* fallthru */ | |
3926 | case 1: /* acc */ | |
3927 | mask = 0x43ff800; | |
3928 | break; | |
3929 | case 6: /* rej8 */ | |
3930 | inv = true; | |
3931 | /* fallthru */ | |
3932 | case 5: /* acc8 */ | |
3933 | mask = 0x43f8000; | |
3934 | break; | |
3935 | case 9: /* acc6 */ | |
3936 | mask = 0x43e0000; | |
3937 | break; | |
3938 | case 13: /* acc4 */ | |
3939 | mask = 0x4380000; | |
3940 | break; | |
3941 | case 17: /* acc2 */ | |
3942 | mask = 0x4200000; | |
3943 | break; | |
3944 | default: | |
3945 | gen_illegal(ctx); | |
3946 | return true; | |
3947 | } | |
3948 | if (inv) { | |
3949 | TCGv_reg c = load_const(ctx, mask); | |
3950 | tcg_gen_or_reg(t, t, c); | |
3951 | ctx->null_cond = cond_make(TCG_COND_EQ, t, c); | |
3952 | } else { | |
3953 | tcg_gen_andi_reg(t, t, mask); | |
3954 | ctx->null_cond = cond_make_0(TCG_COND_EQ, t); | |
3955 | } | |
3956 | } else { | |
3957 | unsigned cbit = (a->y ^ 1) - 1; | |
3958 | ||
3959 | tcg_gen_extract_reg(t, t, 21 - cbit, 1); | |
3960 | ctx->null_cond = cond_make_0(TCG_COND_NE, t); | |
3961 | tcg_temp_free(t); | |
3962 | } | |
3963 | ||
3964 | done: | |
31234768 | 3965 | return nullify_end(ctx); |
ebe9383c RH |
3966 | } |
3967 | ||
1ca74648 RH |
3968 | /* |
3969 | * Float class 2 | |
3970 | */ | |
3971 | ||
3972 | static bool trans_fadd_f(DisasContext *ctx, arg_fclass3 *a) | |
ebe9383c | 3973 | { |
1ca74648 RH |
3974 | return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fadd_s); |
3975 | } | |
ebe9383c | 3976 | |
1ca74648 RH |
3977 | static bool trans_fadd_d(DisasContext *ctx, arg_fclass3 *a) |
3978 | { | |
3979 | return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fadd_d); | |
3980 | } | |
ebe9383c | 3981 | |
1ca74648 RH |
3982 | static bool trans_fsub_f(DisasContext *ctx, arg_fclass3 *a) |
3983 | { | |
3984 | return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fsub_s); | |
3985 | } | |
ebe9383c | 3986 | |
1ca74648 RH |
3987 | static bool trans_fsub_d(DisasContext *ctx, arg_fclass3 *a) |
3988 | { | |
3989 | return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fsub_d); | |
ebe9383c RH |
3990 | } |
3991 | ||
1ca74648 | 3992 | static bool trans_fmpy_f(DisasContext *ctx, arg_fclass3 *a) |
ebe9383c | 3993 | { |
1ca74648 RH |
3994 | return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_s); |
3995 | } | |
3996 | ||
3997 | static bool trans_fmpy_d(DisasContext *ctx, arg_fclass3 *a) | |
3998 | { | |
3999 | return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fmpy_d); | |
4000 | } | |
4001 | ||
4002 | static bool trans_fdiv_f(DisasContext *ctx, arg_fclass3 *a) | |
4003 | { | |
4004 | return do_fop_weww(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_s); | |
4005 | } | |
4006 | ||
4007 | static bool trans_fdiv_d(DisasContext *ctx, arg_fclass3 *a) | |
4008 | { | |
4009 | return do_fop_dedd(ctx, a->t, a->r1, a->r2, gen_helper_fdiv_d); | |
4010 | } | |
4011 | ||
4012 | static bool trans_xmpyu(DisasContext *ctx, arg_xmpyu *a) | |
4013 | { | |
4014 | TCGv_i64 x, y; | |
ebe9383c RH |
4015 | |
4016 | nullify_over(ctx); | |
4017 | ||
1ca74648 RH |
4018 | x = load_frw0_i64(a->r1); |
4019 | y = load_frw0_i64(a->r2); | |
4020 | tcg_gen_mul_i64(x, x, y); | |
4021 | save_frd(a->t, x); | |
4022 | tcg_temp_free_i64(x); | |
4023 | tcg_temp_free_i64(y); | |
ebe9383c | 4024 | |
31234768 | 4025 | return nullify_end(ctx); |
ebe9383c RH |
4026 | } |
4027 | ||
ebe9383c RH |
4028 | /* Convert the fmpyadd single-precision register encodings to standard. */ |
4029 | static inline int fmpyadd_s_reg(unsigned r) | |
4030 | { | |
4031 | return (r & 16) * 2 + 16 + (r & 15); | |
4032 | } | |
4033 | ||
b1e2af57 | 4034 | static bool do_fmpyadd_s(DisasContext *ctx, arg_mpyadd *a, bool is_sub) |
ebe9383c | 4035 | { |
b1e2af57 RH |
4036 | int tm = fmpyadd_s_reg(a->tm); |
4037 | int ra = fmpyadd_s_reg(a->ra); | |
4038 | int ta = fmpyadd_s_reg(a->ta); | |
4039 | int rm2 = fmpyadd_s_reg(a->rm2); | |
4040 | int rm1 = fmpyadd_s_reg(a->rm1); | |
ebe9383c RH |
4041 | |
4042 | nullify_over(ctx); | |
4043 | ||
b1e2af57 RH |
4044 | do_fop_weww(ctx, tm, rm1, rm2, gen_helper_fmpy_s); |
4045 | do_fop_weww(ctx, ta, ta, ra, | |
4046 | is_sub ? gen_helper_fsub_s : gen_helper_fadd_s); | |
ebe9383c | 4047 | |
31234768 | 4048 | return nullify_end(ctx); |
ebe9383c RH |
4049 | } |
4050 | ||
b1e2af57 RH |
4051 | static bool trans_fmpyadd_f(DisasContext *ctx, arg_mpyadd *a) |
4052 | { | |
4053 | return do_fmpyadd_s(ctx, a, false); | |
4054 | } | |
4055 | ||
4056 | static bool trans_fmpysub_f(DisasContext *ctx, arg_mpyadd *a) | |
4057 | { | |
4058 | return do_fmpyadd_s(ctx, a, true); | |
4059 | } | |
4060 | ||
4061 | static bool do_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a, bool is_sub) | |
4062 | { | |
4063 | nullify_over(ctx); | |
4064 | ||
4065 | do_fop_dedd(ctx, a->tm, a->rm1, a->rm2, gen_helper_fmpy_d); | |
4066 | do_fop_dedd(ctx, a->ta, a->ta, a->ra, | |
4067 | is_sub ? gen_helper_fsub_d : gen_helper_fadd_d); | |
4068 | ||
4069 | return nullify_end(ctx); | |
4070 | } | |
4071 | ||
4072 | static bool trans_fmpyadd_d(DisasContext *ctx, arg_mpyadd *a) | |
4073 | { | |
4074 | return do_fmpyadd_d(ctx, a, false); | |
4075 | } | |
4076 | ||
4077 | static bool trans_fmpysub_d(DisasContext *ctx, arg_mpyadd *a) | |
4078 | { | |
4079 | return do_fmpyadd_d(ctx, a, true); | |
4080 | } | |
4081 | ||
c3bad4f8 | 4082 | static bool trans_fmpyfadd_f(DisasContext *ctx, arg_fmpyfadd_f *a) |
ebe9383c | 4083 | { |
c3bad4f8 | 4084 | TCGv_i32 x, y, z; |
ebe9383c RH |
4085 | |
4086 | nullify_over(ctx); | |
c3bad4f8 RH |
4087 | x = load_frw0_i32(a->rm1); |
4088 | y = load_frw0_i32(a->rm2); | |
4089 | z = load_frw0_i32(a->ra3); | |
ebe9383c | 4090 | |
c3bad4f8 RH |
4091 | if (a->neg) { |
4092 | gen_helper_fmpynfadd_s(x, cpu_env, x, y, z); | |
ebe9383c | 4093 | } else { |
c3bad4f8 | 4094 | gen_helper_fmpyfadd_s(x, cpu_env, x, y, z); |
ebe9383c RH |
4095 | } |
4096 | ||
c3bad4f8 RH |
4097 | tcg_temp_free_i32(y); |
4098 | tcg_temp_free_i32(z); | |
4099 | save_frw_i32(a->t, x); | |
4100 | tcg_temp_free_i32(x); | |
31234768 | 4101 | return nullify_end(ctx); |
ebe9383c RH |
4102 | } |
4103 | ||
c3bad4f8 | 4104 | static bool trans_fmpyfadd_d(DisasContext *ctx, arg_fmpyfadd_d *a) |
ebe9383c | 4105 | { |
c3bad4f8 | 4106 | TCGv_i64 x, y, z; |
ebe9383c RH |
4107 | |
4108 | nullify_over(ctx); | |
c3bad4f8 RH |
4109 | x = load_frd0(a->rm1); |
4110 | y = load_frd0(a->rm2); | |
4111 | z = load_frd0(a->ra3); | |
ebe9383c | 4112 | |
c3bad4f8 RH |
4113 | if (a->neg) { |
4114 | gen_helper_fmpynfadd_d(x, cpu_env, x, y, z); | |
ebe9383c | 4115 | } else { |
c3bad4f8 | 4116 | gen_helper_fmpyfadd_d(x, cpu_env, x, y, z); |
ebe9383c RH |
4117 | } |
4118 | ||
c3bad4f8 RH |
4119 | tcg_temp_free_i64(y); |
4120 | tcg_temp_free_i64(z); | |
4121 | save_frd(a->t, x); | |
4122 | tcg_temp_free_i64(x); | |
31234768 | 4123 | return nullify_end(ctx); |
ebe9383c RH |
4124 | } |
4125 | ||
15da177b SS |
4126 | static bool trans_diag(DisasContext *ctx, arg_diag *a) |
4127 | { | |
4128 | qemu_log_mask(LOG_UNIMP, "DIAG opcode ignored\n"); | |
4129 | cond_free(&ctx->null_cond); | |
4130 | return true; | |
4131 | } | |
4132 | ||
b542683d | 4133 | static void hppa_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) |
61766fe9 | 4134 | { |
51b061fb | 4135 | DisasContext *ctx = container_of(dcbase, DisasContext, base); |
f764718d | 4136 | int bound; |
61766fe9 | 4137 | |
51b061fb | 4138 | ctx->cs = cs; |
494737b7 | 4139 | ctx->tb_flags = ctx->base.tb->flags; |
3d68ee7b RH |
4140 | |
4141 | #ifdef CONFIG_USER_ONLY | |
4142 | ctx->privilege = MMU_USER_IDX; | |
4143 | ctx->mmu_idx = MMU_USER_IDX; | |
ebd0e151 RH |
4144 | ctx->iaoq_f = ctx->base.pc_first | MMU_USER_IDX; |
4145 | ctx->iaoq_b = ctx->base.tb->cs_base | MMU_USER_IDX; | |
3d68ee7b | 4146 | #else |
494737b7 RH |
4147 | ctx->privilege = (ctx->tb_flags >> TB_FLAG_PRIV_SHIFT) & 3; |
4148 | ctx->mmu_idx = (ctx->tb_flags & PSW_D ? ctx->privilege : MMU_PHYS_IDX); | |
3d68ee7b | 4149 | |
c301f34e RH |
4150 | /* Recover the IAOQ values from the GVA + PRIV. */ |
4151 | uint64_t cs_base = ctx->base.tb->cs_base; | |
4152 | uint64_t iasq_f = cs_base & ~0xffffffffull; | |
4153 | int32_t diff = cs_base; | |
4154 | ||
4155 | ctx->iaoq_f = (ctx->base.pc_first & ~iasq_f) + ctx->privilege; | |
4156 | ctx->iaoq_b = (diff ? ctx->iaoq_f + diff : -1); | |
4157 | #endif | |
51b061fb | 4158 | ctx->iaoq_n = -1; |
f764718d | 4159 | ctx->iaoq_n_var = NULL; |
61766fe9 | 4160 | |
3d68ee7b RH |
4161 | /* Bound the number of instructions by those left on the page. */ |
4162 | bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4; | |
b542683d | 4163 | ctx->base.max_insns = MIN(ctx->base.max_insns, bound); |
3d68ee7b | 4164 | |
86f8d05f RH |
4165 | ctx->ntempr = 0; |
4166 | ctx->ntempl = 0; | |
4167 | memset(ctx->tempr, 0, sizeof(ctx->tempr)); | |
4168 | memset(ctx->templ, 0, sizeof(ctx->templ)); | |
51b061fb | 4169 | } |
61766fe9 | 4170 | |
51b061fb RH |
4171 | static void hppa_tr_tb_start(DisasContextBase *dcbase, CPUState *cs) |
4172 | { | |
4173 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | |
61766fe9 | 4174 | |
3d68ee7b | 4175 | /* Seed the nullification status from PSW[N], as saved in TB->FLAGS. */ |
51b061fb RH |
4176 | ctx->null_cond = cond_make_f(); |
4177 | ctx->psw_n_nonzero = false; | |
494737b7 | 4178 | if (ctx->tb_flags & PSW_N) { |
51b061fb RH |
4179 | ctx->null_cond.c = TCG_COND_ALWAYS; |
4180 | ctx->psw_n_nonzero = true; | |
129e9cc3 | 4181 | } |
51b061fb RH |
4182 | ctx->null_lab = NULL; |
4183 | } | |
129e9cc3 | 4184 | |
51b061fb RH |
4185 | static void hppa_tr_insn_start(DisasContextBase *dcbase, CPUState *cs) |
4186 | { | |
4187 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | |
61766fe9 | 4188 | |
51b061fb RH |
4189 | tcg_gen_insn_start(ctx->iaoq_f, ctx->iaoq_b); |
4190 | } | |
4191 | ||
4192 | static bool hppa_tr_breakpoint_check(DisasContextBase *dcbase, CPUState *cs, | |
4193 | const CPUBreakpoint *bp) | |
4194 | { | |
4195 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | |
61766fe9 | 4196 | |
31234768 | 4197 | gen_excp(ctx, EXCP_DEBUG); |
c301f34e | 4198 | ctx->base.pc_next += 4; |
51b061fb RH |
4199 | return true; |
4200 | } | |
4201 | ||
4202 | static void hppa_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) | |
4203 | { | |
4204 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | |
4205 | CPUHPPAState *env = cs->env_ptr; | |
4206 | DisasJumpType ret; | |
4207 | int i, n; | |
4208 | ||
4209 | /* Execute one insn. */ | |
ba1d0b44 | 4210 | #ifdef CONFIG_USER_ONLY |
c301f34e | 4211 | if (ctx->base.pc_next < TARGET_PAGE_SIZE) { |
31234768 RH |
4212 | do_page_zero(ctx); |
4213 | ret = ctx->base.is_jmp; | |
51b061fb | 4214 | assert(ret != DISAS_NEXT); |
ba1d0b44 RH |
4215 | } else |
4216 | #endif | |
4217 | { | |
51b061fb RH |
4218 | /* Always fetch the insn, even if nullified, so that we check |
4219 | the page permissions for execute. */ | |
c301f34e | 4220 | uint32_t insn = cpu_ldl_code(env, ctx->base.pc_next); |
51b061fb RH |
4221 | |
4222 | /* Set up the IA queue for the next insn. | |
4223 | This will be overwritten by a branch. */ | |
4224 | if (ctx->iaoq_b == -1) { | |
4225 | ctx->iaoq_n = -1; | |
4226 | ctx->iaoq_n_var = get_temp(ctx); | |
eaa3783b | 4227 | tcg_gen_addi_reg(ctx->iaoq_n_var, cpu_iaoq_b, 4); |
7ad439df | 4228 | } else { |
51b061fb | 4229 | ctx->iaoq_n = ctx->iaoq_b + 4; |
f764718d | 4230 | ctx->iaoq_n_var = NULL; |
61766fe9 RH |
4231 | } |
4232 | ||
51b061fb RH |
4233 | if (unlikely(ctx->null_cond.c == TCG_COND_ALWAYS)) { |
4234 | ctx->null_cond.c = TCG_COND_NEVER; | |
4235 | ret = DISAS_NEXT; | |
4236 | } else { | |
1a19da0d | 4237 | ctx->insn = insn; |
31274b46 RH |
4238 | if (!decode(ctx, insn)) { |
4239 | gen_illegal(ctx); | |
4240 | } | |
31234768 | 4241 | ret = ctx->base.is_jmp; |
51b061fb | 4242 | assert(ctx->null_lab == NULL); |
61766fe9 | 4243 | } |
51b061fb | 4244 | } |
61766fe9 | 4245 | |
51b061fb | 4246 | /* Free any temporaries allocated. */ |
86f8d05f RH |
4247 | for (i = 0, n = ctx->ntempr; i < n; ++i) { |
4248 | tcg_temp_free(ctx->tempr[i]); | |
4249 | ctx->tempr[i] = NULL; | |
4250 | } | |
4251 | for (i = 0, n = ctx->ntempl; i < n; ++i) { | |
4252 | tcg_temp_free_tl(ctx->templ[i]); | |
4253 | ctx->templ[i] = NULL; | |
51b061fb | 4254 | } |
86f8d05f RH |
4255 | ctx->ntempr = 0; |
4256 | ctx->ntempl = 0; | |
61766fe9 | 4257 | |
3d68ee7b RH |
4258 | /* Advance the insn queue. Note that this check also detects |
4259 | a priority change within the instruction queue. */ | |
51b061fb | 4260 | if (ret == DISAS_NEXT && ctx->iaoq_b != ctx->iaoq_f + 4) { |
c301f34e RH |
4261 | if (ctx->iaoq_b != -1 && ctx->iaoq_n != -1 |
4262 | && use_goto_tb(ctx, ctx->iaoq_b) | |
4263 | && (ctx->null_cond.c == TCG_COND_NEVER | |
4264 | || ctx->null_cond.c == TCG_COND_ALWAYS)) { | |
51b061fb RH |
4265 | nullify_set(ctx, ctx->null_cond.c == TCG_COND_ALWAYS); |
4266 | gen_goto_tb(ctx, 0, ctx->iaoq_b, ctx->iaoq_n); | |
31234768 | 4267 | ctx->base.is_jmp = ret = DISAS_NORETURN; |
51b061fb | 4268 | } else { |
31234768 | 4269 | ctx->base.is_jmp = ret = DISAS_IAQ_N_STALE; |
c301f34e | 4270 | } |
61766fe9 | 4271 | } |
51b061fb RH |
4272 | ctx->iaoq_f = ctx->iaoq_b; |
4273 | ctx->iaoq_b = ctx->iaoq_n; | |
c301f34e | 4274 | ctx->base.pc_next += 4; |
51b061fb | 4275 | |
c5d0aec2 RH |
4276 | switch (ret) { |
4277 | case DISAS_NORETURN: | |
4278 | case DISAS_IAQ_N_UPDATED: | |
4279 | break; | |
4280 | ||
4281 | case DISAS_NEXT: | |
4282 | case DISAS_IAQ_N_STALE: | |
4283 | case DISAS_IAQ_N_STALE_EXIT: | |
4284 | if (ctx->iaoq_f == -1) { | |
4285 | tcg_gen_mov_reg(cpu_iaoq_f, cpu_iaoq_b); | |
4286 | copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_n, ctx->iaoq_n_var); | |
c301f34e | 4287 | #ifndef CONFIG_USER_ONLY |
c5d0aec2 | 4288 | tcg_gen_mov_i64(cpu_iasq_f, cpu_iasq_b); |
c301f34e | 4289 | #endif |
c5d0aec2 RH |
4290 | nullify_save(ctx); |
4291 | ctx->base.is_jmp = (ret == DISAS_IAQ_N_STALE_EXIT | |
4292 | ? DISAS_EXIT | |
4293 | : DISAS_IAQ_N_UPDATED); | |
4294 | } else if (ctx->iaoq_b == -1) { | |
4295 | tcg_gen_mov_reg(cpu_iaoq_b, ctx->iaoq_n_var); | |
4296 | } | |
4297 | break; | |
4298 | ||
4299 | default: | |
4300 | g_assert_not_reached(); | |
51b061fb RH |
4301 | } |
4302 | } | |
4303 | ||
4304 | static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | |
4305 | { | |
4306 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | |
e1b5a5ed | 4307 | DisasJumpType is_jmp = ctx->base.is_jmp; |
61766fe9 | 4308 | |
e1b5a5ed | 4309 | switch (is_jmp) { |
869051ea | 4310 | case DISAS_NORETURN: |
61766fe9 | 4311 | break; |
51b061fb | 4312 | case DISAS_TOO_MANY: |
869051ea | 4313 | case DISAS_IAQ_N_STALE: |
e1b5a5ed | 4314 | case DISAS_IAQ_N_STALE_EXIT: |
51b061fb RH |
4315 | copy_iaoq_entry(cpu_iaoq_f, ctx->iaoq_f, cpu_iaoq_f); |
4316 | copy_iaoq_entry(cpu_iaoq_b, ctx->iaoq_b, cpu_iaoq_b); | |
4317 | nullify_save(ctx); | |
61766fe9 | 4318 | /* FALLTHRU */ |
869051ea | 4319 | case DISAS_IAQ_N_UPDATED: |
51b061fb | 4320 | if (ctx->base.singlestep_enabled) { |
61766fe9 | 4321 | gen_excp_1(EXCP_DEBUG); |
c5d0aec2 | 4322 | } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { |
7f11636d | 4323 | tcg_gen_lookup_and_goto_ptr(); |
61766fe9 | 4324 | } |
c5d0aec2 RH |
4325 | /* FALLTHRU */ |
4326 | case DISAS_EXIT: | |
4327 | tcg_gen_exit_tb(NULL, 0); | |
61766fe9 RH |
4328 | break; |
4329 | default: | |
51b061fb | 4330 | g_assert_not_reached(); |
61766fe9 | 4331 | } |
51b061fb | 4332 | } |
61766fe9 | 4333 | |
51b061fb RH |
4334 | static void hppa_tr_disas_log(const DisasContextBase *dcbase, CPUState *cs) |
4335 | { | |
c301f34e | 4336 | target_ulong pc = dcbase->pc_first; |
61766fe9 | 4337 | |
ba1d0b44 RH |
4338 | #ifdef CONFIG_USER_ONLY |
4339 | switch (pc) { | |
51b061fb RH |
4340 | case 0x00: |
4341 | qemu_log("IN:\n0x00000000: (null)\n"); | |
ba1d0b44 | 4342 | return; |
51b061fb RH |
4343 | case 0xb0: |
4344 | qemu_log("IN:\n0x000000b0: light-weight-syscall\n"); | |
ba1d0b44 | 4345 | return; |
51b061fb RH |
4346 | case 0xe0: |
4347 | qemu_log("IN:\n0x000000e0: set-thread-pointer-syscall\n"); | |
ba1d0b44 | 4348 | return; |
51b061fb RH |
4349 | case 0x100: |
4350 | qemu_log("IN:\n0x00000100: syscall\n"); | |
ba1d0b44 | 4351 | return; |
61766fe9 | 4352 | } |
ba1d0b44 RH |
4353 | #endif |
4354 | ||
4355 | qemu_log("IN: %s\n", lookup_symbol(pc)); | |
eaa3783b | 4356 | log_target_disas(cs, pc, dcbase->tb->size); |
51b061fb RH |
4357 | } |
4358 | ||
4359 | static const TranslatorOps hppa_tr_ops = { | |
4360 | .init_disas_context = hppa_tr_init_disas_context, | |
4361 | .tb_start = hppa_tr_tb_start, | |
4362 | .insn_start = hppa_tr_insn_start, | |
4363 | .breakpoint_check = hppa_tr_breakpoint_check, | |
4364 | .translate_insn = hppa_tr_translate_insn, | |
4365 | .tb_stop = hppa_tr_tb_stop, | |
4366 | .disas_log = hppa_tr_disas_log, | |
4367 | }; | |
4368 | ||
8b86d6d2 | 4369 | void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) |
51b061fb RH |
4370 | { |
4371 | DisasContext ctx; | |
8b86d6d2 | 4372 | translator_loop(&hppa_tr_ops, &ctx.base, cs, tb, max_insns); |
61766fe9 RH |
4373 | } |
4374 | ||
4375 | void restore_state_to_opc(CPUHPPAState *env, TranslationBlock *tb, | |
4376 | target_ulong *data) | |
4377 | { | |
4378 | env->iaoq_f = data[0]; | |
86f8d05f | 4379 | if (data[1] != (target_ureg)-1) { |
61766fe9 RH |
4380 | env->iaoq_b = data[1]; |
4381 | } | |
4382 | /* Since we were executing the instruction at IAOQ_F, and took some | |
4383 | sort of action that provoked the cpu_restore_state, we can infer | |
4384 | that the instruction was not nullified. */ | |
4385 | env->psw_n = 0; | |
4386 | } |