]>
Commit | Line | Data |
---|---|---|
bb36d470 FB |
1 | /* |
2 | * USB UHCI controller emulation | |
5fafdf24 | 3 | * |
bb36d470 | 4 | * Copyright (c) 2005 Fabrice Bellard |
5fafdf24 | 5 | * |
54f254f9 AL |
6 | * Copyright (c) 2008 Max Krasnyansky |
7 | * Magor rewrite of the UHCI data structures parser and frame processor | |
8 | * Support for fully async operation and multiple outstanding transactions | |
9 | * | |
bb36d470 FB |
10 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
11 | * of this software and associated documentation files (the "Software"), to deal | |
12 | * in the Software without restriction, including without limitation the rights | |
13 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
14 | * copies of the Software, and to permit persons to whom the Software is | |
15 | * furnished to do so, subject to the following conditions: | |
16 | * | |
17 | * The above copyright notice and this permission notice shall be included in | |
18 | * all copies or substantial portions of the Software. | |
19 | * | |
20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
21 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
22 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
23 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
24 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
25 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
26 | * THE SOFTWARE. | |
27 | */ | |
87ecb68b PB |
28 | #include "hw.h" |
29 | #include "usb.h" | |
30 | #include "pci.h" | |
31 | #include "qemu-timer.h" | |
18e08a55 | 32 | #include "usb-uhci.h" |
4f4321c1 | 33 | #include "iov.h" |
df5e66ee | 34 | #include "dma.h" |
bb36d470 FB |
35 | |
36 | //#define DEBUG | |
54f254f9 | 37 | //#define DEBUG_DUMP_DATA |
bb36d470 | 38 | |
96217e31 TS |
39 | #define UHCI_CMD_FGR (1 << 4) |
40 | #define UHCI_CMD_EGSM (1 << 3) | |
bb36d470 FB |
41 | #define UHCI_CMD_GRESET (1 << 2) |
42 | #define UHCI_CMD_HCRESET (1 << 1) | |
43 | #define UHCI_CMD_RS (1 << 0) | |
44 | ||
45 | #define UHCI_STS_HCHALTED (1 << 5) | |
46 | #define UHCI_STS_HCPERR (1 << 4) | |
47 | #define UHCI_STS_HSERR (1 << 3) | |
48 | #define UHCI_STS_RD (1 << 2) | |
49 | #define UHCI_STS_USBERR (1 << 1) | |
50 | #define UHCI_STS_USBINT (1 << 0) | |
51 | ||
52 | #define TD_CTRL_SPD (1 << 29) | |
53 | #define TD_CTRL_ERROR_SHIFT 27 | |
54 | #define TD_CTRL_IOS (1 << 25) | |
55 | #define TD_CTRL_IOC (1 << 24) | |
56 | #define TD_CTRL_ACTIVE (1 << 23) | |
57 | #define TD_CTRL_STALL (1 << 22) | |
58 | #define TD_CTRL_BABBLE (1 << 20) | |
59 | #define TD_CTRL_NAK (1 << 19) | |
60 | #define TD_CTRL_TIMEOUT (1 << 18) | |
61 | ||
9159f679 | 62 | #define UHCI_PORT_SUSPEND (1 << 12) |
bb36d470 FB |
63 | #define UHCI_PORT_RESET (1 << 9) |
64 | #define UHCI_PORT_LSDA (1 << 8) | |
9159f679 | 65 | #define UHCI_PORT_RD (1 << 6) |
bb36d470 FB |
66 | #define UHCI_PORT_ENC (1 << 3) |
67 | #define UHCI_PORT_EN (1 << 2) | |
68 | #define UHCI_PORT_CSC (1 << 1) | |
69 | #define UHCI_PORT_CCS (1 << 0) | |
70 | ||
9159f679 GH |
71 | #define UHCI_PORT_READ_ONLY (0x1bb) |
72 | #define UHCI_PORT_WRITE_CLEAR (UHCI_PORT_CSC | UHCI_PORT_ENC) | |
73 | ||
bb36d470 FB |
74 | #define FRAME_TIMER_FREQ 1000 |
75 | ||
76 | #define FRAME_MAX_LOOPS 100 | |
77 | ||
78 | #define NB_PORTS 2 | |
79 | ||
54f254f9 | 80 | #ifdef DEBUG |
d0f2c4c6 | 81 | #define DPRINTF printf |
54f254f9 | 82 | |
0bf9e31a | 83 | static const char *pid2str(int pid) |
54f254f9 AL |
84 | { |
85 | switch (pid) { | |
86 | case USB_TOKEN_SETUP: return "SETUP"; | |
87 | case USB_TOKEN_IN: return "IN"; | |
88 | case USB_TOKEN_OUT: return "OUT"; | |
89 | } | |
90 | return "?"; | |
91 | } | |
92 | ||
93 | #else | |
d0f2c4c6 | 94 | #define DPRINTF(...) |
54f254f9 AL |
95 | #endif |
96 | ||
97 | #ifdef DEBUG_DUMP_DATA | |
4f4321c1 | 98 | static void dump_data(USBPacket *p, int ret) |
54f254f9 | 99 | { |
4f4321c1 | 100 | iov_hexdump(p->iov.iov, p->iov.niov, stderr, "uhci", ret); |
54f254f9 AL |
101 | } |
102 | #else | |
4f4321c1 | 103 | static void dump_data(USBPacket *p, int ret) {} |
54f254f9 AL |
104 | #endif |
105 | ||
7b5a44c5 GH |
106 | typedef struct UHCIState UHCIState; |
107 | ||
54f254f9 AL |
108 | /* |
109 | * Pending async transaction. | |
110 | * 'packet' must be the first field because completion | |
111 | * handler does "(UHCIAsync *) pkt" cast. | |
112 | */ | |
113 | typedef struct UHCIAsync { | |
114 | USBPacket packet; | |
df5e66ee | 115 | QEMUSGList sgl; |
7b5a44c5 | 116 | UHCIState *uhci; |
ddf6583f | 117 | QTAILQ_ENTRY(UHCIAsync) next; |
54f254f9 AL |
118 | uint32_t td; |
119 | uint32_t token; | |
120 | int8_t valid; | |
8e65b7c0 | 121 | uint8_t isoc; |
54f254f9 | 122 | uint8_t done; |
54f254f9 AL |
123 | } UHCIAsync; |
124 | ||
bb36d470 FB |
125 | typedef struct UHCIPort { |
126 | USBPort port; | |
127 | uint16_t ctrl; | |
bb36d470 FB |
128 | } UHCIPort; |
129 | ||
7b5a44c5 | 130 | struct UHCIState { |
bb36d470 | 131 | PCIDevice dev; |
a03f66e4 | 132 | MemoryRegion io_bar; |
35e4977f | 133 | USBBus bus; /* Note unused when we're a companion controller */ |
bb36d470 FB |
134 | uint16_t cmd; /* cmd register */ |
135 | uint16_t status; | |
136 | uint16_t intr; /* interrupt enable register */ | |
137 | uint16_t frnum; /* frame number */ | |
138 | uint32_t fl_base_addr; /* frame list base address */ | |
139 | uint8_t sof_timing; | |
140 | uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */ | |
8e65b7c0 | 141 | int64_t expire_time; |
bb36d470 FB |
142 | QEMUTimer *frame_timer; |
143 | UHCIPort ports[NB_PORTS]; | |
4d611c9a PB |
144 | |
145 | /* Interrupts that should be raised at the end of the current frame. */ | |
146 | uint32_t pending_int_mask; | |
54f254f9 AL |
147 | |
148 | /* Active packets */ | |
ddf6583f | 149 | QTAILQ_HEAD(,UHCIAsync) async_pending; |
64e58fe5 | 150 | uint8_t num_ports_vmstate; |
35e4977f HG |
151 | |
152 | /* Properties */ | |
153 | char *masterbus; | |
154 | uint32_t firstport; | |
7b5a44c5 | 155 | }; |
bb36d470 FB |
156 | |
157 | typedef struct UHCI_TD { | |
158 | uint32_t link; | |
159 | uint32_t ctrl; /* see TD_CTRL_xxx */ | |
160 | uint32_t token; | |
161 | uint32_t buffer; | |
162 | } UHCI_TD; | |
163 | ||
164 | typedef struct UHCI_QH { | |
165 | uint32_t link; | |
166 | uint32_t el_link; | |
167 | } UHCI_QH; | |
168 | ||
54f254f9 AL |
169 | static UHCIAsync *uhci_async_alloc(UHCIState *s) |
170 | { | |
7267c094 | 171 | UHCIAsync *async = g_malloc(sizeof(UHCIAsync)); |
487414f1 AL |
172 | |
173 | memset(&async->packet, 0, sizeof(async->packet)); | |
7b5a44c5 | 174 | async->uhci = s; |
487414f1 AL |
175 | async->valid = 0; |
176 | async->td = 0; | |
177 | async->token = 0; | |
178 | async->done = 0; | |
8e65b7c0 | 179 | async->isoc = 0; |
4f4321c1 | 180 | usb_packet_init(&async->packet); |
fff23ee9 | 181 | pci_dma_sglist_init(&async->sgl, &s->dev, 1); |
54f254f9 AL |
182 | |
183 | return async; | |
184 | } | |
185 | ||
186 | static void uhci_async_free(UHCIState *s, UHCIAsync *async) | |
187 | { | |
4f4321c1 | 188 | usb_packet_cleanup(&async->packet); |
df5e66ee | 189 | qemu_sglist_destroy(&async->sgl); |
7267c094 | 190 | g_free(async); |
54f254f9 AL |
191 | } |
192 | ||
193 | static void uhci_async_link(UHCIState *s, UHCIAsync *async) | |
194 | { | |
ddf6583f | 195 | QTAILQ_INSERT_HEAD(&s->async_pending, async, next); |
54f254f9 AL |
196 | } |
197 | ||
198 | static void uhci_async_unlink(UHCIState *s, UHCIAsync *async) | |
199 | { | |
ddf6583f | 200 | QTAILQ_REMOVE(&s->async_pending, async, next); |
54f254f9 AL |
201 | } |
202 | ||
203 | static void uhci_async_cancel(UHCIState *s, UHCIAsync *async) | |
204 | { | |
d0f2c4c6 | 205 | DPRINTF("uhci: cancel td 0x%x token 0x%x done %u\n", |
54f254f9 AL |
206 | async->td, async->token, async->done); |
207 | ||
208 | if (!async->done) | |
209 | usb_cancel_packet(&async->packet); | |
210 | uhci_async_free(s, async); | |
211 | } | |
212 | ||
213 | /* | |
214 | * Mark all outstanding async packets as invalid. | |
215 | * This is used for canceling them when TDs are removed by the HCD. | |
216 | */ | |
217 | static UHCIAsync *uhci_async_validate_begin(UHCIState *s) | |
218 | { | |
ddf6583f | 219 | UHCIAsync *async; |
54f254f9 | 220 | |
ddf6583f | 221 | QTAILQ_FOREACH(async, &s->async_pending, next) { |
54f254f9 | 222 | async->valid--; |
54f254f9 AL |
223 | } |
224 | return NULL; | |
225 | } | |
226 | ||
227 | /* | |
228 | * Cancel async packets that are no longer valid | |
229 | */ | |
230 | static void uhci_async_validate_end(UHCIState *s) | |
231 | { | |
ddf6583f | 232 | UHCIAsync *curr, *n; |
54f254f9 | 233 | |
ddf6583f | 234 | QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) { |
54f254f9 | 235 | if (curr->valid > 0) { |
54f254f9 AL |
236 | continue; |
237 | } | |
ddf6583f | 238 | uhci_async_unlink(s, curr); |
54f254f9 | 239 | uhci_async_cancel(s, curr); |
54f254f9 AL |
240 | } |
241 | } | |
242 | ||
07771f6f GH |
243 | static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev) |
244 | { | |
245 | UHCIAsync *curr, *n; | |
246 | ||
247 | QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) { | |
25d5de7d GH |
248 | if (curr->packet.owner == NULL || |
249 | curr->packet.owner->dev != dev) { | |
07771f6f GH |
250 | continue; |
251 | } | |
252 | uhci_async_unlink(s, curr); | |
253 | uhci_async_cancel(s, curr); | |
254 | } | |
255 | } | |
256 | ||
54f254f9 AL |
257 | static void uhci_async_cancel_all(UHCIState *s) |
258 | { | |
ddf6583f | 259 | UHCIAsync *curr, *n; |
54f254f9 | 260 | |
ddf6583f GH |
261 | QTAILQ_FOREACH_SAFE(curr, &s->async_pending, next, n) { |
262 | uhci_async_unlink(s, curr); | |
54f254f9 | 263 | uhci_async_cancel(s, curr); |
54f254f9 | 264 | } |
54f254f9 AL |
265 | } |
266 | ||
267 | static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t addr, uint32_t token) | |
268 | { | |
ddf6583f | 269 | UHCIAsync *async; |
e8ee3c72 AJ |
270 | UHCIAsync *match = NULL; |
271 | int count = 0; | |
272 | ||
273 | /* | |
274 | * We're looking for the best match here. ie both td addr and token. | |
275 | * Otherwise we return last good match. ie just token. | |
276 | * It's ok to match just token because it identifies the transaction | |
277 | * rather well, token includes: device addr, endpoint, size, etc. | |
278 | * | |
279 | * Also since we queue async transactions in reverse order by returning | |
280 | * last good match we restores the order. | |
281 | * | |
282 | * It's expected that we wont have a ton of outstanding transactions. | |
283 | * If we ever do we'd want to optimize this algorithm. | |
284 | */ | |
54f254f9 | 285 | |
ddf6583f | 286 | QTAILQ_FOREACH(async, &s->async_pending, next) { |
e8ee3c72 AJ |
287 | if (async->token == token) { |
288 | /* Good match */ | |
289 | match = async; | |
290 | ||
291 | if (async->td == addr) { | |
292 | /* Best match */ | |
293 | break; | |
54f254f9 AL |
294 | } |
295 | } | |
e8ee3c72 | 296 | count++; |
54f254f9 | 297 | } |
e8ee3c72 AJ |
298 | |
299 | if (count > 64) | |
300 | fprintf(stderr, "uhci: warning lots of async transactions\n"); | |
301 | ||
302 | return match; | |
54f254f9 AL |
303 | } |
304 | ||
bb36d470 FB |
305 | static void uhci_update_irq(UHCIState *s) |
306 | { | |
307 | int level; | |
308 | if (((s->status2 & 1) && (s->intr & (1 << 2))) || | |
309 | ((s->status2 & 2) && (s->intr & (1 << 3))) || | |
310 | ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) || | |
311 | ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) || | |
312 | (s->status & UHCI_STS_HSERR) || | |
313 | (s->status & UHCI_STS_HCPERR)) { | |
314 | level = 1; | |
315 | } else { | |
316 | level = 0; | |
317 | } | |
d537cf6c | 318 | qemu_set_irq(s->dev.irq[3], level); |
bb36d470 FB |
319 | } |
320 | ||
c8075ac3 | 321 | static void uhci_reset(void *opaque) |
bb36d470 | 322 | { |
c8075ac3 | 323 | UHCIState *s = opaque; |
bb36d470 FB |
324 | uint8_t *pci_conf; |
325 | int i; | |
326 | UHCIPort *port; | |
327 | ||
d0f2c4c6 | 328 | DPRINTF("uhci: full reset\n"); |
6f382b5e | 329 | |
bb36d470 FB |
330 | pci_conf = s->dev.config; |
331 | ||
332 | pci_conf[0x6a] = 0x01; /* usb clock */ | |
333 | pci_conf[0x6b] = 0x00; | |
334 | s->cmd = 0; | |
335 | s->status = 0; | |
336 | s->status2 = 0; | |
337 | s->intr = 0; | |
338 | s->fl_base_addr = 0; | |
339 | s->sof_timing = 64; | |
54f254f9 | 340 | |
bb36d470 FB |
341 | for(i = 0; i < NB_PORTS; i++) { |
342 | port = &s->ports[i]; | |
343 | port->ctrl = 0x0080; | |
891fb2cd | 344 | if (port->port.dev && port->port.dev->attached) { |
e0b8e72d | 345 | usb_reset(&port->port); |
618c169b | 346 | } |
bb36d470 | 347 | } |
54f254f9 AL |
348 | |
349 | uhci_async_cancel_all(s); | |
bb36d470 FB |
350 | } |
351 | ||
817afc61 | 352 | static void uhci_pre_save(void *opaque) |
b9dc033c AZ |
353 | { |
354 | UHCIState *s = opaque; | |
b9dc033c | 355 | |
6f382b5e | 356 | uhci_async_cancel_all(s); |
b9dc033c AZ |
357 | } |
358 | ||
817afc61 JQ |
359 | static const VMStateDescription vmstate_uhci_port = { |
360 | .name = "uhci port", | |
361 | .version_id = 1, | |
362 | .minimum_version_id = 1, | |
363 | .minimum_version_id_old = 1, | |
364 | .fields = (VMStateField []) { | |
365 | VMSTATE_UINT16(ctrl, UHCIPort), | |
366 | VMSTATE_END_OF_LIST() | |
367 | } | |
368 | }; | |
369 | ||
370 | static const VMStateDescription vmstate_uhci = { | |
371 | .name = "uhci", | |
6881dd5f | 372 | .version_id = 2, |
817afc61 JQ |
373 | .minimum_version_id = 1, |
374 | .minimum_version_id_old = 1, | |
375 | .pre_save = uhci_pre_save, | |
376 | .fields = (VMStateField []) { | |
377 | VMSTATE_PCI_DEVICE(dev, UHCIState), | |
378 | VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState), | |
379 | VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1, | |
380 | vmstate_uhci_port, UHCIPort), | |
381 | VMSTATE_UINT16(cmd, UHCIState), | |
382 | VMSTATE_UINT16(status, UHCIState), | |
383 | VMSTATE_UINT16(intr, UHCIState), | |
384 | VMSTATE_UINT16(frnum, UHCIState), | |
385 | VMSTATE_UINT32(fl_base_addr, UHCIState), | |
386 | VMSTATE_UINT8(sof_timing, UHCIState), | |
387 | VMSTATE_UINT8(status2, UHCIState), | |
388 | VMSTATE_TIMER(frame_timer, UHCIState), | |
6881dd5f | 389 | VMSTATE_INT64_V(expire_time, UHCIState, 2), |
817afc61 JQ |
390 | VMSTATE_END_OF_LIST() |
391 | } | |
392 | }; | |
b9dc033c | 393 | |
bb36d470 FB |
394 | static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val) |
395 | { | |
396 | UHCIState *s = opaque; | |
3b46e624 | 397 | |
bb36d470 FB |
398 | addr &= 0x1f; |
399 | switch(addr) { | |
400 | case 0x0c: | |
401 | s->sof_timing = val; | |
402 | break; | |
403 | } | |
404 | } | |
405 | ||
406 | static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr) | |
407 | { | |
408 | UHCIState *s = opaque; | |
409 | uint32_t val; | |
410 | ||
411 | addr &= 0x1f; | |
412 | switch(addr) { | |
413 | case 0x0c: | |
414 | val = s->sof_timing; | |
d80cfb3f | 415 | break; |
bb36d470 FB |
416 | default: |
417 | val = 0xff; | |
418 | break; | |
419 | } | |
420 | return val; | |
421 | } | |
422 | ||
423 | static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val) | |
424 | { | |
425 | UHCIState *s = opaque; | |
3b46e624 | 426 | |
bb36d470 | 427 | addr &= 0x1f; |
d0f2c4c6 | 428 | DPRINTF("uhci: writew port=0x%04x val=0x%04x\n", addr, val); |
54f254f9 | 429 | |
bb36d470 FB |
430 | switch(addr) { |
431 | case 0x00: | |
432 | if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) { | |
433 | /* start frame processing */ | |
94cc916a GH |
434 | s->expire_time = qemu_get_clock_ns(vm_clock) + |
435 | (get_ticks_per_sec() / FRAME_TIMER_FREQ); | |
74475455 | 436 | qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock)); |
52328140 | 437 | s->status &= ~UHCI_STS_HCHALTED; |
467d409f | 438 | } else if (!(val & UHCI_CMD_RS)) { |
52328140 | 439 | s->status |= UHCI_STS_HCHALTED; |
bb36d470 FB |
440 | } |
441 | if (val & UHCI_CMD_GRESET) { | |
442 | UHCIPort *port; | |
443 | USBDevice *dev; | |
444 | int i; | |
445 | ||
446 | /* send reset on the USB bus */ | |
447 | for(i = 0; i < NB_PORTS; i++) { | |
448 | port = &s->ports[i]; | |
a594cfbf | 449 | dev = port->port.dev; |
891fb2cd | 450 | if (dev && dev->attached) { |
4d611c9a | 451 | usb_send_msg(dev, USB_MSG_RESET); |
bb36d470 FB |
452 | } |
453 | } | |
454 | uhci_reset(s); | |
455 | return; | |
456 | } | |
5e9ab4c4 | 457 | if (val & UHCI_CMD_HCRESET) { |
bb36d470 FB |
458 | uhci_reset(s); |
459 | return; | |
460 | } | |
461 | s->cmd = val; | |
462 | break; | |
463 | case 0x02: | |
464 | s->status &= ~val; | |
465 | /* XXX: the chip spec is not coherent, so we add a hidden | |
466 | register to distinguish between IOC and SPD */ | |
467 | if (val & UHCI_STS_USBINT) | |
468 | s->status2 = 0; | |
469 | uhci_update_irq(s); | |
470 | break; | |
471 | case 0x04: | |
472 | s->intr = val; | |
473 | uhci_update_irq(s); | |
474 | break; | |
475 | case 0x06: | |
476 | if (s->status & UHCI_STS_HCHALTED) | |
477 | s->frnum = val & 0x7ff; | |
478 | break; | |
479 | case 0x10 ... 0x1f: | |
480 | { | |
481 | UHCIPort *port; | |
482 | USBDevice *dev; | |
483 | int n; | |
484 | ||
485 | n = (addr >> 1) & 7; | |
486 | if (n >= NB_PORTS) | |
487 | return; | |
488 | port = &s->ports[n]; | |
a594cfbf | 489 | dev = port->port.dev; |
891fb2cd | 490 | if (dev && dev->attached) { |
bb36d470 | 491 | /* port reset */ |
5fafdf24 | 492 | if ( (val & UHCI_PORT_RESET) && |
bb36d470 | 493 | !(port->ctrl & UHCI_PORT_RESET) ) { |
4d611c9a | 494 | usb_send_msg(dev, USB_MSG_RESET); |
bb36d470 FB |
495 | } |
496 | } | |
9159f679 GH |
497 | port->ctrl &= UHCI_PORT_READ_ONLY; |
498 | port->ctrl |= (val & ~UHCI_PORT_READ_ONLY); | |
bb36d470 | 499 | /* some bits are reset when a '1' is written to them */ |
9159f679 | 500 | port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR); |
bb36d470 FB |
501 | } |
502 | break; | |
503 | } | |
504 | } | |
505 | ||
506 | static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr) | |
507 | { | |
508 | UHCIState *s = opaque; | |
509 | uint32_t val; | |
510 | ||
511 | addr &= 0x1f; | |
512 | switch(addr) { | |
513 | case 0x00: | |
514 | val = s->cmd; | |
515 | break; | |
516 | case 0x02: | |
517 | val = s->status; | |
518 | break; | |
519 | case 0x04: | |
520 | val = s->intr; | |
521 | break; | |
522 | case 0x06: | |
523 | val = s->frnum; | |
524 | break; | |
525 | case 0x10 ... 0x1f: | |
526 | { | |
527 | UHCIPort *port; | |
528 | int n; | |
529 | n = (addr >> 1) & 7; | |
5fafdf24 | 530 | if (n >= NB_PORTS) |
bb36d470 FB |
531 | goto read_default; |
532 | port = &s->ports[n]; | |
533 | val = port->ctrl; | |
534 | } | |
535 | break; | |
536 | default: | |
537 | read_default: | |
538 | val = 0xff7f; /* disabled port */ | |
539 | break; | |
540 | } | |
54f254f9 | 541 | |
d0f2c4c6 | 542 | DPRINTF("uhci: readw port=0x%04x val=0x%04x\n", addr, val); |
54f254f9 | 543 | |
bb36d470 FB |
544 | return val; |
545 | } | |
546 | ||
547 | static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val) | |
548 | { | |
549 | UHCIState *s = opaque; | |
550 | ||
551 | addr &= 0x1f; | |
d0f2c4c6 | 552 | DPRINTF("uhci: writel port=0x%04x val=0x%08x\n", addr, val); |
54f254f9 | 553 | |
bb36d470 FB |
554 | switch(addr) { |
555 | case 0x08: | |
556 | s->fl_base_addr = val & ~0xfff; | |
557 | break; | |
558 | } | |
559 | } | |
560 | ||
561 | static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr) | |
562 | { | |
563 | UHCIState *s = opaque; | |
564 | uint32_t val; | |
565 | ||
566 | addr &= 0x1f; | |
567 | switch(addr) { | |
568 | case 0x08: | |
569 | val = s->fl_base_addr; | |
570 | break; | |
571 | default: | |
572 | val = 0xffffffff; | |
573 | break; | |
574 | } | |
575 | return val; | |
576 | } | |
577 | ||
96217e31 TS |
578 | /* signal resume if controller suspended */ |
579 | static void uhci_resume (void *opaque) | |
580 | { | |
581 | UHCIState *s = (UHCIState *)opaque; | |
582 | ||
583 | if (!s) | |
584 | return; | |
585 | ||
586 | if (s->cmd & UHCI_CMD_EGSM) { | |
587 | s->cmd |= UHCI_CMD_FGR; | |
588 | s->status |= UHCI_STS_RD; | |
589 | uhci_update_irq(s); | |
590 | } | |
591 | } | |
592 | ||
618c169b | 593 | static void uhci_attach(USBPort *port1) |
bb36d470 FB |
594 | { |
595 | UHCIState *s = port1->opaque; | |
596 | UHCIPort *port = &s->ports[port1->index]; | |
597 | ||
618c169b GH |
598 | /* set connect status */ |
599 | port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC; | |
61064870 | 600 | |
618c169b GH |
601 | /* update speed */ |
602 | if (port->port.dev->speed == USB_SPEED_LOW) { | |
603 | port->ctrl |= UHCI_PORT_LSDA; | |
bb36d470 | 604 | } else { |
618c169b GH |
605 | port->ctrl &= ~UHCI_PORT_LSDA; |
606 | } | |
96217e31 | 607 | |
618c169b GH |
608 | uhci_resume(s); |
609 | } | |
96217e31 | 610 | |
618c169b GH |
611 | static void uhci_detach(USBPort *port1) |
612 | { | |
613 | UHCIState *s = port1->opaque; | |
614 | UHCIPort *port = &s->ports[port1->index]; | |
615 | ||
4706ab6c HG |
616 | uhci_async_cancel_device(s, port1->dev); |
617 | ||
618c169b GH |
618 | /* set connect status */ |
619 | if (port->ctrl & UHCI_PORT_CCS) { | |
620 | port->ctrl &= ~UHCI_PORT_CCS; | |
621 | port->ctrl |= UHCI_PORT_CSC; | |
bb36d470 | 622 | } |
618c169b GH |
623 | /* disable port */ |
624 | if (port->ctrl & UHCI_PORT_EN) { | |
625 | port->ctrl &= ~UHCI_PORT_EN; | |
626 | port->ctrl |= UHCI_PORT_ENC; | |
627 | } | |
628 | ||
629 | uhci_resume(s); | |
bb36d470 FB |
630 | } |
631 | ||
4706ab6c HG |
632 | static void uhci_child_detach(USBPort *port1, USBDevice *child) |
633 | { | |
634 | UHCIState *s = port1->opaque; | |
635 | ||
636 | uhci_async_cancel_device(s, child); | |
637 | } | |
638 | ||
d47e59b8 | 639 | static void uhci_wakeup(USBPort *port1) |
9159f679 | 640 | { |
d47e59b8 HG |
641 | UHCIState *s = port1->opaque; |
642 | UHCIPort *port = &s->ports[port1->index]; | |
9159f679 GH |
643 | |
644 | if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) { | |
645 | port->ctrl |= UHCI_PORT_RD; | |
646 | uhci_resume(s); | |
647 | } | |
648 | } | |
649 | ||
4d611c9a | 650 | static int uhci_broadcast_packet(UHCIState *s, USBPacket *p) |
bb36d470 | 651 | { |
bb36d470 FB |
652 | int i, ret; |
653 | ||
4f4321c1 GH |
654 | DPRINTF("uhci: packet enter. pid %s addr 0x%02x ep %d len %zd\n", |
655 | pid2str(p->pid), p->devaddr, p->devep, p->iov.size); | |
5d808245 | 656 | if (p->pid == USB_TOKEN_OUT || p->pid == USB_TOKEN_SETUP) |
4f4321c1 | 657 | dump_data(p, 0); |
54f254f9 AL |
658 | |
659 | ret = USB_RET_NODEV; | |
660 | for (i = 0; i < NB_PORTS && ret == USB_RET_NODEV; i++) { | |
661 | UHCIPort *port = &s->ports[i]; | |
662 | USBDevice *dev = port->port.dev; | |
663 | ||
891fb2cd | 664 | if (dev && dev->attached && (port->ctrl & UHCI_PORT_EN)) { |
53aa8c0e | 665 | ret = usb_handle_packet(dev, p); |
891fb2cd | 666 | } |
bb36d470 | 667 | } |
54f254f9 | 668 | |
4f4321c1 | 669 | DPRINTF("uhci: packet exit. ret %d len %zd\n", ret, p->iov.size); |
54f254f9 | 670 | if (p->pid == USB_TOKEN_IN && ret > 0) |
4f4321c1 | 671 | dump_data(p, ret); |
54f254f9 AL |
672 | |
673 | return ret; | |
bb36d470 FB |
674 | } |
675 | ||
d47e59b8 | 676 | static void uhci_async_complete(USBPort *port, USBPacket *packet); |
54f254f9 | 677 | static void uhci_process_frame(UHCIState *s); |
4d611c9a | 678 | |
bb36d470 FB |
679 | /* return -1 if fatal error (frame must be stopped) |
680 | 0 if TD successful | |
681 | 1 if TD unsuccessful or inactive | |
682 | */ | |
54f254f9 | 683 | static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask) |
bb36d470 | 684 | { |
54f254f9 | 685 | int len = 0, max_len, err, ret; |
bb36d470 | 686 | uint8_t pid; |
bb36d470 | 687 | |
54f254f9 AL |
688 | max_len = ((td->token >> 21) + 1) & 0x7ff; |
689 | pid = td->token & 0xff; | |
690 | ||
4f4321c1 | 691 | ret = async->packet.result; |
54f254f9 | 692 | |
54f254f9 AL |
693 | if (td->ctrl & TD_CTRL_IOS) |
694 | td->ctrl &= ~TD_CTRL_ACTIVE; | |
bb36d470 | 695 | |
54f254f9 AL |
696 | if (ret < 0) |
697 | goto out; | |
b9dc033c | 698 | |
4f4321c1 | 699 | len = async->packet.result; |
54f254f9 AL |
700 | td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff); |
701 | ||
702 | /* The NAK bit may have been set by a previous frame, so clear it | |
703 | here. The docs are somewhat unclear, but win2k relies on this | |
704 | behavior. */ | |
705 | td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK); | |
5bd2c0d7 PB |
706 | if (td->ctrl & TD_CTRL_IOC) |
707 | *int_mask |= 0x01; | |
54f254f9 AL |
708 | |
709 | if (pid == USB_TOKEN_IN) { | |
710 | if (len > max_len) { | |
54f254f9 AL |
711 | ret = USB_RET_BABBLE; |
712 | goto out; | |
4d611c9a | 713 | } |
b9dc033c | 714 | |
54f254f9 | 715 | if ((td->ctrl & TD_CTRL_SPD) && len < max_len) { |
bb36d470 FB |
716 | *int_mask |= 0x02; |
717 | /* short packet: do not update QH */ | |
d0f2c4c6 | 718 | DPRINTF("uhci: short packet. td 0x%x token 0x%x\n", async->td, async->token); |
bb36d470 | 719 | return 1; |
bb36d470 | 720 | } |
54f254f9 AL |
721 | } |
722 | ||
723 | /* success */ | |
724 | return 0; | |
725 | ||
726 | out: | |
727 | switch(ret) { | |
728 | case USB_RET_STALL: | |
729 | td->ctrl |= TD_CTRL_STALL; | |
730 | td->ctrl &= ~TD_CTRL_ACTIVE; | |
8656954a | 731 | s->status |= UHCI_STS_USBERR; |
0070f095 GH |
732 | if (td->ctrl & TD_CTRL_IOC) { |
733 | *int_mask |= 0x01; | |
734 | } | |
8656954a | 735 | uhci_update_irq(s); |
54f254f9 AL |
736 | return 1; |
737 | ||
738 | case USB_RET_BABBLE: | |
739 | td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL; | |
740 | td->ctrl &= ~TD_CTRL_ACTIVE; | |
8656954a | 741 | s->status |= UHCI_STS_USBERR; |
0070f095 GH |
742 | if (td->ctrl & TD_CTRL_IOC) { |
743 | *int_mask |= 0x01; | |
744 | } | |
8656954a | 745 | uhci_update_irq(s); |
54f254f9 AL |
746 | /* frame interrupted */ |
747 | return -1; | |
748 | ||
749 | case USB_RET_NAK: | |
750 | td->ctrl |= TD_CTRL_NAK; | |
751 | if (pid == USB_TOKEN_SETUP) | |
752 | break; | |
753 | return 1; | |
754 | ||
755 | case USB_RET_NODEV: | |
756 | default: | |
757 | break; | |
758 | } | |
759 | ||
760 | /* Retry the TD if error count is not zero */ | |
761 | ||
762 | td->ctrl |= TD_CTRL_TIMEOUT; | |
763 | err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3; | |
764 | if (err != 0) { | |
765 | err--; | |
766 | if (err == 0) { | |
bb36d470 | 767 | td->ctrl &= ~TD_CTRL_ACTIVE; |
54f254f9 | 768 | s->status |= UHCI_STS_USBERR; |
5bd2c0d7 PB |
769 | if (td->ctrl & TD_CTRL_IOC) |
770 | *int_mask |= 0x01; | |
54f254f9 | 771 | uhci_update_irq(s); |
bb36d470 FB |
772 | } |
773 | } | |
54f254f9 AL |
774 | td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) | |
775 | (err << TD_CTRL_ERROR_SHIFT); | |
776 | return 1; | |
bb36d470 FB |
777 | } |
778 | ||
54f254f9 AL |
779 | static int uhci_handle_td(UHCIState *s, uint32_t addr, UHCI_TD *td, uint32_t *int_mask) |
780 | { | |
781 | UHCIAsync *async; | |
5d808245 | 782 | int len = 0, max_len; |
8e65b7c0 DA |
783 | uint8_t pid, isoc; |
784 | uint32_t token; | |
54f254f9 AL |
785 | |
786 | /* Is active ? */ | |
787 | if (!(td->ctrl & TD_CTRL_ACTIVE)) | |
788 | return 1; | |
789 | ||
8e65b7c0 DA |
790 | /* token field is not unique for isochronous requests, |
791 | * so use the destination buffer | |
792 | */ | |
793 | if (td->ctrl & TD_CTRL_IOS) { | |
794 | token = td->buffer; | |
795 | isoc = 1; | |
796 | } else { | |
797 | token = td->token; | |
798 | isoc = 0; | |
799 | } | |
800 | ||
801 | async = uhci_async_find_td(s, addr, token); | |
54f254f9 AL |
802 | if (async) { |
803 | /* Already submitted */ | |
a145ea51 | 804 | async->valid = 32; |
54f254f9 AL |
805 | |
806 | if (!async->done) | |
807 | return 1; | |
808 | ||
809 | uhci_async_unlink(s, async); | |
810 | goto done; | |
811 | } | |
812 | ||
813 | /* Allocate new packet */ | |
814 | async = uhci_async_alloc(s); | |
815 | if (!async) | |
816 | return 1; | |
817 | ||
8e65b7c0 DA |
818 | /* valid needs to be large enough to handle 10 frame delay |
819 | * for initial isochronous requests | |
820 | */ | |
821 | async->valid = 32; | |
54f254f9 | 822 | async->td = addr; |
8e65b7c0 DA |
823 | async->token = token; |
824 | async->isoc = isoc; | |
54f254f9 AL |
825 | |
826 | max_len = ((td->token >> 21) + 1) & 0x7ff; | |
827 | pid = td->token & 0xff; | |
828 | ||
4f4321c1 GH |
829 | usb_packet_setup(&async->packet, pid, (td->token >> 8) & 0x7f, |
830 | (td->token >> 15) & 0xf); | |
df5e66ee GH |
831 | qemu_sglist_add(&async->sgl, td->buffer, max_len); |
832 | usb_packet_map(&async->packet, &async->sgl); | |
54f254f9 AL |
833 | |
834 | switch(pid) { | |
835 | case USB_TOKEN_OUT: | |
836 | case USB_TOKEN_SETUP: | |
5d808245 AJ |
837 | len = uhci_broadcast_packet(s, &async->packet); |
838 | if (len >= 0) | |
839 | len = max_len; | |
54f254f9 AL |
840 | break; |
841 | ||
842 | case USB_TOKEN_IN: | |
5d808245 | 843 | len = uhci_broadcast_packet(s, &async->packet); |
54f254f9 AL |
844 | break; |
845 | ||
846 | default: | |
847 | /* invalid pid : frame interrupted */ | |
848 | uhci_async_free(s, async); | |
849 | s->status |= UHCI_STS_HCPERR; | |
850 | uhci_update_irq(s); | |
851 | return -1; | |
852 | } | |
853 | ||
5d808245 | 854 | if (len == USB_RET_ASYNC) { |
54f254f9 AL |
855 | uhci_async_link(s, async); |
856 | return 2; | |
857 | } | |
858 | ||
4f4321c1 | 859 | async->packet.result = len; |
54f254f9 AL |
860 | |
861 | done: | |
5d808245 | 862 | len = uhci_complete_td(s, td, async, int_mask); |
df5e66ee | 863 | usb_packet_unmap(&async->packet); |
54f254f9 | 864 | uhci_async_free(s, async); |
5d808245 | 865 | return len; |
54f254f9 AL |
866 | } |
867 | ||
d47e59b8 | 868 | static void uhci_async_complete(USBPort *port, USBPacket *packet) |
4d611c9a | 869 | { |
7b5a44c5 GH |
870 | UHCIAsync *async = container_of(packet, UHCIAsync, packet); |
871 | UHCIState *s = async->uhci; | |
54f254f9 | 872 | |
d0f2c4c6 | 873 | DPRINTF("uhci: async complete. td 0x%x token 0x%x\n", async->td, async->token); |
54f254f9 | 874 | |
8e65b7c0 DA |
875 | if (async->isoc) { |
876 | UHCI_TD td; | |
877 | uint32_t link = async->td; | |
878 | uint32_t int_mask = 0, val; | |
d4c4e6fd | 879 | |
9fe2fd67 | 880 | pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td)); |
8e65b7c0 DA |
881 | le32_to_cpus(&td.link); |
882 | le32_to_cpus(&td.ctrl); | |
883 | le32_to_cpus(&td.token); | |
884 | le32_to_cpus(&td.buffer); | |
885 | ||
886 | uhci_async_unlink(s, async); | |
d4c4e6fd | 887 | uhci_complete_td(s, &td, async, &int_mask); |
8e65b7c0 | 888 | s->pending_int_mask |= int_mask; |
54f254f9 | 889 | |
8e65b7c0 DA |
890 | /* update the status bits of the TD */ |
891 | val = cpu_to_le32(td.ctrl); | |
9fe2fd67 | 892 | pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val)); |
8e65b7c0 DA |
893 | uhci_async_free(s, async); |
894 | } else { | |
895 | async->done = 1; | |
896 | uhci_process_frame(s); | |
897 | } | |
54f254f9 AL |
898 | } |
899 | ||
900 | static int is_valid(uint32_t link) | |
901 | { | |
902 | return (link & 1) == 0; | |
903 | } | |
904 | ||
905 | static int is_qh(uint32_t link) | |
906 | { | |
907 | return (link & 2) != 0; | |
908 | } | |
909 | ||
910 | static int depth_first(uint32_t link) | |
911 | { | |
912 | return (link & 4) != 0; | |
913 | } | |
914 | ||
915 | /* QH DB used for detecting QH loops */ | |
916 | #define UHCI_MAX_QUEUES 128 | |
917 | typedef struct { | |
918 | uint32_t addr[UHCI_MAX_QUEUES]; | |
919 | int count; | |
920 | } QhDb; | |
921 | ||
922 | static void qhdb_reset(QhDb *db) | |
923 | { | |
924 | db->count = 0; | |
925 | } | |
926 | ||
927 | /* Add QH to DB. Returns 1 if already present or DB is full. */ | |
928 | static int qhdb_insert(QhDb *db, uint32_t addr) | |
929 | { | |
930 | int i; | |
931 | for (i = 0; i < db->count; i++) | |
932 | if (db->addr[i] == addr) | |
933 | return 1; | |
934 | ||
935 | if (db->count >= UHCI_MAX_QUEUES) | |
936 | return 1; | |
937 | ||
938 | db->addr[db->count++] = addr; | |
939 | return 0; | |
940 | } | |
941 | ||
942 | static void uhci_process_frame(UHCIState *s) | |
943 | { | |
944 | uint32_t frame_addr, link, old_td_ctrl, val, int_mask; | |
945 | uint32_t curr_qh; | |
946 | int cnt, ret; | |
4d611c9a | 947 | UHCI_TD td; |
54f254f9 AL |
948 | UHCI_QH qh; |
949 | QhDb qhdb; | |
4d611c9a | 950 | |
54f254f9 AL |
951 | frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2); |
952 | ||
d0f2c4c6 | 953 | DPRINTF("uhci: processing frame %d addr 0x%x\n" , s->frnum, frame_addr); |
54f254f9 | 954 | |
9fe2fd67 | 955 | pci_dma_read(&s->dev, frame_addr, &link, 4); |
54f254f9 | 956 | le32_to_cpus(&link); |
b9dc033c | 957 | |
54f254f9 AL |
958 | int_mask = 0; |
959 | curr_qh = 0; | |
960 | ||
961 | qhdb_reset(&qhdb); | |
962 | ||
963 | for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) { | |
964 | if (is_qh(link)) { | |
965 | /* QH */ | |
966 | ||
967 | if (qhdb_insert(&qhdb, link)) { | |
968 | /* | |
969 | * We're going in circles. Which is not a bug because | |
970 | * HCD is allowed to do that as part of the BW management. | |
971 | * In our case though it makes no sense to spin here. Sync transations | |
972 | * are already done, and async completion handler will re-process | |
973 | * the frame when something is ready. | |
974 | */ | |
d0f2c4c6 | 975 | DPRINTF("uhci: detected loop. qh 0x%x\n", link); |
54f254f9 AL |
976 | break; |
977 | } | |
978 | ||
9fe2fd67 | 979 | pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh)); |
54f254f9 AL |
980 | le32_to_cpus(&qh.link); |
981 | le32_to_cpus(&qh.el_link); | |
982 | ||
d0f2c4c6 | 983 | DPRINTF("uhci: QH 0x%x load. link 0x%x elink 0x%x\n", |
54f254f9 AL |
984 | link, qh.link, qh.el_link); |
985 | ||
986 | if (!is_valid(qh.el_link)) { | |
987 | /* QH w/o elements */ | |
988 | curr_qh = 0; | |
989 | link = qh.link; | |
990 | } else { | |
991 | /* QH with elements */ | |
992 | curr_qh = link; | |
993 | link = qh.el_link; | |
994 | } | |
995 | continue; | |
996 | } | |
997 | ||
998 | /* TD */ | |
9fe2fd67 | 999 | pci_dma_read(&s->dev, link & ~0xf, &td, sizeof(td)); |
b9dc033c AZ |
1000 | le32_to_cpus(&td.link); |
1001 | le32_to_cpus(&td.ctrl); | |
1002 | le32_to_cpus(&td.token); | |
1003 | le32_to_cpus(&td.buffer); | |
b9dc033c | 1004 | |
d0f2c4c6 | 1005 | DPRINTF("uhci: TD 0x%x load. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n", |
54f254f9 AL |
1006 | link, td.link, td.ctrl, td.token, curr_qh); |
1007 | ||
1008 | old_td_ctrl = td.ctrl; | |
1009 | ret = uhci_handle_td(s, link, &td, &int_mask); | |
b9dc033c | 1010 | if (old_td_ctrl != td.ctrl) { |
54f254f9 | 1011 | /* update the status bits of the TD */ |
b9dc033c | 1012 | val = cpu_to_le32(td.ctrl); |
9fe2fd67 | 1013 | pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val)); |
b9dc033c | 1014 | } |
54f254f9 AL |
1015 | |
1016 | if (ret < 0) { | |
1017 | /* interrupted frame */ | |
1018 | break; | |
b9dc033c | 1019 | } |
b9dc033c | 1020 | |
54f254f9 | 1021 | if (ret == 2 || ret == 1) { |
d0f2c4c6 | 1022 | DPRINTF("uhci: TD 0x%x %s. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n", |
54f254f9 AL |
1023 | link, ret == 2 ? "pend" : "skip", |
1024 | td.link, td.ctrl, td.token, curr_qh); | |
b9dc033c | 1025 | |
54f254f9 AL |
1026 | link = curr_qh ? qh.link : td.link; |
1027 | continue; | |
4d611c9a | 1028 | } |
54f254f9 AL |
1029 | |
1030 | /* completed TD */ | |
1031 | ||
d0f2c4c6 | 1032 | DPRINTF("uhci: TD 0x%x done. link 0x%x ctrl 0x%x token 0x%x qh 0x%x\n", |
54f254f9 AL |
1033 | link, td.link, td.ctrl, td.token, curr_qh); |
1034 | ||
1035 | link = td.link; | |
1036 | ||
1037 | if (curr_qh) { | |
1038 | /* update QH element link */ | |
1039 | qh.el_link = link; | |
4d611c9a | 1040 | val = cpu_to_le32(qh.el_link); |
9fe2fd67 | 1041 | pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val)); |
54f254f9 AL |
1042 | |
1043 | if (!depth_first(link)) { | |
1044 | /* done with this QH */ | |
1045 | ||
d0f2c4c6 | 1046 | DPRINTF("uhci: QH 0x%x done. link 0x%x elink 0x%x\n", |
54f254f9 AL |
1047 | curr_qh, qh.link, qh.el_link); |
1048 | ||
1049 | curr_qh = 0; | |
1050 | link = qh.link; | |
1051 | } | |
4d611c9a | 1052 | } |
54f254f9 AL |
1053 | |
1054 | /* go to the next entry */ | |
4d611c9a | 1055 | } |
54f254f9 | 1056 | |
8e65b7c0 | 1057 | s->pending_int_mask |= int_mask; |
4d611c9a PB |
1058 | } |
1059 | ||
bb36d470 FB |
1060 | static void uhci_frame_timer(void *opaque) |
1061 | { | |
1062 | UHCIState *s = opaque; | |
8e65b7c0 DA |
1063 | |
1064 | /* prepare the timer for the next frame */ | |
1065 | s->expire_time += (get_ticks_per_sec() / FRAME_TIMER_FREQ); | |
bb36d470 FB |
1066 | |
1067 | if (!(s->cmd & UHCI_CMD_RS)) { | |
54f254f9 | 1068 | /* Full stop */ |
bb36d470 | 1069 | qemu_del_timer(s->frame_timer); |
52328140 FB |
1070 | /* set hchalted bit in status - UHCI11D 2.1.2 */ |
1071 | s->status |= UHCI_STS_HCHALTED; | |
6f382b5e | 1072 | |
d0f2c4c6 | 1073 | DPRINTF("uhci: halted\n"); |
bb36d470 FB |
1074 | return; |
1075 | } | |
54f254f9 AL |
1076 | |
1077 | /* Complete the previous frame */ | |
4d611c9a PB |
1078 | if (s->pending_int_mask) { |
1079 | s->status2 |= s->pending_int_mask; | |
54f254f9 | 1080 | s->status |= UHCI_STS_USBINT; |
4d611c9a PB |
1081 | uhci_update_irq(s); |
1082 | } | |
8e65b7c0 | 1083 | s->pending_int_mask = 0; |
b9dc033c | 1084 | |
54f254f9 AL |
1085 | /* Start new frame */ |
1086 | s->frnum = (s->frnum + 1) & 0x7ff; | |
1087 | ||
d0f2c4c6 | 1088 | DPRINTF("uhci: new frame #%u\n" , s->frnum); |
54f254f9 AL |
1089 | |
1090 | uhci_async_validate_begin(s); | |
1091 | ||
1092 | uhci_process_frame(s); | |
1093 | ||
1094 | uhci_async_validate_end(s); | |
b9dc033c | 1095 | |
8e65b7c0 | 1096 | qemu_mod_timer(s->frame_timer, s->expire_time); |
bb36d470 FB |
1097 | } |
1098 | ||
a03f66e4 AK |
1099 | static const MemoryRegionPortio uhci_portio[] = { |
1100 | { 0, 32, 2, .write = uhci_ioport_writew, }, | |
1101 | { 0, 32, 2, .read = uhci_ioport_readw, }, | |
1102 | { 0, 32, 4, .write = uhci_ioport_writel, }, | |
1103 | { 0, 32, 4, .read = uhci_ioport_readl, }, | |
1104 | { 0, 32, 1, .write = uhci_ioport_writeb, }, | |
1105 | { 0, 32, 1, .read = uhci_ioport_readb, }, | |
1106 | PORTIO_END_OF_LIST() | |
1107 | }; | |
1108 | ||
1109 | static const MemoryRegionOps uhci_ioport_ops = { | |
1110 | .old_portio = uhci_portio, | |
1111 | }; | |
bb36d470 | 1112 | |
0d86d2be GH |
1113 | static USBPortOps uhci_port_ops = { |
1114 | .attach = uhci_attach, | |
618c169b | 1115 | .detach = uhci_detach, |
4706ab6c | 1116 | .child_detach = uhci_child_detach, |
9159f679 | 1117 | .wakeup = uhci_wakeup, |
13a9a0d3 | 1118 | .complete = uhci_async_complete, |
0d86d2be GH |
1119 | }; |
1120 | ||
07771f6f | 1121 | static USBBusOps uhci_bus_ops = { |
07771f6f GH |
1122 | }; |
1123 | ||
dc638fad | 1124 | static int usb_uhci_common_initfn(PCIDevice *dev) |
bb36d470 | 1125 | { |
dc638fad | 1126 | UHCIState *s = DO_UPCAST(UHCIState, dev, dev); |
6cf9b6f1 | 1127 | uint8_t *pci_conf = s->dev.config; |
bb36d470 FB |
1128 | int i; |
1129 | ||
db579e9e | 1130 | pci_conf[PCI_CLASS_PROG] = 0x00; |
db579e9e | 1131 | /* TODO: reset value should be 0. */ |
817e0b6f | 1132 | pci_conf[PCI_INTERRUPT_PIN] = 4; /* interrupt pin D */ |
e59d33a7 | 1133 | pci_conf[USB_SBRN] = USB_RELEASE_1; // release number |
3b46e624 | 1134 | |
35e4977f HG |
1135 | if (s->masterbus) { |
1136 | USBPort *ports[NB_PORTS]; | |
1137 | for(i = 0; i < NB_PORTS; i++) { | |
1138 | ports[i] = &s->ports[i].port; | |
1139 | } | |
1140 | if (usb_register_companion(s->masterbus, ports, NB_PORTS, | |
1141 | s->firstport, s, &uhci_port_ops, | |
1142 | USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL) != 0) { | |
1143 | return -1; | |
1144 | } | |
1145 | } else { | |
1146 | usb_bus_new(&s->bus, &uhci_bus_ops, &s->dev.qdev); | |
1147 | for (i = 0; i < NB_PORTS; i++) { | |
1148 | usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops, | |
1149 | USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL); | |
1150 | } | |
bb36d470 | 1151 | } |
74475455 | 1152 | s->frame_timer = qemu_new_timer_ns(vm_clock, uhci_frame_timer, s); |
64e58fe5 | 1153 | s->num_ports_vmstate = NB_PORTS; |
ddf6583f | 1154 | QTAILQ_INIT(&s->async_pending); |
bb36d470 | 1155 | |
a08d4367 | 1156 | qemu_register_reset(uhci_reset, s); |
bb36d470 | 1157 | |
a03f66e4 | 1158 | memory_region_init_io(&s->io_bar, &uhci_ioport_ops, s, "uhci", 0x20); |
38ca0f6d PB |
1159 | /* Use region 4 for consistency with real hardware. BSD guests seem |
1160 | to rely on this. */ | |
e824b2cc | 1161 | pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar); |
6f382b5e | 1162 | |
6cf9b6f1 | 1163 | return 0; |
bb36d470 | 1164 | } |
afcc3cdf | 1165 | |
30235a54 HC |
1166 | static int usb_uhci_vt82c686b_initfn(PCIDevice *dev) |
1167 | { | |
1168 | UHCIState *s = DO_UPCAST(UHCIState, dev, dev); | |
1169 | uint8_t *pci_conf = s->dev.config; | |
1170 | ||
30235a54 HC |
1171 | /* USB misc control 1/2 */ |
1172 | pci_set_long(pci_conf + 0x40,0x00001000); | |
1173 | /* PM capability */ | |
1174 | pci_set_long(pci_conf + 0x80,0x00020001); | |
1175 | /* USB legacy support */ | |
1176 | pci_set_long(pci_conf + 0xc0,0x00002000); | |
1177 | ||
dc638fad | 1178 | return usb_uhci_common_initfn(dev); |
30235a54 HC |
1179 | } |
1180 | ||
a03f66e4 AK |
1181 | static int usb_uhci_exit(PCIDevice *dev) |
1182 | { | |
1183 | UHCIState *s = DO_UPCAST(UHCIState, dev, dev); | |
1184 | ||
1185 | memory_region_destroy(&s->io_bar); | |
1186 | return 0; | |
1187 | } | |
1188 | ||
1b5a7570 GH |
1189 | static Property uhci_properties[] = { |
1190 | DEFINE_PROP_STRING("masterbus", UHCIState, masterbus), | |
1191 | DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0), | |
1192 | DEFINE_PROP_END_OF_LIST(), | |
1193 | }; | |
1194 | ||
40021f08 AL |
1195 | static void piix3_uhci_class_init(ObjectClass *klass, void *data) |
1196 | { | |
39bffca2 | 1197 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1198 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1199 | ||
1200 | k->init = usb_uhci_common_initfn; | |
1201 | k->exit = usb_uhci_exit; | |
1202 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
1203 | k->device_id = PCI_DEVICE_ID_INTEL_82371SB_2; | |
1204 | k->revision = 0x01; | |
1205 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1206 | dc->vmsd = &vmstate_uhci; |
1207 | dc->props = uhci_properties; | |
40021f08 AL |
1208 | } |
1209 | ||
39bffca2 AL |
1210 | static TypeInfo piix3_uhci_info = { |
1211 | .name = "piix3-usb-uhci", | |
1212 | .parent = TYPE_PCI_DEVICE, | |
1213 | .instance_size = sizeof(UHCIState), | |
1214 | .class_init = piix3_uhci_class_init, | |
e855761c AL |
1215 | }; |
1216 | ||
40021f08 AL |
1217 | static void piix4_uhci_class_init(ObjectClass *klass, void *data) |
1218 | { | |
39bffca2 | 1219 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1220 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1221 | ||
1222 | k->init = usb_uhci_common_initfn; | |
1223 | k->exit = usb_uhci_exit; | |
1224 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
1225 | k->device_id = PCI_DEVICE_ID_INTEL_82371AB_2; | |
1226 | k->revision = 0x01; | |
1227 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1228 | dc->vmsd = &vmstate_uhci; |
1229 | dc->props = uhci_properties; | |
40021f08 AL |
1230 | } |
1231 | ||
39bffca2 AL |
1232 | static TypeInfo piix4_uhci_info = { |
1233 | .name = "piix4-usb-uhci", | |
1234 | .parent = TYPE_PCI_DEVICE, | |
1235 | .instance_size = sizeof(UHCIState), | |
1236 | .class_init = piix4_uhci_class_init, | |
e855761c AL |
1237 | }; |
1238 | ||
40021f08 AL |
1239 | static void vt82c686b_uhci_class_init(ObjectClass *klass, void *data) |
1240 | { | |
39bffca2 | 1241 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1242 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1243 | ||
1244 | k->init = usb_uhci_vt82c686b_initfn; | |
1245 | k->exit = usb_uhci_exit; | |
1246 | k->vendor_id = PCI_VENDOR_ID_VIA; | |
1247 | k->device_id = PCI_DEVICE_ID_VIA_UHCI; | |
1248 | k->revision = 0x01; | |
1249 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1250 | dc->vmsd = &vmstate_uhci; |
1251 | dc->props = uhci_properties; | |
40021f08 AL |
1252 | } |
1253 | ||
39bffca2 AL |
1254 | static TypeInfo vt82c686b_uhci_info = { |
1255 | .name = "vt82c686b-usb-uhci", | |
1256 | .parent = TYPE_PCI_DEVICE, | |
1257 | .instance_size = sizeof(UHCIState), | |
1258 | .class_init = vt82c686b_uhci_class_init, | |
e855761c AL |
1259 | }; |
1260 | ||
40021f08 AL |
1261 | static void ich9_uhci1_class_init(ObjectClass *klass, void *data) |
1262 | { | |
39bffca2 | 1263 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1264 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1265 | ||
1266 | k->init = usb_uhci_common_initfn; | |
1267 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
1268 | k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1; | |
1269 | k->revision = 0x03; | |
1270 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1271 | dc->vmsd = &vmstate_uhci; |
1272 | dc->props = uhci_properties; | |
40021f08 AL |
1273 | } |
1274 | ||
39bffca2 AL |
1275 | static TypeInfo ich9_uhci1_info = { |
1276 | .name = "ich9-usb-uhci1", | |
1277 | .parent = TYPE_PCI_DEVICE, | |
1278 | .instance_size = sizeof(UHCIState), | |
1279 | .class_init = ich9_uhci1_class_init, | |
e855761c AL |
1280 | }; |
1281 | ||
40021f08 AL |
1282 | static void ich9_uhci2_class_init(ObjectClass *klass, void *data) |
1283 | { | |
39bffca2 | 1284 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1285 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1286 | ||
1287 | k->init = usb_uhci_common_initfn; | |
1288 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
1289 | k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2; | |
1290 | k->revision = 0x03; | |
1291 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1292 | dc->vmsd = &vmstate_uhci; |
1293 | dc->props = uhci_properties; | |
40021f08 AL |
1294 | } |
1295 | ||
39bffca2 AL |
1296 | static TypeInfo ich9_uhci2_info = { |
1297 | .name = "ich9-usb-uhci2", | |
1298 | .parent = TYPE_PCI_DEVICE, | |
1299 | .instance_size = sizeof(UHCIState), | |
1300 | .class_init = ich9_uhci2_class_init, | |
e855761c AL |
1301 | }; |
1302 | ||
40021f08 AL |
1303 | static void ich9_uhci3_class_init(ObjectClass *klass, void *data) |
1304 | { | |
39bffca2 | 1305 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1306 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1307 | ||
1308 | k->init = usb_uhci_common_initfn; | |
1309 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
1310 | k->device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3; | |
1311 | k->revision = 0x03; | |
1312 | k->class_id = PCI_CLASS_SERIAL_USB; | |
39bffca2 AL |
1313 | dc->vmsd = &vmstate_uhci; |
1314 | dc->props = uhci_properties; | |
40021f08 AL |
1315 | } |
1316 | ||
39bffca2 AL |
1317 | static TypeInfo ich9_uhci3_info = { |
1318 | .name = "ich9-usb-uhci3", | |
1319 | .parent = TYPE_PCI_DEVICE, | |
1320 | .instance_size = sizeof(UHCIState), | |
1321 | .class_init = ich9_uhci3_class_init, | |
6cf9b6f1 | 1322 | }; |
afcc3cdf | 1323 | |
83f7d43a | 1324 | static void uhci_register_types(void) |
6cf9b6f1 | 1325 | { |
39bffca2 AL |
1326 | type_register_static(&piix3_uhci_info); |
1327 | type_register_static(&piix4_uhci_info); | |
1328 | type_register_static(&vt82c686b_uhci_info); | |
1329 | type_register_static(&ich9_uhci1_info); | |
1330 | type_register_static(&ich9_uhci2_info); | |
1331 | type_register_static(&ich9_uhci3_info); | |
6cf9b6f1 | 1332 | } |
83f7d43a AF |
1333 | |
1334 | type_init(uhci_register_types) | |
afcc3cdf | 1335 | |
6cf9b6f1 GH |
1336 | void usb_uhci_piix3_init(PCIBus *bus, int devfn) |
1337 | { | |
556cd098 | 1338 | pci_create_simple(bus, devfn, "piix3-usb-uhci"); |
6cf9b6f1 | 1339 | } |
54f254f9 | 1340 | |
6cf9b6f1 GH |
1341 | void usb_uhci_piix4_init(PCIBus *bus, int devfn) |
1342 | { | |
556cd098 | 1343 | pci_create_simple(bus, devfn, "piix4-usb-uhci"); |
afcc3cdf | 1344 | } |
30235a54 HC |
1345 | |
1346 | void usb_uhci_vt82c686b_init(PCIBus *bus, int devfn) | |
1347 | { | |
1348 | pci_create_simple(bus, devfn, "vt82c686b-usb-uhci"); | |
1349 | } |