]>
Commit | Line | Data |
---|---|---|
dc5bd18f MC |
1 | /* |
2 | * QEMU RISC-V CPU | |
3 | * | |
4 | * Copyright (c) 2016-2017 Sagar Karandikar, [email protected] | |
5 | * Copyright (c) 2017-2018 SiFive, Inc. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify it | |
8 | * under the terms and conditions of the GNU General Public License, | |
9 | * version 2 or later, as published by the Free Software Foundation. | |
10 | * | |
11 | * This program is distributed in the hope it will be useful, but WITHOUT | |
12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
14 | * more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License along with | |
17 | * this program. If not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
20 | #include "qemu/osdep.h" | |
0442428a | 21 | #include "qemu/qemu-print.h" |
856dfd8a | 22 | #include "qemu/ctype.h" |
dc5bd18f MC |
23 | #include "qemu/log.h" |
24 | #include "cpu.h" | |
f7697f0e | 25 | #include "internals.h" |
dc5bd18f MC |
26 | #include "exec/exec-all.h" |
27 | #include "qapi/error.h" | |
b55d7d34 | 28 | #include "qemu/error-report.h" |
c4e95030 | 29 | #include "hw/qdev-properties.h" |
dc5bd18f | 30 | #include "migration/vmstate.h" |
135b03cb | 31 | #include "fpu/softfloat-helpers.h" |
ad40be27 YJ |
32 | #include "sysemu/kvm.h" |
33 | #include "kvm_riscv.h" | |
dc5bd18f MC |
34 | |
35 | /* RISC-V CPU definitions */ | |
36 | ||
79f86934 | 37 | static const char riscv_exts[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG"; |
dc5bd18f MC |
38 | |
39 | const char * const riscv_int_regnames[] = { | |
a9f37afa AP |
40 | "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1", |
41 | "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3", | |
42 | "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4", | |
43 | "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11", | |
44 | "x28/t3", "x29/t4", "x30/t5", "x31/t6" | |
dc5bd18f MC |
45 | }; |
46 | ||
2b547084 FP |
47 | const char * const riscv_int_regnamesh[] = { |
48 | "x0h/zeroh", "x1h/rah", "x2h/sph", "x3h/gph", "x4h/tph", "x5h/t0h", | |
49 | "x6h/t1h", "x7h/t2h", "x8h/s0h", "x9h/s1h", "x10h/a0h", "x11h/a1h", | |
50 | "x12h/a2h", "x13h/a3h", "x14h/a4h", "x15h/a5h", "x16h/a6h", "x17h/a7h", | |
51 | "x18h/s2h", "x19h/s3h", "x20h/s4h", "x21h/s5h", "x22h/s6h", "x23h/s7h", | |
52 | "x24h/s8h", "x25h/s9h", "x26h/s10h", "x27h/s11h", "x28h/t3h", "x29h/t4h", | |
53 | "x30h/t5h", "x31h/t6h" | |
54 | }; | |
55 | ||
dc5bd18f | 56 | const char * const riscv_fpr_regnames[] = { |
a9f37afa AP |
57 | "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5", |
58 | "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1", | |
59 | "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7", | |
60 | "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7", | |
61 | "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9", | |
62 | "f30/ft10", "f31/ft11" | |
dc5bd18f MC |
63 | }; |
64 | ||
9a575d33 | 65 | static const char * const riscv_excp_names[] = { |
dc5bd18f MC |
66 | "misaligned_fetch", |
67 | "fault_fetch", | |
68 | "illegal_instruction", | |
69 | "breakpoint", | |
70 | "misaligned_load", | |
71 | "fault_load", | |
72 | "misaligned_store", | |
73 | "fault_store", | |
74 | "user_ecall", | |
75 | "supervisor_ecall", | |
76 | "hypervisor_ecall", | |
77 | "machine_ecall", | |
78 | "exec_page_fault", | |
79 | "load_page_fault", | |
80 | "reserved", | |
fd990e86 | 81 | "store_page_fault", |
ab67a1d0 AF |
82 | "reserved", |
83 | "reserved", | |
84 | "reserved", | |
85 | "reserved", | |
86 | "guest_exec_page_fault", | |
87 | "guest_load_page_fault", | |
88 | "reserved", | |
fd990e86 | 89 | "guest_store_page_fault", |
dc5bd18f MC |
90 | }; |
91 | ||
9a575d33 | 92 | static const char * const riscv_intr_names[] = { |
dc5bd18f MC |
93 | "u_software", |
94 | "s_software", | |
205377f8 | 95 | "vs_software", |
dc5bd18f MC |
96 | "m_software", |
97 | "u_timer", | |
98 | "s_timer", | |
205377f8 | 99 | "vs_timer", |
dc5bd18f MC |
100 | "m_timer", |
101 | "u_external", | |
6cfcf775 | 102 | "s_external", |
205377f8 | 103 | "vs_external", |
dc5bd18f | 104 | "m_external", |
426f0348 MC |
105 | "reserved", |
106 | "reserved", | |
107 | "reserved", | |
108 | "reserved" | |
dc5bd18f MC |
109 | }; |
110 | ||
c51a3f5d YJ |
111 | const char *riscv_cpu_get_trap_name(target_ulong cause, bool async) |
112 | { | |
113 | if (async) { | |
114 | return (cause < ARRAY_SIZE(riscv_intr_names)) ? | |
115 | riscv_intr_names[cause] : "(unknown)"; | |
116 | } else { | |
117 | return (cause < ARRAY_SIZE(riscv_excp_names)) ? | |
118 | riscv_excp_names[cause] : "(unknown)"; | |
119 | } | |
120 | } | |
121 | ||
e91a7227 | 122 | static void set_misa(CPURISCVState *env, RISCVMXL mxl, uint32_t ext) |
dc5bd18f | 123 | { |
e91a7227 RH |
124 | env->misa_mxl_max = env->misa_mxl = mxl; |
125 | env->misa_ext_mask = env->misa_ext = ext; | |
dc5bd18f MC |
126 | } |
127 | ||
c9a73910 | 128 | static void set_priv_version(CPURISCVState *env, int priv_ver) |
dc5bd18f | 129 | { |
dc5bd18f MC |
130 | env->priv_ver = priv_ver; |
131 | } | |
132 | ||
32931383 LZ |
133 | static void set_vext_version(CPURISCVState *env, int vext_ver) |
134 | { | |
135 | env->vext_ver = vext_ver; | |
136 | } | |
137 | ||
dc5bd18f MC |
138 | static void set_feature(CPURISCVState *env, int feature) |
139 | { | |
140 | env->features |= (1ULL << feature); | |
141 | } | |
142 | ||
01e723bf | 143 | static void set_resetvec(CPURISCVState *env, target_ulong resetvec) |
dc5bd18f MC |
144 | { |
145 | #ifndef CONFIG_USER_ONLY | |
146 | env->resetvec = resetvec; | |
147 | #endif | |
148 | } | |
149 | ||
150 | static void riscv_any_cpu_init(Object *obj) | |
151 | { | |
152 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
3820602f | 153 | #if defined(TARGET_RISCV32) |
e91a7227 | 154 | set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVD | RVC | RVU); |
3820602f | 155 | #elif defined(TARGET_RISCV64) |
e91a7227 | 156 | set_misa(env, MXL_RV64, RVI | RVM | RVA | RVF | RVD | RVC | RVU); |
3820602f | 157 | #endif |
c9a73910 | 158 | set_priv_version(env, PRIV_VERSION_1_11_0); |
dc5bd18f MC |
159 | } |
160 | ||
094b072c AF |
161 | #if defined(TARGET_RISCV64) |
162 | static void rv64_base_cpu_init(Object *obj) | |
8903bf6e AF |
163 | { |
164 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
b55d7d34 | 165 | /* We set this in the realise function */ |
e91a7227 | 166 | set_misa(env, MXL_RV64, 0); |
8903bf6e AF |
167 | } |
168 | ||
114baaca | 169 | static void rv64_sifive_u_cpu_init(Object *obj) |
dc5bd18f MC |
170 | { |
171 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 172 | set_misa(env, MXL_RV64, RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); |
c9a73910 | 173 | set_priv_version(env, PRIV_VERSION_1_10_0); |
dc5bd18f MC |
174 | } |
175 | ||
114baaca | 176 | static void rv64_sifive_e_cpu_init(Object *obj) |
36b80ad9 AF |
177 | { |
178 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 179 | set_misa(env, MXL_RV64, RVI | RVM | RVA | RVC | RVU); |
36b80ad9 | 180 | set_priv_version(env, PRIV_VERSION_1_10_0); |
36b80ad9 AF |
181 | qdev_prop_set_bit(DEVICE(obj), "mmu", false); |
182 | } | |
332dab68 FP |
183 | |
184 | static void rv128_base_cpu_init(Object *obj) | |
185 | { | |
186 | if (qemu_tcg_mttcg_enabled()) { | |
187 | /* Missing 128-bit aligned atomics */ | |
188 | error_report("128-bit RISC-V currently does not work with Multi " | |
189 | "Threaded TCG. Please use: -accel tcg,thread=single"); | |
190 | exit(EXIT_FAILURE); | |
191 | } | |
192 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
193 | /* We set this in the realise function */ | |
194 | set_misa(env, MXL_RV128, 0); | |
195 | } | |
114baaca | 196 | #else |
094b072c AF |
197 | static void rv32_base_cpu_init(Object *obj) |
198 | { | |
199 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
200 | /* We set this in the realise function */ | |
e91a7227 | 201 | set_misa(env, MXL_RV32, 0); |
094b072c AF |
202 | } |
203 | ||
114baaca AF |
204 | static void rv32_sifive_u_cpu_init(Object *obj) |
205 | { | |
206 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 207 | set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); |
114baaca AF |
208 | set_priv_version(env, PRIV_VERSION_1_10_0); |
209 | } | |
36b80ad9 | 210 | |
114baaca AF |
211 | static void rv32_sifive_e_cpu_init(Object *obj) |
212 | { | |
213 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 214 | set_misa(env, MXL_RV32, RVI | RVM | RVA | RVC | RVU); |
114baaca AF |
215 | set_priv_version(env, PRIV_VERSION_1_10_0); |
216 | qdev_prop_set_bit(DEVICE(obj), "mmu", false); | |
217 | } | |
d8e72bd1 | 218 | |
e8905c6c | 219 | static void rv32_ibex_cpu_init(Object *obj) |
dc5bd18f MC |
220 | { |
221 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 222 | set_misa(env, MXL_RV32, RVI | RVM | RVC | RVU); |
c9a73910 | 223 | set_priv_version(env, PRIV_VERSION_1_10_0); |
8be6971b | 224 | qdev_prop_set_bit(DEVICE(obj), "mmu", false); |
ed6eebaa | 225 | qdev_prop_set_bit(DEVICE(obj), "x-epmp", true); |
dc5bd18f MC |
226 | } |
227 | ||
2fdd2c09 | 228 | static void rv32_imafcu_nommu_cpu_init(Object *obj) |
d784733b CW |
229 | { |
230 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
e91a7227 | 231 | set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVC | RVU); |
d784733b CW |
232 | set_priv_version(env, PRIV_VERSION_1_10_0); |
233 | set_resetvec(env, DEFAULT_RSTVEC); | |
8be6971b | 234 | qdev_prop_set_bit(DEVICE(obj), "mmu", false); |
d784733b | 235 | } |
eab15862 | 236 | #endif |
dc5bd18f | 237 | |
10f1ca27 YJ |
238 | #if defined(CONFIG_KVM) |
239 | static void riscv_host_cpu_init(Object *obj) | |
240 | { | |
241 | CPURISCVState *env = &RISCV_CPU(obj)->env; | |
242 | #if defined(TARGET_RISCV32) | |
243 | set_misa(env, MXL_RV32, 0); | |
244 | #elif defined(TARGET_RISCV64) | |
245 | set_misa(env, MXL_RV64, 0); | |
246 | #endif | |
247 | } | |
248 | #endif | |
249 | ||
dc5bd18f MC |
250 | static ObjectClass *riscv_cpu_class_by_name(const char *cpu_model) |
251 | { | |
252 | ObjectClass *oc; | |
253 | char *typename; | |
254 | char **cpuname; | |
255 | ||
256 | cpuname = g_strsplit(cpu_model, ",", 1); | |
257 | typename = g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname[0]); | |
258 | oc = object_class_by_name(typename); | |
259 | g_strfreev(cpuname); | |
260 | g_free(typename); | |
261 | if (!oc || !object_class_dynamic_cast(oc, TYPE_RISCV_CPU) || | |
262 | object_class_is_abstract(oc)) { | |
263 | return NULL; | |
264 | } | |
265 | return oc; | |
266 | } | |
267 | ||
90c84c56 | 268 | static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
dc5bd18f MC |
269 | { |
270 | RISCVCPU *cpu = RISCV_CPU(cs); | |
271 | CPURISCVState *env = &cpu->env; | |
272 | int i; | |
273 | ||
df30e652 AF |
274 | #if !defined(CONFIG_USER_ONLY) |
275 | if (riscv_has_ext(env, RVH)) { | |
276 | qemu_fprintf(f, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env)); | |
277 | } | |
278 | #endif | |
90c84c56 | 279 | qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "pc ", env->pc); |
dc5bd18f | 280 | #ifndef CONFIG_USER_ONLY |
665b90d8 RH |
281 | { |
282 | static const int dump_csrs[] = { | |
283 | CSR_MHARTID, | |
284 | CSR_MSTATUS, | |
285 | CSR_MSTATUSH, | |
286 | CSR_HSTATUS, | |
287 | CSR_VSSTATUS, | |
288 | CSR_MIP, | |
289 | CSR_MIE, | |
290 | CSR_MIDELEG, | |
291 | CSR_HIDELEG, | |
292 | CSR_MEDELEG, | |
293 | CSR_HEDELEG, | |
294 | CSR_MTVEC, | |
295 | CSR_STVEC, | |
296 | CSR_VSTVEC, | |
297 | CSR_MEPC, | |
298 | CSR_SEPC, | |
299 | CSR_VSEPC, | |
300 | CSR_MCAUSE, | |
301 | CSR_SCAUSE, | |
302 | CSR_VSCAUSE, | |
303 | CSR_MTVAL, | |
304 | CSR_STVAL, | |
305 | CSR_HTVAL, | |
306 | CSR_MTVAL2, | |
307 | CSR_MSCRATCH, | |
308 | CSR_SSCRATCH, | |
309 | CSR_SATP, | |
bd5594ca AB |
310 | CSR_MMTE, |
311 | CSR_UPMBASE, | |
312 | CSR_UPMMASK, | |
313 | CSR_SPMBASE, | |
314 | CSR_SPMMASK, | |
315 | CSR_MPMBASE, | |
316 | CSR_MPMMASK, | |
665b90d8 RH |
317 | }; |
318 | ||
319 | for (int i = 0; i < ARRAY_SIZE(dump_csrs); ++i) { | |
320 | int csrno = dump_csrs[i]; | |
321 | target_ulong val = 0; | |
322 | RISCVException res = riscv_csrrw_debug(env, csrno, &val, 0, 0); | |
323 | ||
324 | /* | |
325 | * Rely on the smode, hmode, etc, predicates within csr.c | |
326 | * to do the filtering of the registers that are present. | |
327 | */ | |
328 | if (res == RISCV_EXCP_NONE) { | |
329 | qemu_fprintf(f, " %-8s " TARGET_FMT_lx "\n", | |
330 | csr_ops[csrno].name, val); | |
331 | } | |
332 | } | |
df30e652 | 333 | } |
dc5bd18f MC |
334 | #endif |
335 | ||
336 | for (i = 0; i < 32; i++) { | |
e573a7f3 | 337 | qemu_fprintf(f, " %-8s " TARGET_FMT_lx, |
90c84c56 | 338 | riscv_int_regnames[i], env->gpr[i]); |
dc5bd18f | 339 | if ((i & 3) == 3) { |
90c84c56 | 340 | qemu_fprintf(f, "\n"); |
dc5bd18f MC |
341 | } |
342 | } | |
86ea1880 RH |
343 | if (flags & CPU_DUMP_FPU) { |
344 | for (i = 0; i < 32; i++) { | |
e573a7f3 | 345 | qemu_fprintf(f, " %-8s %016" PRIx64, |
90c84c56 | 346 | riscv_fpr_regnames[i], env->fpr[i]); |
86ea1880 | 347 | if ((i & 3) == 3) { |
90c84c56 | 348 | qemu_fprintf(f, "\n"); |
86ea1880 | 349 | } |
dc5bd18f MC |
350 | } |
351 | } | |
352 | } | |
353 | ||
354 | static void riscv_cpu_set_pc(CPUState *cs, vaddr value) | |
355 | { | |
356 | RISCVCPU *cpu = RISCV_CPU(cs); | |
357 | CPURISCVState *env = &cpu->env; | |
bf9e776e LZ |
358 | |
359 | if (env->xl == MXL_RV32) { | |
360 | env->pc = (int32_t)value; | |
361 | } else { | |
362 | env->pc = value; | |
363 | } | |
dc5bd18f MC |
364 | } |
365 | ||
04a37d4c RH |
366 | static void riscv_cpu_synchronize_from_tb(CPUState *cs, |
367 | const TranslationBlock *tb) | |
dc5bd18f MC |
368 | { |
369 | RISCVCPU *cpu = RISCV_CPU(cs); | |
370 | CPURISCVState *env = &cpu->env; | |
bf9e776e LZ |
371 | RISCVMXL xl = FIELD_EX32(tb->flags, TB_FLAGS, XL); |
372 | ||
373 | if (xl == MXL_RV32) { | |
374 | env->pc = (int32_t)tb->pc; | |
375 | } else { | |
376 | env->pc = tb->pc; | |
377 | } | |
dc5bd18f MC |
378 | } |
379 | ||
380 | static bool riscv_cpu_has_work(CPUState *cs) | |
381 | { | |
382 | #ifndef CONFIG_USER_ONLY | |
383 | RISCVCPU *cpu = RISCV_CPU(cs); | |
384 | CPURISCVState *env = &cpu->env; | |
385 | /* | |
386 | * Definition of the WFI instruction requires it to ignore the privilege | |
387 | * mode and delegation registers, but respect individual enables | |
388 | */ | |
7ec5d303 | 389 | return (env->mip & env->mie) != 0; |
dc5bd18f MC |
390 | #else |
391 | return true; | |
392 | #endif | |
393 | } | |
394 | ||
395 | void restore_state_to_opc(CPURISCVState *env, TranslationBlock *tb, | |
396 | target_ulong *data) | |
397 | { | |
bf9e776e LZ |
398 | RISCVMXL xl = FIELD_EX32(tb->flags, TB_FLAGS, XL); |
399 | if (xl == MXL_RV32) { | |
400 | env->pc = (int32_t)data[0]; | |
401 | } else { | |
402 | env->pc = data[0]; | |
403 | } | |
dc5bd18f MC |
404 | } |
405 | ||
781c67ca | 406 | static void riscv_cpu_reset(DeviceState *dev) |
dc5bd18f | 407 | { |
781c67ca | 408 | CPUState *cs = CPU(dev); |
dc5bd18f MC |
409 | RISCVCPU *cpu = RISCV_CPU(cs); |
410 | RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(cpu); | |
411 | CPURISCVState *env = &cpu->env; | |
412 | ||
781c67ca | 413 | mcc->parent_reset(dev); |
dc5bd18f | 414 | #ifndef CONFIG_USER_ONLY |
e91a7227 | 415 | env->misa_mxl = env->misa_mxl_max; |
dc5bd18f MC |
416 | env->priv = PRV_M; |
417 | env->mstatus &= ~(MSTATUS_MIE | MSTATUS_MPRV); | |
92371bd9 RH |
418 | if (env->misa_mxl > MXL_RV32) { |
419 | /* | |
420 | * The reset status of SXL/UXL is undefined, but mstatus is WARL | |
421 | * and we must ensure that the value after init is valid for read. | |
422 | */ | |
423 | env->mstatus = set_field(env->mstatus, MSTATUS64_SXL, env->misa_mxl); | |
424 | env->mstatus = set_field(env->mstatus, MSTATUS64_UXL, env->misa_mxl); | |
425 | } | |
dc5bd18f MC |
426 | env->mcause = 0; |
427 | env->pc = env->resetvec; | |
ec352d0c | 428 | env->two_stage_lookup = false; |
4bbe8033 AB |
429 | /* mmte is supposed to have pm.current hardwired to 1 */ |
430 | env->mmte |= (PM_EXT_INITIAL | MMTE_M_PM_CURRENT); | |
dc5bd18f | 431 | #endif |
440544e1 | 432 | env->xl = riscv_cpu_mxl(env); |
330d2ae3 | 433 | cs->exception_index = RISCV_EXCP_NONE; |
c13b169f | 434 | env->load_res = -1; |
dc5bd18f | 435 | set_default_nan_mode(1, &env->fp_status); |
ad40be27 YJ |
436 | |
437 | #ifndef CONFIG_USER_ONLY | |
438 | if (kvm_enabled()) { | |
439 | kvm_riscv_reset_vcpu(cpu); | |
440 | } | |
441 | #endif | |
dc5bd18f MC |
442 | } |
443 | ||
444 | static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info) | |
445 | { | |
5c5a47f1 | 446 | RISCVCPU *cpu = RISCV_CPU(s); |
db23e5d9 RH |
447 | |
448 | switch (riscv_cpu_mxl(&cpu->env)) { | |
449 | case MXL_RV32: | |
5c5a47f1 | 450 | info->print_insn = print_insn_riscv32; |
db23e5d9 RH |
451 | break; |
452 | case MXL_RV64: | |
5c5a47f1 | 453 | info->print_insn = print_insn_riscv64; |
db23e5d9 | 454 | break; |
332dab68 FP |
455 | case MXL_RV128: |
456 | info->print_insn = print_insn_riscv128; | |
457 | break; | |
db23e5d9 RH |
458 | default: |
459 | g_assert_not_reached(); | |
5c5a47f1 | 460 | } |
dc5bd18f MC |
461 | } |
462 | ||
463 | static void riscv_cpu_realize(DeviceState *dev, Error **errp) | |
464 | { | |
465 | CPUState *cs = CPU(dev); | |
c4e95030 AF |
466 | RISCVCPU *cpu = RISCV_CPU(dev); |
467 | CPURISCVState *env = &cpu->env; | |
dc5bd18f | 468 | RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(dev); |
1191be09 | 469 | CPUClass *cc = CPU_CLASS(mcc); |
a8b37120 | 470 | int priv_version = 0; |
dc5bd18f MC |
471 | Error *local_err = NULL; |
472 | ||
473 | cpu_exec_realizefn(cs, &local_err); | |
474 | if (local_err != NULL) { | |
475 | error_propagate(errp, local_err); | |
476 | return; | |
477 | } | |
478 | ||
c4e95030 | 479 | if (cpu->cfg.priv_spec) { |
e3147506 AF |
480 | if (!g_strcmp0(cpu->cfg.priv_spec, "v1.11.0")) { |
481 | priv_version = PRIV_VERSION_1_11_0; | |
482 | } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.10.0")) { | |
c4e95030 | 483 | priv_version = PRIV_VERSION_1_10_0; |
c4e95030 AF |
484 | } else { |
485 | error_setg(errp, | |
486 | "Unsupported privilege spec version '%s'", | |
487 | cpu->cfg.priv_spec); | |
488 | return; | |
489 | } | |
490 | } | |
491 | ||
a8b37120 LZ |
492 | if (priv_version) { |
493 | set_priv_version(env, priv_version); | |
494 | } else if (!env->priv_ver) { | |
495 | set_priv_version(env, PRIV_VERSION_1_11_0); | |
496 | } | |
c4e95030 AF |
497 | |
498 | if (cpu->cfg.mmu) { | |
499 | set_feature(env, RISCV_FEATURE_MMU); | |
500 | } | |
501 | ||
502 | if (cpu->cfg.pmp) { | |
503 | set_feature(env, RISCV_FEATURE_PMP); | |
5da9514e HW |
504 | |
505 | /* | |
506 | * Enhanced PMP should only be available | |
507 | * on harts with PMP support | |
508 | */ | |
509 | if (cpu->cfg.epmp) { | |
510 | set_feature(env, RISCV_FEATURE_EPMP); | |
511 | } | |
c4e95030 AF |
512 | } |
513 | ||
73f6ed97 BM |
514 | set_resetvec(env, cpu->cfg.resetvec); |
515 | ||
e91a7227 RH |
516 | /* Validate that MISA_MXL is set properly. */ |
517 | switch (env->misa_mxl_max) { | |
518 | #ifdef TARGET_RISCV64 | |
519 | case MXL_RV64: | |
1191be09 | 520 | cc->gdb_core_xml_file = "riscv-64bit-cpu.xml"; |
e91a7227 | 521 | break; |
332dab68 FP |
522 | case MXL_RV128: |
523 | break; | |
e91a7227 RH |
524 | #endif |
525 | case MXL_RV32: | |
1191be09 | 526 | cc->gdb_core_xml_file = "riscv-32bit-cpu.xml"; |
e91a7227 RH |
527 | break; |
528 | default: | |
529 | g_assert_not_reached(); | |
530 | } | |
531 | assert(env->misa_mxl_max == env->misa_mxl); | |
532 | ||
533 | /* If only MISA_EXT is unset for misa, then set it from properties */ | |
534 | if (env->misa_ext == 0) { | |
535 | uint32_t ext = 0; | |
536 | ||
b55d7d34 AF |
537 | /* Do some ISA extension error checking */ |
538 | if (cpu->cfg.ext_i && cpu->cfg.ext_e) { | |
539 | error_setg(errp, | |
540 | "I and E extensions are incompatible"); | |
541 | return; | |
542 | } | |
543 | ||
bdddd446 AF |
544 | if (!cpu->cfg.ext_i && !cpu->cfg.ext_e) { |
545 | error_setg(errp, | |
546 | "Either I or E extension must be set"); | |
547 | return; | |
548 | } | |
549 | ||
b55d7d34 AF |
550 | if (cpu->cfg.ext_g && !(cpu->cfg.ext_i & cpu->cfg.ext_m & |
551 | cpu->cfg.ext_a & cpu->cfg.ext_f & | |
552 | cpu->cfg.ext_d)) { | |
553 | warn_report("Setting G will also set IMAFD"); | |
554 | cpu->cfg.ext_i = true; | |
555 | cpu->cfg.ext_m = true; | |
556 | cpu->cfg.ext_a = true; | |
557 | cpu->cfg.ext_f = true; | |
558 | cpu->cfg.ext_d = true; | |
559 | } | |
560 | ||
561 | /* Set the ISA extensions, checks should have happened above */ | |
562 | if (cpu->cfg.ext_i) { | |
e91a7227 | 563 | ext |= RVI; |
b55d7d34 AF |
564 | } |
565 | if (cpu->cfg.ext_e) { | |
e91a7227 | 566 | ext |= RVE; |
b55d7d34 AF |
567 | } |
568 | if (cpu->cfg.ext_m) { | |
e91a7227 | 569 | ext |= RVM; |
b55d7d34 AF |
570 | } |
571 | if (cpu->cfg.ext_a) { | |
e91a7227 | 572 | ext |= RVA; |
b55d7d34 AF |
573 | } |
574 | if (cpu->cfg.ext_f) { | |
e91a7227 | 575 | ext |= RVF; |
b55d7d34 AF |
576 | } |
577 | if (cpu->cfg.ext_d) { | |
e91a7227 | 578 | ext |= RVD; |
b55d7d34 AF |
579 | } |
580 | if (cpu->cfg.ext_c) { | |
e91a7227 | 581 | ext |= RVC; |
b55d7d34 AF |
582 | } |
583 | if (cpu->cfg.ext_s) { | |
e91a7227 | 584 | ext |= RVS; |
b55d7d34 AF |
585 | } |
586 | if (cpu->cfg.ext_u) { | |
e91a7227 | 587 | ext |= RVU; |
b55d7d34 | 588 | } |
c9eefe05 | 589 | if (cpu->cfg.ext_h) { |
e91a7227 | 590 | ext |= RVH; |
c9eefe05 | 591 | } |
6bf91617 | 592 | if (cpu->cfg.ext_v) { |
9ec6622d | 593 | int vext_version = VEXT_VERSION_1_00_0; |
e91a7227 | 594 | ext |= RVV; |
6bf91617 LZ |
595 | if (!is_power_of_2(cpu->cfg.vlen)) { |
596 | error_setg(errp, | |
597 | "Vector extension VLEN must be power of 2"); | |
598 | return; | |
599 | } | |
600 | if (cpu->cfg.vlen > RV_VLEN_MAX || cpu->cfg.vlen < 128) { | |
601 | error_setg(errp, | |
602 | "Vector extension implementation only supports VLEN " | |
603 | "in the range [128, %d]", RV_VLEN_MAX); | |
604 | return; | |
605 | } | |
606 | if (!is_power_of_2(cpu->cfg.elen)) { | |
607 | error_setg(errp, | |
608 | "Vector extension ELEN must be power of 2"); | |
609 | return; | |
610 | } | |
611 | if (cpu->cfg.elen > 64 || cpu->cfg.vlen < 8) { | |
612 | error_setg(errp, | |
613 | "Vector extension implementation only supports ELEN " | |
614 | "in the range [8, 64]"); | |
615 | return; | |
616 | } | |
617 | if (cpu->cfg.vext_spec) { | |
9ec6622d FC |
618 | if (!g_strcmp0(cpu->cfg.vext_spec, "v1.0")) { |
619 | vext_version = VEXT_VERSION_1_00_0; | |
6bf91617 LZ |
620 | } else { |
621 | error_setg(errp, | |
622 | "Unsupported vector spec version '%s'", | |
623 | cpu->cfg.vext_spec); | |
624 | return; | |
625 | } | |
626 | } else { | |
cba42d61 | 627 | qemu_log("vector version is not specified, " |
9ec6622d | 628 | "use the default value v1.0\n"); |
6bf91617 LZ |
629 | } |
630 | set_vext_version(env, vext_version); | |
631 | } | |
32e579b8 FC |
632 | if ((cpu->cfg.ext_zve32f || cpu->cfg.ext_zve64f) && !cpu->cfg.ext_f) { |
633 | error_setg(errp, "Zve32f/Zve64f extension depends upon RVF."); | |
b4a99d40 FC |
634 | return; |
635 | } | |
0ee9a4e5 AB |
636 | if (cpu->cfg.ext_j) { |
637 | ext |= RVJ; | |
638 | } | |
b55d7d34 | 639 | |
e91a7227 | 640 | set_misa(env, env->misa_mxl, ext); |
b55d7d34 AF |
641 | } |
642 | ||
5371f5cd JW |
643 | riscv_cpu_register_gdb_regs_for_features(cs); |
644 | ||
dc5bd18f MC |
645 | qemu_init_vcpu(cs); |
646 | cpu_reset(cs); | |
647 | ||
648 | mcc->parent_realize(dev, errp); | |
649 | } | |
650 | ||
0f0b70ee AF |
651 | #ifndef CONFIG_USER_ONLY |
652 | static void riscv_cpu_set_irq(void *opaque, int irq, int level) | |
653 | { | |
654 | RISCVCPU *cpu = RISCV_CPU(opaque); | |
655 | ||
656 | switch (irq) { | |
657 | case IRQ_U_SOFT: | |
658 | case IRQ_S_SOFT: | |
659 | case IRQ_VS_SOFT: | |
660 | case IRQ_M_SOFT: | |
661 | case IRQ_U_TIMER: | |
662 | case IRQ_S_TIMER: | |
663 | case IRQ_VS_TIMER: | |
664 | case IRQ_M_TIMER: | |
665 | case IRQ_U_EXT: | |
666 | case IRQ_S_EXT: | |
667 | case IRQ_VS_EXT: | |
668 | case IRQ_M_EXT: | |
2b650fbb YJ |
669 | if (kvm_enabled()) { |
670 | kvm_riscv_set_irq(cpu, irq, level); | |
671 | } else { | |
672 | riscv_cpu_update_mip(cpu, 1 << irq, BOOL_TO_MASK(level)); | |
673 | } | |
0f0b70ee AF |
674 | break; |
675 | default: | |
676 | g_assert_not_reached(); | |
677 | } | |
678 | } | |
679 | #endif /* CONFIG_USER_ONLY */ | |
680 | ||
dc5bd18f MC |
681 | static void riscv_cpu_init(Object *obj) |
682 | { | |
dc5bd18f MC |
683 | RISCVCPU *cpu = RISCV_CPU(obj); |
684 | ||
7506ed90 | 685 | cpu_set_cpustate_pointers(cpu); |
0f0b70ee AF |
686 | |
687 | #ifndef CONFIG_USER_ONLY | |
688 | qdev_init_gpio_in(DEVICE(cpu), riscv_cpu_set_irq, 12); | |
689 | #endif /* CONFIG_USER_ONLY */ | |
dc5bd18f MC |
690 | } |
691 | ||
c4e95030 | 692 | static Property riscv_cpu_properties[] = { |
9d3d60b7 | 693 | /* Defaults for standard extensions */ |
b55d7d34 AF |
694 | DEFINE_PROP_BOOL("i", RISCVCPU, cfg.ext_i, true), |
695 | DEFINE_PROP_BOOL("e", RISCVCPU, cfg.ext_e, false), | |
696 | DEFINE_PROP_BOOL("g", RISCVCPU, cfg.ext_g, true), | |
697 | DEFINE_PROP_BOOL("m", RISCVCPU, cfg.ext_m, true), | |
698 | DEFINE_PROP_BOOL("a", RISCVCPU, cfg.ext_a, true), | |
699 | DEFINE_PROP_BOOL("f", RISCVCPU, cfg.ext_f, true), | |
700 | DEFINE_PROP_BOOL("d", RISCVCPU, cfg.ext_d, true), | |
701 | DEFINE_PROP_BOOL("c", RISCVCPU, cfg.ext_c, true), | |
702 | DEFINE_PROP_BOOL("s", RISCVCPU, cfg.ext_s, true), | |
703 | DEFINE_PROP_BOOL("u", RISCVCPU, cfg.ext_u, true), | |
9ec6622d | 704 | DEFINE_PROP_BOOL("v", RISCVCPU, cfg.ext_v, false), |
07cb270a | 705 | DEFINE_PROP_BOOL("h", RISCVCPU, cfg.ext_h, true), |
9d3d60b7 AF |
706 | DEFINE_PROP_BOOL("Counters", RISCVCPU, cfg.ext_counters, true), |
707 | DEFINE_PROP_BOOL("Zifencei", RISCVCPU, cfg.ext_ifencei, true), | |
708 | DEFINE_PROP_BOOL("Zicsr", RISCVCPU, cfg.ext_icsr, true), | |
13fb8c7b | 709 | DEFINE_PROP_BOOL("Zfh", RISCVCPU, cfg.ext_zfh, false), |
e5237730 | 710 | DEFINE_PROP_BOOL("Zfhmin", RISCVCPU, cfg.ext_zfhmin, false), |
2fc1b44d | 711 | DEFINE_PROP_BOOL("Zve32f", RISCVCPU, cfg.ext_zve32f, false), |
bfefe406 | 712 | DEFINE_PROP_BOOL("Zve64f", RISCVCPU, cfg.ext_zve64f, false), |
9d3d60b7 AF |
713 | DEFINE_PROP_BOOL("mmu", RISCVCPU, cfg.mmu, true), |
714 | DEFINE_PROP_BOOL("pmp", RISCVCPU, cfg.pmp, true), | |
715 | ||
716 | DEFINE_PROP_STRING("priv_spec", RISCVCPU, cfg.priv_spec), | |
9ec6622d FC |
717 | DEFINE_PROP_STRING("vext_spec", RISCVCPU, cfg.vext_spec), |
718 | DEFINE_PROP_UINT16("vlen", RISCVCPU, cfg.vlen, 128), | |
719 | DEFINE_PROP_UINT16("elen", RISCVCPU, cfg.elen, 64), | |
9d3d60b7 | 720 | |
0643c12e VG |
721 | DEFINE_PROP_BOOL("zba", RISCVCPU, cfg.ext_zba, true), |
722 | DEFINE_PROP_BOOL("zbb", RISCVCPU, cfg.ext_zbb, true), | |
723 | DEFINE_PROP_BOOL("zbc", RISCVCPU, cfg.ext_zbc, true), | |
724 | DEFINE_PROP_BOOL("zbs", RISCVCPU, cfg.ext_zbs, true), | |
dfdb46a3 PT |
725 | |
726 | /* These are experimental so mark with 'x-' */ | |
0ee9a4e5 | 727 | DEFINE_PROP_BOOL("x-j", RISCVCPU, cfg.ext_j, false), |
a44da25a | 728 | /* ePMP 0.9.3 */ |
5da9514e HW |
729 | DEFINE_PROP_BOOL("x-epmp", RISCVCPU, cfg.epmp, false), |
730 | ||
9b4c9b2b | 731 | DEFINE_PROP_UINT64("resetvec", RISCVCPU, cfg.resetvec, DEFAULT_RSTVEC), |
c4e95030 AF |
732 | DEFINE_PROP_END_OF_LIST(), |
733 | }; | |
734 | ||
edf64786 SP |
735 | static gchar *riscv_gdb_arch_name(CPUState *cs) |
736 | { | |
737 | RISCVCPU *cpu = RISCV_CPU(cs); | |
738 | CPURISCVState *env = &cpu->env; | |
739 | ||
db23e5d9 RH |
740 | switch (riscv_cpu_mxl(env)) { |
741 | case MXL_RV32: | |
edf64786 | 742 | return g_strdup("riscv:rv32"); |
db23e5d9 | 743 | case MXL_RV64: |
332dab68 | 744 | case MXL_RV128: |
edf64786 | 745 | return g_strdup("riscv:rv64"); |
db23e5d9 RH |
746 | default: |
747 | g_assert_not_reached(); | |
edf64786 SP |
748 | } |
749 | } | |
750 | ||
b93777e1 BM |
751 | static const char *riscv_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) |
752 | { | |
753 | RISCVCPU *cpu = RISCV_CPU(cs); | |
754 | ||
755 | if (strcmp(xmlname, "riscv-csr.xml") == 0) { | |
756 | return cpu->dyn_csr_xml; | |
719d3561 HW |
757 | } else if (strcmp(xmlname, "riscv-vector.xml") == 0) { |
758 | return cpu->dyn_vreg_xml; | |
b93777e1 BM |
759 | } |
760 | ||
761 | return NULL; | |
762 | } | |
763 | ||
8b80bd28 PMD |
764 | #ifndef CONFIG_USER_ONLY |
765 | #include "hw/core/sysemu-cpu-ops.h" | |
766 | ||
767 | static const struct SysemuCPUOps riscv_sysemu_ops = { | |
08928c6d | 768 | .get_phys_page_debug = riscv_cpu_get_phys_page_debug, |
715e3c1a PMD |
769 | .write_elf64_note = riscv_cpu_write_elf64_note, |
770 | .write_elf32_note = riscv_cpu_write_elf32_note, | |
feece4d0 | 771 | .legacy_vmsd = &vmstate_riscv_cpu, |
8b80bd28 PMD |
772 | }; |
773 | #endif | |
774 | ||
78271684 CF |
775 | #include "hw/core/tcg-cpu-ops.h" |
776 | ||
11906557 | 777 | static const struct TCGCPUOps riscv_tcg_ops = { |
78271684 CF |
778 | .initialize = riscv_translate_init, |
779 | .synchronize_from_tb = riscv_cpu_synchronize_from_tb, | |
78271684 CF |
780 | |
781 | #ifndef CONFIG_USER_ONLY | |
263e2ab2 | 782 | .tlb_fill = riscv_cpu_tlb_fill, |
17b3c353 | 783 | .cpu_exec_interrupt = riscv_cpu_exec_interrupt, |
78271684 CF |
784 | .do_interrupt = riscv_cpu_do_interrupt, |
785 | .do_transaction_failed = riscv_cpu_do_transaction_failed, | |
786 | .do_unaligned_access = riscv_cpu_do_unaligned_access, | |
787 | #endif /* !CONFIG_USER_ONLY */ | |
788 | }; | |
789 | ||
dc5bd18f MC |
790 | static void riscv_cpu_class_init(ObjectClass *c, void *data) |
791 | { | |
792 | RISCVCPUClass *mcc = RISCV_CPU_CLASS(c); | |
793 | CPUClass *cc = CPU_CLASS(c); | |
794 | DeviceClass *dc = DEVICE_CLASS(c); | |
795 | ||
41fbbba7 MZ |
796 | device_class_set_parent_realize(dc, riscv_cpu_realize, |
797 | &mcc->parent_realize); | |
dc5bd18f | 798 | |
781c67ca | 799 | device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset); |
dc5bd18f MC |
800 | |
801 | cc->class_by_name = riscv_cpu_class_by_name; | |
802 | cc->has_work = riscv_cpu_has_work; | |
dc5bd18f MC |
803 | cc->dump_state = riscv_cpu_dump_state; |
804 | cc->set_pc = riscv_cpu_set_pc; | |
dc5bd18f MC |
805 | cc->gdb_read_register = riscv_cpu_gdb_read_register; |
806 | cc->gdb_write_register = riscv_cpu_gdb_write_register; | |
5371f5cd | 807 | cc->gdb_num_core_regs = 33; |
dc5bd18f MC |
808 | cc->gdb_stop_before_watchpoint = true; |
809 | cc->disas_set_info = riscv_cpu_disas_set_info; | |
8a4ca3c1 | 810 | #ifndef CONFIG_USER_ONLY |
8b80bd28 | 811 | cc->sysemu_ops = &riscv_sysemu_ops; |
dc5bd18f | 812 | #endif |
edf64786 | 813 | cc->gdb_arch_name = riscv_gdb_arch_name; |
b93777e1 | 814 | cc->gdb_get_dynamic_xml = riscv_gdb_get_dynamic_xml; |
78271684 | 815 | cc->tcg_ops = &riscv_tcg_ops; |
6a3d2e7c | 816 | |
4f67d30b | 817 | device_class_set_props(dc, riscv_cpu_properties); |
dc5bd18f MC |
818 | } |
819 | ||
dc5bd18f MC |
820 | char *riscv_isa_string(RISCVCPU *cpu) |
821 | { | |
822 | int i; | |
d1fd31f8 MC |
823 | const size_t maxlen = sizeof("rv128") + sizeof(riscv_exts) + 1; |
824 | char *isa_str = g_new(char, maxlen); | |
825 | char *p = isa_str + snprintf(isa_str, maxlen, "rv%d", TARGET_LONG_BITS); | |
dc5bd18f | 826 | for (i = 0; i < sizeof(riscv_exts); i++) { |
e91a7227 | 827 | if (cpu->env.misa_ext & RV(riscv_exts[i])) { |
d1fd31f8 | 828 | *p++ = qemu_tolower(riscv_exts[i]); |
dc5bd18f MC |
829 | } |
830 | } | |
d1fd31f8 MC |
831 | *p = '\0'; |
832 | return isa_str; | |
dc5bd18f MC |
833 | } |
834 | ||
eab15862 | 835 | static gint riscv_cpu_list_compare(gconstpointer a, gconstpointer b) |
dc5bd18f | 836 | { |
eab15862 MC |
837 | ObjectClass *class_a = (ObjectClass *)a; |
838 | ObjectClass *class_b = (ObjectClass *)b; | |
839 | const char *name_a, *name_b; | |
dc5bd18f | 840 | |
eab15862 MC |
841 | name_a = object_class_get_name(class_a); |
842 | name_b = object_class_get_name(class_b); | |
843 | return strcmp(name_a, name_b); | |
dc5bd18f MC |
844 | } |
845 | ||
eab15862 | 846 | static void riscv_cpu_list_entry(gpointer data, gpointer user_data) |
dc5bd18f | 847 | { |
eab15862 MC |
848 | const char *typename = object_class_get_name(OBJECT_CLASS(data)); |
849 | int len = strlen(typename) - strlen(RISCV_CPU_TYPE_SUFFIX); | |
dc5bd18f | 850 | |
0442428a | 851 | qemu_printf("%.*s\n", len, typename); |
eab15862 | 852 | } |
dc5bd18f | 853 | |
0442428a | 854 | void riscv_cpu_list(void) |
eab15862 | 855 | { |
eab15862 MC |
856 | GSList *list; |
857 | ||
858 | list = object_class_get_list(TYPE_RISCV_CPU, false); | |
859 | list = g_slist_sort(list, riscv_cpu_list_compare); | |
0442428a | 860 | g_slist_foreach(list, riscv_cpu_list_entry, NULL); |
eab15862 | 861 | g_slist_free(list); |
dc5bd18f MC |
862 | } |
863 | ||
eab15862 MC |
864 | #define DEFINE_CPU(type_name, initfn) \ |
865 | { \ | |
866 | .name = type_name, \ | |
867 | .parent = TYPE_RISCV_CPU, \ | |
868 | .instance_init = initfn \ | |
869 | } | |
870 | ||
871 | static const TypeInfo riscv_cpu_type_infos[] = { | |
872 | { | |
873 | .name = TYPE_RISCV_CPU, | |
874 | .parent = TYPE_CPU, | |
875 | .instance_size = sizeof(RISCVCPU), | |
5de5b99b | 876 | .instance_align = __alignof__(RISCVCPU), |
eab15862 MC |
877 | .instance_init = riscv_cpu_init, |
878 | .abstract = true, | |
879 | .class_size = sizeof(RISCVCPUClass), | |
880 | .class_init = riscv_cpu_class_init, | |
881 | }, | |
882 | DEFINE_CPU(TYPE_RISCV_CPU_ANY, riscv_any_cpu_init), | |
10f1ca27 YJ |
883 | #if defined(CONFIG_KVM) |
884 | DEFINE_CPU(TYPE_RISCV_CPU_HOST, riscv_host_cpu_init), | |
885 | #endif | |
eab15862 | 886 | #if defined(TARGET_RISCV32) |
094b072c | 887 | DEFINE_CPU(TYPE_RISCV_CPU_BASE32, rv32_base_cpu_init), |
e8905c6c | 888 | DEFINE_CPU(TYPE_RISCV_CPU_IBEX, rv32_ibex_cpu_init), |
114baaca | 889 | DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31, rv32_sifive_e_cpu_init), |
2fdd2c09 | 890 | DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34, rv32_imafcu_nommu_cpu_init), |
114baaca | 891 | DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34, rv32_sifive_u_cpu_init), |
eab15862 | 892 | #elif defined(TARGET_RISCV64) |
094b072c | 893 | DEFINE_CPU(TYPE_RISCV_CPU_BASE64, rv64_base_cpu_init), |
114baaca AF |
894 | DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51, rv64_sifive_e_cpu_init), |
895 | DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54, rv64_sifive_u_cpu_init), | |
6ddc7069 | 896 | DEFINE_CPU(TYPE_RISCV_CPU_SHAKTI_C, rv64_sifive_u_cpu_init), |
332dab68 | 897 | DEFINE_CPU(TYPE_RISCV_CPU_BASE128, rv128_base_cpu_init), |
eab15862 MC |
898 | #endif |
899 | }; | |
900 | ||
901 | DEFINE_TYPES(riscv_cpu_type_infos) |