]> Git Repo - qemu.git/blame - target-s390x/ioinst.c
s390x/ioinst: Rework memory access in STCRW instruction
[qemu.git] / target-s390x / ioinst.c
CommitLineData
db1c8f53
CH
1/*
2 * I/O instructions for S/390
3 *
14b4e13d 4 * Copyright 2012, 2015 IBM Corp.
db1c8f53
CH
5 * Author(s): Cornelia Huck <[email protected]>
6 *
7 * This work is licensed under the terms of the GNU GPL, version 2 or (at
8 * your option) any later version. See the COPYING file in the top-level
9 * directory.
10 */
11
12#include <sys/types.h>
13
14#include "cpu.h"
15#include "ioinst.h"
7b18aad5 16#include "trace.h"
8cba80c3 17#include "hw/s390x/s390-pci-bus.h"
db1c8f53
CH
18
19int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid,
20 int *schid)
21{
22 if (!IOINST_SCHID_ONE(value)) {
23 return -EINVAL;
24 }
25 if (!IOINST_SCHID_M(value)) {
26 if (IOINST_SCHID_CSSID(value)) {
27 return -EINVAL;
28 }
29 *cssid = 0;
30 *m = 0;
31 } else {
32 *cssid = IOINST_SCHID_CSSID(value);
33 *m = 1;
34 }
35 *ssid = IOINST_SCHID_SSID(value);
36 *schid = IOINST_SCHID_NR(value);
37 return 0;
38}
7b18aad5 39
5d9bf1c0 40void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
41{
42 int cssid, ssid, schid, m;
43 SubchDev *sch;
44 int ret = -ENODEV;
45 int cc;
46
47 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
48 program_interrupt(&cpu->env, PGM_OPERAND, 2);
49 return;
7b18aad5
CH
50 }
51 trace_ioinst_sch_id("xsch", cssid, ssid, schid);
52 sch = css_find_subch(m, cssid, ssid, schid);
53 if (sch && css_subch_visible(sch)) {
54 ret = css_do_xsch(sch);
55 }
56 switch (ret) {
57 case -ENODEV:
58 cc = 3;
59 break;
60 case -EBUSY:
61 cc = 2;
62 break;
63 case 0:
64 cc = 0;
65 break;
66 default:
67 cc = 1;
68 break;
69 }
5d9bf1c0 70 setcc(cpu, cc);
7b18aad5
CH
71}
72
5d9bf1c0 73void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
74{
75 int cssid, ssid, schid, m;
76 SubchDev *sch;
77 int ret = -ENODEV;
78 int cc;
79
80 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
81 program_interrupt(&cpu->env, PGM_OPERAND, 2);
82 return;
7b18aad5
CH
83 }
84 trace_ioinst_sch_id("csch", cssid, ssid, schid);
85 sch = css_find_subch(m, cssid, ssid, schid);
86 if (sch && css_subch_visible(sch)) {
87 ret = css_do_csch(sch);
88 }
89 if (ret == -ENODEV) {
90 cc = 3;
91 } else {
92 cc = 0;
93 }
5d9bf1c0 94 setcc(cpu, cc);
7b18aad5
CH
95}
96
5d9bf1c0 97void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
98{
99 int cssid, ssid, schid, m;
100 SubchDev *sch;
101 int ret = -ENODEV;
102 int cc;
103
104 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
105 program_interrupt(&cpu->env, PGM_OPERAND, 2);
106 return;
7b18aad5
CH
107 }
108 trace_ioinst_sch_id("hsch", cssid, ssid, schid);
109 sch = css_find_subch(m, cssid, ssid, schid);
110 if (sch && css_subch_visible(sch)) {
111 ret = css_do_hsch(sch);
112 }
113 switch (ret) {
114 case -ENODEV:
115 cc = 3;
116 break;
117 case -EBUSY:
118 cc = 2;
119 break;
120 case 0:
121 cc = 0;
122 break;
123 default:
124 cc = 1;
125 break;
126 }
5d9bf1c0 127 setcc(cpu, cc);
7b18aad5
CH
128}
129
130static int ioinst_schib_valid(SCHIB *schib)
131{
132 if ((schib->pmcw.flags & PMCW_FLAGS_MASK_INVALID) ||
133 (schib->pmcw.chars & PMCW_CHARS_MASK_INVALID)) {
134 return 0;
135 }
136 /* Disallow extended measurements for now. */
137 if (schib->pmcw.chars & PMCW_CHARS_MASK_XMWME) {
138 return 0;
139 }
140 return 1;
141}
142
5d9bf1c0 143void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
144{
145 int cssid, ssid, schid, m;
146 SubchDev *sch;
14b4e13d 147 SCHIB schib;
7b18aad5
CH
148 uint64_t addr;
149 int ret = -ENODEV;
150 int cc;
5d9bf1c0 151 CPUS390XState *env = &cpu->env;
7b18aad5 152
7b18aad5 153 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
154 if (addr & 3) {
155 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 156 return;
61bf0dcb 157 }
14b4e13d
TH
158 if (s390_cpu_virt_mem_read(cpu, addr, &schib, sizeof(schib))) {
159 return;
7b18aad5 160 }
71ed827a 161 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
14b4e13d 162 !ioinst_schib_valid(&schib)) {
7b18aad5 163 program_interrupt(env, PGM_OPERAND, 2);
14b4e13d 164 return;
7b18aad5 165 }
71ed827a 166 trace_ioinst_sch_id("msch", cssid, ssid, schid);
7b18aad5
CH
167 sch = css_find_subch(m, cssid, ssid, schid);
168 if (sch && css_subch_visible(sch)) {
14b4e13d 169 ret = css_do_msch(sch, &schib);
7b18aad5
CH
170 }
171 switch (ret) {
172 case -ENODEV:
173 cc = 3;
174 break;
175 case -EBUSY:
176 cc = 2;
177 break;
178 case 0:
179 cc = 0;
180 break;
181 default:
182 cc = 1;
183 break;
184 }
5d9bf1c0 185 setcc(cpu, cc);
7b18aad5
CH
186}
187
188static void copy_orb_from_guest(ORB *dest, const ORB *src)
189{
190 dest->intparm = be32_to_cpu(src->intparm);
191 dest->ctrl0 = be16_to_cpu(src->ctrl0);
192 dest->lpm = src->lpm;
193 dest->ctrl1 = src->ctrl1;
194 dest->cpa = be32_to_cpu(src->cpa);
195}
196
197static int ioinst_orb_valid(ORB *orb)
198{
199 if ((orb->ctrl0 & ORB_CTRL0_MASK_INVALID) ||
200 (orb->ctrl1 & ORB_CTRL1_MASK_INVALID)) {
201 return 0;
202 }
203 if ((orb->cpa & HIGH_ORDER_BIT) != 0) {
204 return 0;
205 }
206 return 1;
207}
208
5d9bf1c0 209void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
210{
211 int cssid, ssid, schid, m;
212 SubchDev *sch;
234d9b1d 213 ORB orig_orb, orb;
7b18aad5
CH
214 uint64_t addr;
215 int ret = -ENODEV;
216 int cc;
5d9bf1c0 217 CPUS390XState *env = &cpu->env;
7b18aad5 218
7b18aad5 219 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
220 if (addr & 3) {
221 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 222 return;
61bf0dcb 223 }
234d9b1d
TH
224 if (s390_cpu_virt_mem_read(cpu, addr, &orig_orb, sizeof(orb))) {
225 return;
7b18aad5 226 }
234d9b1d 227 copy_orb_from_guest(&orb, &orig_orb);
71ed827a
TH
228 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
229 !ioinst_orb_valid(&orb)) {
7b18aad5 230 program_interrupt(env, PGM_OPERAND, 2);
234d9b1d 231 return;
7b18aad5 232 }
71ed827a 233 trace_ioinst_sch_id("ssch", cssid, ssid, schid);
7b18aad5
CH
234 sch = css_find_subch(m, cssid, ssid, schid);
235 if (sch && css_subch_visible(sch)) {
236 ret = css_do_ssch(sch, &orb);
237 }
238 switch (ret) {
239 case -ENODEV:
240 cc = 3;
241 break;
242 case -EBUSY:
243 cc = 2;
244 break;
245 case 0:
246 cc = 0;
247 break;
248 default:
249 cc = 1;
250 break;
251 }
5d9bf1c0 252 setcc(cpu, cc);
7b18aad5
CH
253}
254
5d9bf1c0 255void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb)
7b18aad5 256{
7f74f0aa 257 CRW crw;
7b18aad5
CH
258 uint64_t addr;
259 int cc;
5d9bf1c0 260 CPUS390XState *env = &cpu->env;
7b18aad5
CH
261
262 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
263 if (addr & 3) {
264 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 265 return;
61bf0dcb 266 }
7f74f0aa
TH
267
268 cc = css_do_stcrw(&crw);
7b18aad5 269 /* 0 - crw stored, 1 - zeroes stored */
5d9bf1c0 270
7f74f0aa
TH
271 if (s390_cpu_virt_mem_write(cpu, addr, &crw, sizeof(crw)) == 0) {
272 setcc(cpu, cc);
273 } else if (cc == 0) {
274 /* Write failed: requeue CRW since STCRW is a suppressing instruction */
275 css_undo_stcrw(&crw);
276 }
7b18aad5
CH
277}
278
5d9bf1c0 279void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5
CH
280{
281 int cssid, ssid, schid, m;
282 SubchDev *sch;
283 uint64_t addr;
284 int cc;
57b22fc7 285 SCHIB schib;
5d9bf1c0 286 CPUS390XState *env = &cpu->env;
7b18aad5 287
7b18aad5 288 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
289 if (addr & 3) {
290 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 291 return;
61bf0dcb 292 }
71ed827a
TH
293
294 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
57b22fc7
TH
295 /*
296 * As operand exceptions have a lower priority than access exceptions,
297 * we check whether the memory area is writeable (injecting the
298 * access execption if it is not) first.
299 */
300 if (!s390_cpu_virt_mem_check_write(cpu, addr, sizeof(schib))) {
301 program_interrupt(env, PGM_OPERAND, 2);
302 }
303 return;
71ed827a
TH
304 }
305 trace_ioinst_sch_id("stsch", cssid, ssid, schid);
7b18aad5
CH
306 sch = css_find_subch(m, cssid, ssid, schid);
307 if (sch) {
308 if (css_subch_visible(sch)) {
57b22fc7 309 css_do_stsch(sch, &schib);
7b18aad5
CH
310 cc = 0;
311 } else {
312 /* Indicate no more subchannels in this css/ss */
313 cc = 3;
314 }
315 } else {
38dd7cc7 316 if (css_schid_final(m, cssid, ssid, schid)) {
7b18aad5
CH
317 cc = 3; /* No more subchannels in this css/ss */
318 } else {
319 /* Store an empty schib. */
57b22fc7 320 memset(&schib, 0, sizeof(schib));
7b18aad5
CH
321 cc = 0;
322 }
323 }
57b22fc7
TH
324 if (cc != 3) {
325 if (s390_cpu_virt_mem_write(cpu, addr, &schib, sizeof(schib)) != 0) {
326 return;
327 }
328 } else {
329 /* Access exceptions have a higher priority than cc3 */
330 if (s390_cpu_virt_mem_check_write(cpu, addr, sizeof(schib)) != 0) {
331 return;
332 }
333 }
5d9bf1c0 334 setcc(cpu, cc);
7b18aad5
CH
335}
336
653b0809 337int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
7b18aad5 338{
653b0809 339 CPUS390XState *env = &cpu->env;
7b18aad5
CH
340 int cssid, ssid, schid, m;
341 SubchDev *sch;
b7b6348a 342 IRB irb;
7b18aad5 343 uint64_t addr;
b7b6348a 344 int cc, irb_len;
7b18aad5
CH
345
346 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
347 program_interrupt(env, PGM_OPERAND, 2);
348 return -EIO;
349 }
350 trace_ioinst_sch_id("tsch", cssid, ssid, schid);
351 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
352 if (addr & 3) {
353 program_interrupt(env, PGM_SPECIFICATION, 2);
354 return -EIO;
355 }
b7b6348a 356
7b18aad5
CH
357 sch = css_find_subch(m, cssid, ssid, schid);
358 if (sch && css_subch_visible(sch)) {
b7b6348a 359 cc = css_do_tsch_get_irb(sch, &irb, &irb_len);
7b18aad5
CH
360 } else {
361 cc = 3;
362 }
b7b6348a
TH
363 /* 0 - status pending, 1 - not status pending, 3 - not operational */
364 if (cc != 3) {
365 if (s390_cpu_virt_mem_write(cpu, addr, &irb, irb_len) != 0) {
366 return -EFAULT;
367 }
368 css_do_tsch_update_subch(sch);
369 } else {
370 irb_len = sizeof(irb) - sizeof(irb.emw);
371 /* Access exceptions have a higher priority than cc3 */
372 if (s390_cpu_virt_mem_check_write(cpu, addr, irb_len) != 0) {
373 return -EFAULT;
374 }
375 }
376
653b0809 377 setcc(cpu, cc);
b7b6348a 378 return 0;
7b18aad5
CH
379}
380
381typedef struct ChscReq {
382 uint16_t len;
383 uint16_t command;
384 uint32_t param0;
385 uint32_t param1;
386 uint32_t param2;
387} QEMU_PACKED ChscReq;
388
389typedef struct ChscResp {
390 uint16_t len;
391 uint16_t code;
392 uint32_t param;
393 char data[0];
394} QEMU_PACKED ChscResp;
395
396#define CHSC_MIN_RESP_LEN 0x0008
397
398#define CHSC_SCPD 0x0002
399#define CHSC_SCSC 0x0010
400#define CHSC_SDA 0x0031
8cba80c3 401#define CHSC_SEI 0x000e
7b18aad5
CH
402
403#define CHSC_SCPD_0_M 0x20000000
404#define CHSC_SCPD_0_C 0x10000000
405#define CHSC_SCPD_0_FMT 0x0f000000
406#define CHSC_SCPD_0_CSSID 0x00ff0000
407#define CHSC_SCPD_0_RFMT 0x00000f00
408#define CHSC_SCPD_0_RES 0xc000f000
409#define CHSC_SCPD_1_RES 0xffffff00
410#define CHSC_SCPD_01_CHPID 0x000000ff
411static void ioinst_handle_chsc_scpd(ChscReq *req, ChscResp *res)
412{
413 uint16_t len = be16_to_cpu(req->len);
414 uint32_t param0 = be32_to_cpu(req->param0);
415 uint32_t param1 = be32_to_cpu(req->param1);
416 uint16_t resp_code;
417 int rfmt;
418 uint16_t cssid;
419 uint8_t f_chpid, l_chpid;
420 int desc_size;
421 int m;
422
423 rfmt = (param0 & CHSC_SCPD_0_RFMT) >> 8;
424 if ((rfmt == 0) || (rfmt == 1)) {
425 rfmt = !!(param0 & CHSC_SCPD_0_C);
426 }
427 if ((len != 0x0010) || (param0 & CHSC_SCPD_0_RES) ||
428 (param1 & CHSC_SCPD_1_RES) || req->param2) {
429 resp_code = 0x0003;
430 goto out_err;
431 }
432 if (param0 & CHSC_SCPD_0_FMT) {
433 resp_code = 0x0007;
434 goto out_err;
435 }
436 cssid = (param0 & CHSC_SCPD_0_CSSID) >> 16;
437 m = param0 & CHSC_SCPD_0_M;
438 if (cssid != 0) {
439 if (!m || !css_present(cssid)) {
440 resp_code = 0x0008;
441 goto out_err;
442 }
443 }
444 f_chpid = param0 & CHSC_SCPD_01_CHPID;
445 l_chpid = param1 & CHSC_SCPD_01_CHPID;
446 if (l_chpid < f_chpid) {
447 resp_code = 0x0003;
448 goto out_err;
449 }
450 /* css_collect_chp_desc() is endian-aware */
451 desc_size = css_collect_chp_desc(m, cssid, f_chpid, l_chpid, rfmt,
452 &res->data);
453 res->code = cpu_to_be16(0x0001);
454 res->len = cpu_to_be16(8 + desc_size);
455 res->param = cpu_to_be32(rfmt);
456 return;
457
458 out_err:
459 res->code = cpu_to_be16(resp_code);
460 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
461 res->param = cpu_to_be32(rfmt);
462}
463
464#define CHSC_SCSC_0_M 0x20000000
465#define CHSC_SCSC_0_FMT 0x000f0000
466#define CHSC_SCSC_0_CSSID 0x0000ff00
467#define CHSC_SCSC_0_RES 0xdff000ff
468static void ioinst_handle_chsc_scsc(ChscReq *req, ChscResp *res)
469{
470 uint16_t len = be16_to_cpu(req->len);
471 uint32_t param0 = be32_to_cpu(req->param0);
472 uint8_t cssid;
473 uint16_t resp_code;
474 uint32_t general_chars[510];
475 uint32_t chsc_chars[508];
476
477 if (len != 0x0010) {
478 resp_code = 0x0003;
479 goto out_err;
480 }
481
482 if (param0 & CHSC_SCSC_0_FMT) {
483 resp_code = 0x0007;
484 goto out_err;
485 }
486 cssid = (param0 & CHSC_SCSC_0_CSSID) >> 8;
487 if (cssid != 0) {
488 if (!(param0 & CHSC_SCSC_0_M) || !css_present(cssid)) {
489 resp_code = 0x0008;
490 goto out_err;
491 }
492 }
493 if ((param0 & CHSC_SCSC_0_RES) || req->param1 || req->param2) {
494 resp_code = 0x0003;
495 goto out_err;
496 }
497 res->code = cpu_to_be16(0x0001);
498 res->len = cpu_to_be16(4080);
499 res->param = 0;
500
501 memset(general_chars, 0, sizeof(general_chars));
502 memset(chsc_chars, 0, sizeof(chsc_chars));
503
504 general_chars[0] = cpu_to_be32(0x03000000);
505 general_chars[1] = cpu_to_be32(0x00059000);
506
507 chsc_chars[0] = cpu_to_be32(0x40000000);
508 chsc_chars[3] = cpu_to_be32(0x00040000);
509
510 memcpy(res->data, general_chars, sizeof(general_chars));
511 memcpy(res->data + sizeof(general_chars), chsc_chars, sizeof(chsc_chars));
512 return;
513
514 out_err:
515 res->code = cpu_to_be16(resp_code);
516 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
517 res->param = 0;
518}
519
520#define CHSC_SDA_0_FMT 0x0f000000
521#define CHSC_SDA_0_OC 0x0000ffff
522#define CHSC_SDA_0_RES 0xf0ff0000
523#define CHSC_SDA_OC_MCSSE 0x0
524#define CHSC_SDA_OC_MSS 0x2
525static void ioinst_handle_chsc_sda(ChscReq *req, ChscResp *res)
526{
527 uint16_t resp_code = 0x0001;
528 uint16_t len = be16_to_cpu(req->len);
529 uint32_t param0 = be32_to_cpu(req->param0);
530 uint16_t oc;
531 int ret;
532
533 if ((len != 0x0400) || (param0 & CHSC_SDA_0_RES)) {
534 resp_code = 0x0003;
535 goto out;
536 }
537
538 if (param0 & CHSC_SDA_0_FMT) {
539 resp_code = 0x0007;
540 goto out;
541 }
542
543 oc = param0 & CHSC_SDA_0_OC;
544 switch (oc) {
545 case CHSC_SDA_OC_MCSSE:
546 ret = css_enable_mcsse();
547 if (ret == -EINVAL) {
548 resp_code = 0x0101;
549 goto out;
550 }
551 break;
552 case CHSC_SDA_OC_MSS:
553 ret = css_enable_mss();
554 if (ret == -EINVAL) {
555 resp_code = 0x0101;
556 goto out;
557 }
558 break;
559 default:
560 resp_code = 0x0003;
561 goto out;
562 }
563
564out:
565 res->code = cpu_to_be16(resp_code);
566 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
567 res->param = 0;
568}
569
8cba80c3
FB
570static int chsc_sei_nt0_get_event(void *res)
571{
572 /* no events yet */
573 return 1;
574}
575
576static int chsc_sei_nt0_have_event(void)
577{
578 /* no events yet */
579 return 0;
580}
581
582#define CHSC_SEI_NT0 (1ULL << 63)
583#define CHSC_SEI_NT2 (1ULL << 61)
584static void ioinst_handle_chsc_sei(ChscReq *req, ChscResp *res)
585{
586 uint64_t selection_mask = ldq_p(&req->param1);
587 uint8_t *res_flags = (uint8_t *)res->data;
588 int have_event = 0;
589 int have_more = 0;
590
591 /* regarding architecture nt0 can not be masked */
592 have_event = !chsc_sei_nt0_get_event(res);
593 have_more = chsc_sei_nt0_have_event();
594
595 if (selection_mask & CHSC_SEI_NT2) {
596 if (!have_event) {
597 have_event = !chsc_sei_nt2_get_event(res);
598 }
599
600 if (!have_more) {
601 have_more = chsc_sei_nt2_have_event();
602 }
603 }
604
605 if (have_event) {
606 res->code = cpu_to_be16(0x0001);
607 if (have_more) {
608 (*res_flags) |= 0x80;
609 } else {
610 (*res_flags) &= ~0x80;
611 }
612 } else {
613 res->code = cpu_to_be16(0x0004);
614 }
615}
616
7b18aad5
CH
617static void ioinst_handle_chsc_unimplemented(ChscResp *res)
618{
619 res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
620 res->code = cpu_to_be16(0x0004);
621 res->param = 0;
622}
623
5d9bf1c0 624void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb)
7b18aad5
CH
625{
626 ChscReq *req;
627 ChscResp *res;
628 uint64_t addr;
629 int reg;
630 uint16_t len;
631 uint16_t command;
632 hwaddr map_size = TARGET_PAGE_SIZE;
5d9bf1c0 633 CPUS390XState *env = &cpu->env;
7b18aad5
CH
634
635 trace_ioinst("chsc");
636 reg = (ipb >> 20) & 0x00f;
637 addr = env->regs[reg];
638 /* Page boundary? */
639 if (addr & 0xfff) {
640 program_interrupt(env, PGM_SPECIFICATION, 2);
5d9bf1c0 641 return;
7b18aad5
CH
642 }
643 req = s390_cpu_physical_memory_map(env, addr, &map_size, 1);
644 if (!req || map_size != TARGET_PAGE_SIZE) {
0056fc9e 645 program_interrupt(env, PGM_ADDRESSING, 2);
7b18aad5
CH
646 goto out;
647 }
648 len = be16_to_cpu(req->len);
649 /* Length field valid? */
650 if ((len < 16) || (len > 4088) || (len & 7)) {
651 program_interrupt(env, PGM_OPERAND, 2);
7b18aad5
CH
652 goto out;
653 }
654 memset((char *)req + len, 0, TARGET_PAGE_SIZE - len);
655 res = (void *)((char *)req + len);
656 command = be16_to_cpu(req->command);
657 trace_ioinst_chsc_cmd(command, len);
658 switch (command) {
659 case CHSC_SCSC:
660 ioinst_handle_chsc_scsc(req, res);
661 break;
662 case CHSC_SCPD:
663 ioinst_handle_chsc_scpd(req, res);
664 break;
665 case CHSC_SDA:
666 ioinst_handle_chsc_sda(req, res);
667 break;
8cba80c3
FB
668 case CHSC_SEI:
669 ioinst_handle_chsc_sei(req, res);
670 break;
7b18aad5
CH
671 default:
672 ioinst_handle_chsc_unimplemented(res);
673 break;
674 }
675
10c8599a 676 setcc(cpu, 0); /* Command execution complete */
7b18aad5
CH
677out:
678 s390_cpu_physical_memory_unmap(env, req, map_size, 1);
7b18aad5
CH
679}
680
681int ioinst_handle_tpi(CPUS390XState *env, uint32_t ipb)
682{
683 uint64_t addr;
684 int lowcore;
50c8d9bf
CH
685 IOIntCode *int_code;
686 hwaddr len, orig_len;
687 int ret;
7b18aad5
CH
688
689 trace_ioinst("tpi");
690 addr = decode_basedisp_s(env, ipb);
61bf0dcb
TH
691 if (addr & 3) {
692 program_interrupt(env, PGM_SPECIFICATION, 2);
693 return -EIO;
694 }
695
7b18aad5 696 lowcore = addr ? 0 : 1;
50c8d9bf
CH
697 len = lowcore ? 8 /* two words */ : 12 /* three words */;
698 orig_len = len;
699 int_code = s390_cpu_physical_memory_map(env, addr, &len, 1);
700 if (!int_code || (len != orig_len)) {
0056fc9e 701 program_interrupt(env, PGM_ADDRESSING, 2);
50c8d9bf
CH
702 ret = -EIO;
703 goto out;
7b18aad5 704 }
50c8d9bf
CH
705 ret = css_do_tpi(int_code, lowcore);
706out:
707 s390_cpu_physical_memory_unmap(env, int_code, len, 1);
708 return ret;
7b18aad5
CH
709}
710
711#define SCHM_REG1_RES(_reg) (_reg & 0x000000000ffffffc)
712#define SCHM_REG1_MBK(_reg) ((_reg & 0x00000000f0000000) >> 28)
713#define SCHM_REG1_UPD(_reg) ((_reg & 0x0000000000000002) >> 1)
714#define SCHM_REG1_DCT(_reg) (_reg & 0x0000000000000001)
715
5d9bf1c0
TH
716void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
717 uint32_t ipb)
7b18aad5
CH
718{
719 uint8_t mbk;
720 int update;
721 int dct;
5d9bf1c0 722 CPUS390XState *env = &cpu->env;
7b18aad5
CH
723
724 trace_ioinst("schm");
725
726 if (SCHM_REG1_RES(reg1)) {
727 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 728 return;
7b18aad5
CH
729 }
730
731 mbk = SCHM_REG1_MBK(reg1);
732 update = SCHM_REG1_UPD(reg1);
733 dct = SCHM_REG1_DCT(reg1);
734
7ae5a7c0 735 if (update && (reg2 & 0x000000000000001f)) {
7b18aad5 736 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 737 return;
7b18aad5
CH
738 }
739
740 css_do_schm(mbk, update, dct, update ? reg2 : 0);
7b18aad5
CH
741}
742
5d9bf1c0 743void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
744{
745 int cssid, ssid, schid, m;
746 SubchDev *sch;
747 int ret = -ENODEV;
748 int cc;
749
750 if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
5d9bf1c0
TH
751 program_interrupt(&cpu->env, PGM_OPERAND, 2);
752 return;
7b18aad5
CH
753 }
754 trace_ioinst_sch_id("rsch", cssid, ssid, schid);
755 sch = css_find_subch(m, cssid, ssid, schid);
756 if (sch && css_subch_visible(sch)) {
757 ret = css_do_rsch(sch);
758 }
759 switch (ret) {
760 case -ENODEV:
761 cc = 3;
762 break;
763 case -EINVAL:
764 cc = 2;
765 break;
766 case 0:
767 cc = 0;
768 break;
769 default:
770 cc = 1;
771 break;
772 }
5d9bf1c0 773 setcc(cpu, cc);
7b18aad5
CH
774}
775
776#define RCHP_REG1_RES(_reg) (_reg & 0x00000000ff00ff00)
777#define RCHP_REG1_CSSID(_reg) ((_reg & 0x0000000000ff0000) >> 16)
778#define RCHP_REG1_CHPID(_reg) (_reg & 0x00000000000000ff)
5d9bf1c0 779void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
780{
781 int cc;
782 uint8_t cssid;
783 uint8_t chpid;
784 int ret;
5d9bf1c0 785 CPUS390XState *env = &cpu->env;
7b18aad5
CH
786
787 if (RCHP_REG1_RES(reg1)) {
788 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 789 return;
7b18aad5
CH
790 }
791
792 cssid = RCHP_REG1_CSSID(reg1);
793 chpid = RCHP_REG1_CHPID(reg1);
794
795 trace_ioinst_chp_id("rchp", cssid, chpid);
796
797 ret = css_do_rchp(cssid, chpid);
798
799 switch (ret) {
800 case -ENODEV:
801 cc = 3;
802 break;
803 case -EBUSY:
804 cc = 2;
805 break;
806 case 0:
807 cc = 0;
808 break;
809 default:
810 /* Invalid channel subsystem. */
811 program_interrupt(env, PGM_OPERAND, 2);
5d9bf1c0 812 return;
7b18aad5 813 }
5d9bf1c0 814 setcc(cpu, cc);
7b18aad5
CH
815}
816
817#define SAL_REG1_INVALID(_reg) (_reg & 0x0000000080000000)
5d9bf1c0 818void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1)
7b18aad5
CH
819{
820 /* We do not provide address limit checking, so let's suppress it. */
821 if (SAL_REG1_INVALID(reg1) || reg1 & 0x000000000000ffff) {
5d9bf1c0 822 program_interrupt(&cpu->env, PGM_OPERAND, 2);
7b18aad5 823 }
7b18aad5 824}
This page took 0.301207 seconds and 4 git commands to generate.