]>
Commit | Line | Data |
---|---|---|
b2123a48 RH |
1 | /* |
2 | * ARM dummy L210, L220, PL310 cache controller. | |
3 | * | |
4 | * Copyright (c) 2010-2012 Calxeda | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify it | |
7 | * under the terms and conditions of the GNU General Public License, | |
8 | * version 2 or any later version, as published by the Free Software | |
9 | * Foundation. | |
10 | * | |
11 | * This program is distributed in the hope it will be useful, but WITHOUT | |
12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
14 | * more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License along with | |
17 | * this program. If not, see <http://www.gnu.org/licenses/>. | |
18 | * | |
19 | */ | |
20 | ||
0d1c9782 | 21 | #include "qemu/osdep.h" |
83c9f4ca | 22 | #include "hw/sysbus.h" |
03dd024f | 23 | #include "qemu/log.h" |
b2123a48 RH |
24 | |
25 | /* L2C-310 r3p2 */ | |
26 | #define CACHE_ID 0x410000c8 | |
27 | ||
0e8982e9 AF |
28 | #define TYPE_ARM_L2X0 "l2x0" |
29 | #define ARM_L2X0(obj) OBJECT_CHECK(L2x0State, (obj), TYPE_ARM_L2X0) | |
30 | ||
ae1953d0 | 31 | typedef struct L2x0State { |
0e8982e9 AF |
32 | SysBusDevice parent_obj; |
33 | ||
b2123a48 RH |
34 | MemoryRegion iomem; |
35 | uint32_t cache_type; | |
36 | uint32_t ctrl; | |
37 | uint32_t aux_ctrl; | |
38 | uint32_t data_ctrl; | |
39 | uint32_t tag_ctrl; | |
40 | uint32_t filter_start; | |
41 | uint32_t filter_end; | |
ae1953d0 | 42 | } L2x0State; |
b2123a48 RH |
43 | |
44 | static const VMStateDescription vmstate_l2x0 = { | |
45 | .name = "l2x0", | |
46 | .version_id = 1, | |
47 | .minimum_version_id = 1, | |
48 | .fields = (VMStateField[]) { | |
ae1953d0 AF |
49 | VMSTATE_UINT32(ctrl, L2x0State), |
50 | VMSTATE_UINT32(aux_ctrl, L2x0State), | |
51 | VMSTATE_UINT32(data_ctrl, L2x0State), | |
52 | VMSTATE_UINT32(tag_ctrl, L2x0State), | |
53 | VMSTATE_UINT32(filter_start, L2x0State), | |
54 | VMSTATE_UINT32(filter_end, L2x0State), | |
b2123a48 RH |
55 | VMSTATE_END_OF_LIST() |
56 | } | |
57 | }; | |
58 | ||
59 | ||
a8170e5e | 60 | static uint64_t l2x0_priv_read(void *opaque, hwaddr offset, |
b2123a48 RH |
61 | unsigned size) |
62 | { | |
63 | uint32_t cache_data; | |
ae1953d0 | 64 | L2x0State *s = (L2x0State *)opaque; |
b2123a48 RH |
65 | offset &= 0xfff; |
66 | if (offset >= 0x730 && offset < 0x800) { | |
67 | return 0; /* cache ops complete */ | |
68 | } | |
69 | switch (offset) { | |
70 | case 0: | |
71 | return CACHE_ID; | |
72 | case 0x4: | |
73 | /* aux_ctrl values affect cache_type values */ | |
74 | cache_data = (s->aux_ctrl & (7 << 17)) >> 15; | |
75 | cache_data |= (s->aux_ctrl & (1 << 16)) >> 16; | |
76 | return s->cache_type |= (cache_data << 18) | (cache_data << 6); | |
77 | case 0x100: | |
78 | return s->ctrl; | |
79 | case 0x104: | |
80 | return s->aux_ctrl; | |
81 | case 0x108: | |
82 | return s->tag_ctrl; | |
83 | case 0x10C: | |
84 | return s->data_ctrl; | |
85 | case 0xC00: | |
86 | return s->filter_start; | |
87 | case 0xC04: | |
88 | return s->filter_end; | |
89 | case 0xF40: | |
90 | return 0; | |
91 | case 0xF60: | |
92 | return 0; | |
93 | case 0xF80: | |
94 | return 0; | |
95 | default: | |
a35d4e42 PM |
96 | qemu_log_mask(LOG_GUEST_ERROR, |
97 | "l2x0_priv_read: Bad offset %x\n", (int)offset); | |
b2123a48 RH |
98 | break; |
99 | } | |
100 | return 0; | |
101 | } | |
102 | ||
a8170e5e | 103 | static void l2x0_priv_write(void *opaque, hwaddr offset, |
b2123a48 RH |
104 | uint64_t value, unsigned size) |
105 | { | |
ae1953d0 | 106 | L2x0State *s = (L2x0State *)opaque; |
b2123a48 RH |
107 | offset &= 0xfff; |
108 | if (offset >= 0x730 && offset < 0x800) { | |
109 | /* ignore */ | |
110 | return; | |
111 | } | |
112 | switch (offset) { | |
113 | case 0x100: | |
114 | s->ctrl = value & 1; | |
115 | break; | |
116 | case 0x104: | |
117 | s->aux_ctrl = value; | |
118 | break; | |
119 | case 0x108: | |
120 | s->tag_ctrl = value; | |
121 | break; | |
122 | case 0x10C: | |
123 | s->data_ctrl = value; | |
124 | break; | |
125 | case 0xC00: | |
126 | s->filter_start = value; | |
127 | break; | |
128 | case 0xC04: | |
129 | s->filter_end = value; | |
130 | break; | |
131 | case 0xF40: | |
132 | return; | |
133 | case 0xF60: | |
134 | return; | |
135 | case 0xF80: | |
136 | return; | |
137 | default: | |
a35d4e42 PM |
138 | qemu_log_mask(LOG_GUEST_ERROR, |
139 | "l2x0_priv_write: Bad offset %x\n", (int)offset); | |
b2123a48 RH |
140 | break; |
141 | } | |
142 | } | |
143 | ||
144 | static void l2x0_priv_reset(DeviceState *dev) | |
145 | { | |
0e8982e9 | 146 | L2x0State *s = ARM_L2X0(dev); |
b2123a48 RH |
147 | |
148 | s->ctrl = 0; | |
149 | s->aux_ctrl = 0x02020000; | |
150 | s->tag_ctrl = 0; | |
151 | s->data_ctrl = 0; | |
152 | s->filter_start = 0; | |
153 | s->filter_end = 0; | |
154 | } | |
155 | ||
156 | static const MemoryRegionOps l2x0_mem_ops = { | |
157 | .read = l2x0_priv_read, | |
158 | .write = l2x0_priv_write, | |
159 | .endianness = DEVICE_NATIVE_ENDIAN, | |
160 | }; | |
161 | ||
162 | static int l2x0_priv_init(SysBusDevice *dev) | |
163 | { | |
0e8982e9 | 164 | L2x0State *s = ARM_L2X0(dev); |
b2123a48 | 165 | |
3c161542 PB |
166 | memory_region_init_io(&s->iomem, OBJECT(dev), &l2x0_mem_ops, s, |
167 | "l2x0_cc", 0x1000); | |
b2123a48 RH |
168 | sysbus_init_mmio(dev, &s->iomem); |
169 | return 0; | |
170 | } | |
171 | ||
39bffca2 | 172 | static Property l2x0_properties[] = { |
ae1953d0 | 173 | DEFINE_PROP_UINT32("cache-type", L2x0State, cache_type, 0x1c100100), |
39bffca2 AL |
174 | DEFINE_PROP_END_OF_LIST(), |
175 | }; | |
176 | ||
999e12bb AL |
177 | static void l2x0_class_init(ObjectClass *klass, void *data) |
178 | { | |
179 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | |
39bffca2 | 180 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
181 | |
182 | k->init = l2x0_priv_init; | |
39bffca2 | 183 | dc->vmsd = &vmstate_l2x0; |
39bffca2 AL |
184 | dc->props = l2x0_properties; |
185 | dc->reset = l2x0_priv_reset; | |
999e12bb AL |
186 | } |
187 | ||
8c43a6f0 | 188 | static const TypeInfo l2x0_info = { |
0e8982e9 | 189 | .name = TYPE_ARM_L2X0, |
39bffca2 | 190 | .parent = TYPE_SYS_BUS_DEVICE, |
ae1953d0 | 191 | .instance_size = sizeof(L2x0State), |
999e12bb | 192 | .class_init = l2x0_class_init, |
b2123a48 RH |
193 | }; |
194 | ||
83f7d43a | 195 | static void l2x0_register_types(void) |
b2123a48 | 196 | { |
39bffca2 | 197 | type_register_static(&l2x0_info); |
b2123a48 RH |
198 | } |
199 | ||
83f7d43a | 200 | type_init(l2x0_register_types) |