]>
Commit | Line | Data |
---|---|---|
4ce7ff6e AJ |
1 | /* |
2 | * QEMU MIPS Jazz support | |
3 | * | |
4 | * Copyright (c) 2007-2008 Hervé Poussineau | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
c684822a | 25 | #include "qemu/osdep.h" |
a8d25326 | 26 | #include "qemu-common.h" |
0d09e41a PB |
27 | #include "hw/mips/mips.h" |
28 | #include "hw/mips/cpudevs.h" | |
852c27e2 | 29 | #include "hw/intc/i8259.h" |
55f613ac | 30 | #include "hw/dma/i8257.h" |
0d09e41a | 31 | #include "hw/char/serial.h" |
bb3d5ea8 | 32 | #include "hw/char/parallel.h" |
0d09e41a PB |
33 | #include "hw/isa/isa.h" |
34 | #include "hw/block/fdc.h" | |
9c17d615 PB |
35 | #include "sysemu/sysemu.h" |
36 | #include "sysemu/arch_init.h" | |
83c9f4ca | 37 | #include "hw/boards.h" |
1422e32d | 38 | #include "net/net.h" |
0d09e41a PB |
39 | #include "hw/scsi/esp.h" |
40 | #include "hw/mips/bios.h" | |
83c9f4ca | 41 | #include "hw/loader.h" |
bcdb9064 | 42 | #include "hw/rtc/mc146818rtc.h" |
0d09e41a | 43 | #include "hw/timer/i8254.h" |
866e2b37 | 44 | #include "hw/display/vga.h" |
0d09e41a | 45 | #include "hw/audio/pcspk.h" |
47973a2d | 46 | #include "hw/input/i8042.h" |
83c9f4ca | 47 | #include "hw/sysbus.h" |
022c62cb | 48 | #include "exec/address-spaces.h" |
38c8894f | 49 | #include "sysemu/qtest.h" |
71e8a915 | 50 | #include "sysemu/reset.h" |
e688df6b | 51 | #include "qapi/error.h" |
2e985fe0 | 52 | #include "qemu/error-report.h" |
f348b6d1 | 53 | #include "qemu/help_option.h" |
4ce7ff6e | 54 | |
68fa5f55 | 55 | enum jazz_model_e { |
4ce7ff6e | 56 | JAZZ_MAGNUM, |
c171148c | 57 | JAZZ_PICA61, |
4ce7ff6e AJ |
58 | }; |
59 | ||
60 | static void main_cpu_reset(void *opaque) | |
61 | { | |
f37f435a AF |
62 | MIPSCPU *cpu = opaque; |
63 | ||
64 | cpu_reset(CPU(cpu)); | |
4ce7ff6e AJ |
65 | } |
66 | ||
a8170e5e | 67 | static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size) |
4ce7ff6e | 68 | { |
5c63bcf7 | 69 | uint8_t val; |
5c9eb028 PM |
70 | address_space_read(&address_space_memory, 0x90000071, |
71 | MEMTXATTRS_UNSPECIFIED, &val, 1); | |
5c63bcf7 | 72 | return val; |
4ce7ff6e AJ |
73 | } |
74 | ||
a8170e5e | 75 | static void rtc_write(void *opaque, hwaddr addr, |
60581b37 | 76 | uint64_t val, unsigned size) |
4ce7ff6e | 77 | { |
5c63bcf7 | 78 | uint8_t buf = val & 0xff; |
5c9eb028 PM |
79 | address_space_write(&address_space_memory, 0x90000071, |
80 | MEMTXATTRS_UNSPECIFIED, &buf, 1); | |
4ce7ff6e AJ |
81 | } |
82 | ||
60581b37 AK |
83 | static const MemoryRegionOps rtc_ops = { |
84 | .read = rtc_read, | |
85 | .write = rtc_write, | |
86 | .endianness = DEVICE_NATIVE_ENDIAN, | |
4ce7ff6e AJ |
87 | }; |
88 | ||
a8170e5e | 89 | static uint64_t dma_dummy_read(void *opaque, hwaddr addr, |
60581b37 | 90 | unsigned size) |
c6945b15 | 91 | { |
68fa5f55 FB |
92 | /* |
93 | * Nothing to do. That is only to ensure that | |
94 | * the current DMA acknowledge cycle is completed. | |
95 | */ | |
60581b37 | 96 | return 0xff; |
c6945b15 AJ |
97 | } |
98 | ||
a8170e5e | 99 | static void dma_dummy_write(void *opaque, hwaddr addr, |
60581b37 AK |
100 | uint64_t val, unsigned size) |
101 | { | |
68fa5f55 FB |
102 | /* |
103 | * Nothing to do. That is only to ensure that | |
104 | * the current DMA acknowledge cycle is completed. | |
105 | */ | |
60581b37 | 106 | } |
c6945b15 | 107 | |
60581b37 AK |
108 | static const MemoryRegionOps dma_dummy_ops = { |
109 | .read = dma_dummy_read, | |
110 | .write = dma_dummy_write, | |
111 | .endianness = DEVICE_NATIVE_ENDIAN, | |
c6945b15 AJ |
112 | }; |
113 | ||
4ce7ff6e | 114 | #define MAGNUM_BIOS_SIZE_MAX 0x7e000 |
68fa5f55 FB |
115 | #define MAGNUM_BIOS_SIZE \ |
116 | (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX) | |
8d2b8718 PM |
117 | static void (*real_do_transaction_failed)(CPUState *cpu, hwaddr physaddr, |
118 | vaddr addr, unsigned size, | |
119 | MMUAccessType access_type, | |
120 | int mmu_idx, MemTxAttrs attrs, | |
121 | MemTxResult response, | |
122 | uintptr_t retaddr); | |
123 | ||
124 | static void mips_jazz_do_transaction_failed(CPUState *cs, hwaddr physaddr, | |
125 | vaddr addr, unsigned size, | |
126 | MMUAccessType access_type, | |
127 | int mmu_idx, MemTxAttrs attrs, | |
128 | MemTxResult response, | |
129 | uintptr_t retaddr) | |
130 | { | |
131 | if (access_type != MMU_INST_FETCH) { | |
132 | /* ignore invalid access (ie do not raise exception) */ | |
133 | return; | |
134 | } | |
135 | (*real_do_transaction_failed)(cs, physaddr, addr, size, access_type, | |
136 | mmu_idx, attrs, response, retaddr); | |
137 | } | |
138 | ||
f33772c8 | 139 | static void mips_jazz_init(MachineState *machine, |
c2d0d012 | 140 | enum jazz_model_e jazz_model) |
4ce7ff6e | 141 | { |
f33772c8 | 142 | MemoryRegion *address_space = get_system_memory(); |
5cea8590 | 143 | char *filename; |
4ce7ff6e | 144 | int bios_size, n; |
6bd8da65 | 145 | MIPSCPU *cpu; |
54e75558 | 146 | CPUClass *cc; |
61c56c8c | 147 | CPUMIPSState *env; |
d791d60f | 148 | qemu_irq *i8259; |
c6945b15 | 149 | rc4030_dma *dmas; |
3df9d748 | 150 | IOMMUMemoryRegion *rc4030_dma_mr; |
5c63bcf7 HP |
151 | MemoryRegion *isa_mem = g_new(MemoryRegion, 1); |
152 | MemoryRegion *isa_io = g_new(MemoryRegion, 1); | |
60581b37 | 153 | MemoryRegion *rtc = g_new(MemoryRegion, 1); |
dbff76ac | 154 | MemoryRegion *i8042 = g_new(MemoryRegion, 1); |
60581b37 | 155 | MemoryRegion *dma_dummy = g_new(MemoryRegion, 1); |
a65f56ee | 156 | NICInfo *nd; |
d791d60f | 157 | DeviceState *dev, *rc4030; |
cd3e2409 | 158 | SysBusDevice *sysbus; |
48a18b3c | 159 | ISABus *isa_bus; |
64d7e9a4 | 160 | ISADevice *pit; |
fd8014e1 | 161 | DriveInfo *fds[MAX_FD]; |
60581b37 AK |
162 | MemoryRegion *bios = g_new(MemoryRegion, 1); |
163 | MemoryRegion *bios2 = g_new(MemoryRegion, 1); | |
09eb69a5 | 164 | SysBusESPState *sysbus_esp; |
148b2ba1 | 165 | ESPState *esp; |
4ce7ff6e | 166 | |
7c3dd4c6 IM |
167 | if (machine->ram_size > 256 * MiB) { |
168 | error_report("RAM size more than 256Mb is not supported"); | |
169 | exit(EXIT_FAILURE); | |
170 | } | |
171 | ||
4ce7ff6e | 172 | /* init CPUs */ |
3469e656 | 173 | cpu = MIPS_CPU(cpu_create(machine->cpu_type)); |
6bd8da65 | 174 | env = &cpu->env; |
f37f435a | 175 | qemu_register_reset(main_cpu_reset, cpu); |
4ce7ff6e | 176 | |
8d2b8718 PM |
177 | /* |
178 | * Chipset returns 0 in invalid reads and do not raise data exceptions. | |
54e75558 | 179 | * However, we can't simply add a global memory region to catch |
8d2b8718 PM |
180 | * everything, as this would make all accesses including instruction |
181 | * accesses be ignored and not raise exceptions. | |
6626286e PM |
182 | * So instead we hijack the do_transaction_failed method on the CPU, and |
183 | * do not raise exceptions for data access. | |
8d2b8718 PM |
184 | * |
185 | * NOTE: this behaviour of raising exceptions for bad instruction | |
186 | * fetches but not bad data accesses was added in commit 54e755588cf1e9 | |
187 | * to restore behaviour broken by c658b94f6e8c206, but it is not clear | |
188 | * whether the real hardware behaves this way. It is possible that | |
189 | * real hardware ignores bad instruction fetches as well -- if so then | |
190 | * we could replace this hijacking of CPU methods with a simple global | |
191 | * memory region that catches all memory accesses, as we do on Malta. | |
192 | */ | |
54e75558 | 193 | cc = CPU_GET_CLASS(cpu); |
6626286e PM |
194 | real_do_transaction_failed = cc->do_transaction_failed; |
195 | cc->do_transaction_failed = mips_jazz_do_transaction_failed; | |
54e75558 | 196 | |
4ce7ff6e | 197 | /* allocate RAM */ |
2a9bded9 | 198 | memory_region_add_subregion(address_space, 0, machine->ram); |
dcac9679 | 199 | |
3fab7f23 | 200 | memory_region_init_rom(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE, |
f8ed85ac | 201 | &error_fatal); |
2c9b15ca | 202 | memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios, |
60581b37 AK |
203 | 0, MAGNUM_BIOS_SIZE); |
204 | memory_region_add_subregion(address_space, 0x1fc00000LL, bios); | |
205 | memory_region_add_subregion(address_space, 0xfff00000LL, bios2); | |
4ce7ff6e AJ |
206 | |
207 | /* load the BIOS image. */ | |
68fa5f55 | 208 | if (bios_name == NULL) { |
c6945b15 | 209 | bios_name = BIOS_FILENAME; |
68fa5f55 | 210 | } |
5cea8590 PB |
211 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
212 | if (filename) { | |
213 | bios_size = load_image_targphys(filename, 0xfff00000LL, | |
214 | MAGNUM_BIOS_SIZE); | |
7267c094 | 215 | g_free(filename); |
5cea8590 PB |
216 | } else { |
217 | bios_size = -1; | |
218 | } | |
38c8894f | 219 | if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) { |
2e985fe0 AJ |
220 | error_report("Could not load MIPS bios '%s'", bios_name); |
221 | exit(1); | |
4ce7ff6e AJ |
222 | } |
223 | ||
4ce7ff6e | 224 | /* Init CPU internal devices */ |
5a975d43 PB |
225 | cpu_mips_irq_init_cpu(cpu); |
226 | cpu_mips_clock_init(cpu); | |
4ce7ff6e AJ |
227 | |
228 | /* Chipset */ | |
d791d60f HP |
229 | rc4030 = rc4030_init(&dmas, &rc4030_dma_mr); |
230 | sysbus = SYS_BUS_DEVICE(rc4030); | |
231 | sysbus_connect_irq(sysbus, 0, env->irq[6]); | |
232 | sysbus_connect_irq(sysbus, 1, env->irq[3]); | |
233 | memory_region_add_subregion(address_space, 0x80000000, | |
234 | sysbus_mmio_get_region(sysbus, 0)); | |
235 | memory_region_add_subregion(address_space, 0xf0000000, | |
236 | sysbus_mmio_get_region(sysbus, 1)); | |
68fa5f55 FB |
237 | memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, |
238 | NULL, "dummy_dma", 0x1000); | |
60581b37 | 239 | memory_region_add_subregion(address_space, 0x8000d000, dma_dummy); |
4ce7ff6e | 240 | |
5c63bcf7 HP |
241 | /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */ |
242 | memory_region_init(isa_io, NULL, "isa-io", 0x00010000); | |
243 | memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000); | |
244 | memory_region_add_subregion(address_space, 0x90000000, isa_io); | |
245 | memory_region_add_subregion(address_space, 0x91000000, isa_mem); | |
d10e5432 | 246 | isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort); |
5c63bcf7 | 247 | |
4ce7ff6e | 248 | /* ISA devices */ |
48a18b3c HP |
249 | i8259 = i8259_init(isa_bus, env->irq[4]); |
250 | isa_bus_irqs(isa_bus, i8259); | |
55f613ac | 251 | i8257_dma_init(isa_bus, 0); |
acf695ec | 252 | pit = i8254_pit_init(isa_bus, 0x40, 0, NULL); |
302fe51b | 253 | pcspk_init(isa_bus, pit); |
4ce7ff6e | 254 | |
4ce7ff6e AJ |
255 | /* Video card */ |
256 | switch (jazz_model) { | |
257 | case JAZZ_MAGNUM: | |
97a3f6ff HP |
258 | dev = qdev_create(NULL, "sysbus-g364"); |
259 | qdev_init_nofail(dev); | |
1356b98d | 260 | sysbus = SYS_BUS_DEVICE(dev); |
97a3f6ff HP |
261 | sysbus_mmio_map(sysbus, 0, 0x60080000); |
262 | sysbus_mmio_map(sysbus, 1, 0x40000000); | |
d791d60f | 263 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3)); |
97a3f6ff HP |
264 | { |
265 | /* Simple ROM, so user doesn't have to provide one */ | |
60581b37 | 266 | MemoryRegion *rom_mr = g_new(MemoryRegion, 1); |
3fab7f23 | 267 | memory_region_init_rom(rom_mr, NULL, "g364fb.rom", 0x80000, |
f8ed85ac | 268 | &error_fatal); |
60581b37 AK |
269 | uint8_t *rom = memory_region_get_ram_ptr(rom_mr); |
270 | memory_region_add_subregion(address_space, 0x60000000, rom_mr); | |
97a3f6ff HP |
271 | rom[0] = 0x10; /* Mips G364 */ |
272 | } | |
4ce7ff6e | 273 | break; |
c171148c | 274 | case JAZZ_PICA61: |
be20f9e9 | 275 | isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory()); |
c171148c | 276 | break; |
4ce7ff6e AJ |
277 | default: |
278 | break; | |
279 | } | |
280 | ||
281 | /* Network controller */ | |
a65f56ee AJ |
282 | for (n = 0; n < nb_nics; n++) { |
283 | nd = &nd_table[n]; | |
68fa5f55 | 284 | if (!nd->model) { |
7267c094 | 285 | nd->model = g_strdup("dp83932"); |
68fa5f55 | 286 | } |
a65f56ee | 287 | if (strcmp(nd->model, "dp83932") == 0) { |
104655a5 HP |
288 | qemu_check_nic_model(nd, "dp83932"); |
289 | ||
290 | dev = qdev_create(NULL, "dp8393x"); | |
291 | qdev_set_nic_properties(dev, nd); | |
292 | qdev_prop_set_uint8(dev, "it_shift", 2); | |
3110ce81 MAL |
293 | object_property_set_link(OBJECT(dev), OBJECT(rc4030_dma_mr), |
294 | "dma_mr", &error_abort); | |
104655a5 HP |
295 | qdev_init_nofail(dev); |
296 | sysbus = SYS_BUS_DEVICE(dev); | |
297 | sysbus_mmio_map(sysbus, 0, 0x80001000); | |
89ae0ff9 | 298 | sysbus_mmio_map(sysbus, 1, 0x8000b000); |
104655a5 | 299 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4)); |
a65f56ee | 300 | break; |
c8057f95 | 301 | } else if (is_help_option(nd->model)) { |
bd6e1d81 | 302 | error_report("Supported NICs: dp83932"); |
a65f56ee AJ |
303 | exit(1); |
304 | } else { | |
bd6e1d81 | 305 | error_report("Unsupported NIC: %s", nd->model); |
a65f56ee AJ |
306 | exit(1); |
307 | } | |
308 | } | |
4ce7ff6e AJ |
309 | |
310 | /* SCSI adapter */ | |
09eb69a5 MCA |
311 | dev = qdev_create(NULL, TYPE_ESP); |
312 | sysbus_esp = ESP_STATE(dev); | |
313 | esp = &sysbus_esp->esp; | |
314 | esp->dma_memory_read = rc4030_dma_read; | |
315 | esp->dma_memory_write = rc4030_dma_write; | |
316 | esp->dma_opaque = dmas[0]; | |
317 | sysbus_esp->it_shift = 0; | |
318 | /* XXX for now until rc4030 has been changed to use DMA enable signal */ | |
319 | esp->dma_enabled = 1; | |
320 | qdev_init_nofail(dev); | |
321 | ||
322 | sysbus = SYS_BUS_DEVICE(dev); | |
323 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5)); | |
324 | sysbus_mmio_map(sysbus, 0, 0x80002000); | |
325 | ||
148b2ba1 | 326 | scsi_bus_legacy_handle_cmdline(&esp->bus); |
4ce7ff6e AJ |
327 | |
328 | /* Floppy */ | |
4ce7ff6e | 329 | for (n = 0; n < MAX_FD; n++) { |
fd8014e1 | 330 | fds[n] = drive_get(IF_FLOPPY, 0, n); |
4ce7ff6e | 331 | } |
020e2986 HP |
332 | /* FIXME: we should enable DMA with a custom IsaDma device */ |
333 | fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds); | |
4ce7ff6e AJ |
334 | |
335 | /* Real time clock */ | |
6c646a11 | 336 | mc146818_rtc_init(isa_bus, 1980, NULL); |
2c9b15ca | 337 | memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000); |
60581b37 | 338 | memory_region_add_subregion(address_space, 0x80004000, rtc); |
4ce7ff6e AJ |
339 | |
340 | /* Keyboard (i8042) */ | |
d791d60f HP |
341 | i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7), |
342 | i8042, 0x1000, 0x1); | |
dbff76ac | 343 | memory_region_add_subregion(address_space, 0x80005000, i8042); |
4ce7ff6e AJ |
344 | |
345 | /* Serial ports */ | |
9bca0edb | 346 | if (serial_hd(0)) { |
d791d60f | 347 | serial_mm_init(address_space, 0x80006000, 0, |
68fa5f55 | 348 | qdev_get_gpio_in(rc4030, 8), 8000000 / 16, |
9bca0edb | 349 | serial_hd(0), DEVICE_NATIVE_ENDIAN); |
2d48377a | 350 | } |
9bca0edb | 351 | if (serial_hd(1)) { |
d791d60f | 352 | serial_mm_init(address_space, 0x80007000, 0, |
68fa5f55 | 353 | qdev_get_gpio_in(rc4030, 9), 8000000 / 16, |
9bca0edb | 354 | serial_hd(1), DEVICE_NATIVE_ENDIAN); |
2d48377a | 355 | } |
4ce7ff6e AJ |
356 | |
357 | /* Parallel port */ | |
358 | if (parallel_hds[0]) | |
d791d60f HP |
359 | parallel_mm_init(address_space, 0x80008000, 0, |
360 | qdev_get_gpio_in(rc4030, 0), parallel_hds[0]); | |
4ce7ff6e | 361 | |
4ce7ff6e | 362 | /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */ |
4ce7ff6e | 363 | |
cd3e2409 HP |
364 | /* NVRAM */ |
365 | dev = qdev_create(NULL, "ds1225y"); | |
366 | qdev_init_nofail(dev); | |
1356b98d | 367 | sysbus = SYS_BUS_DEVICE(dev); |
cd3e2409 | 368 | sysbus_mmio_map(sysbus, 0, 0x80009000); |
4ce7ff6e AJ |
369 | |
370 | /* LED indicator */ | |
b39506e4 | 371 | sysbus_create_simple("jazz-led", 0x8000f000, NULL); |
0287d89f PB |
372 | |
373 | g_free(dmas); | |
4ce7ff6e AJ |
374 | } |
375 | ||
376 | static | |
3ef96221 | 377 | void mips_magnum_init(MachineState *machine) |
4ce7ff6e | 378 | { |
f33772c8 | 379 | mips_jazz_init(machine, JAZZ_MAGNUM); |
4ce7ff6e AJ |
380 | } |
381 | ||
c171148c | 382 | static |
3ef96221 | 383 | void mips_pica61_init(MachineState *machine) |
c171148c | 384 | { |
f33772c8 | 385 | mips_jazz_init(machine, JAZZ_PICA61); |
c171148c AJ |
386 | } |
387 | ||
8a661aea | 388 | static void mips_magnum_class_init(ObjectClass *oc, void *data) |
e264d29d | 389 | { |
8a661aea AF |
390 | MachineClass *mc = MACHINE_CLASS(oc); |
391 | ||
e264d29d EH |
392 | mc->desc = "MIPS Magnum"; |
393 | mc->init = mips_magnum_init; | |
394 | mc->block_default_type = IF_SCSI; | |
3469e656 | 395 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
2a9bded9 | 396 | mc->default_ram_id = "mips_jazz.ram"; |
e264d29d | 397 | } |
c171148c | 398 | |
8a661aea AF |
399 | static const TypeInfo mips_magnum_type = { |
400 | .name = MACHINE_TYPE_NAME("magnum"), | |
401 | .parent = TYPE_MACHINE, | |
402 | .class_init = mips_magnum_class_init, | |
403 | }; | |
f80f9ec9 | 404 | |
8a661aea | 405 | static void mips_pica61_class_init(ObjectClass *oc, void *data) |
f80f9ec9 | 406 | { |
8a661aea AF |
407 | MachineClass *mc = MACHINE_CLASS(oc); |
408 | ||
e264d29d EH |
409 | mc->desc = "Acer Pica 61"; |
410 | mc->init = mips_pica61_init; | |
411 | mc->block_default_type = IF_SCSI; | |
3469e656 | 412 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
2a9bded9 | 413 | mc->default_ram_id = "mips_jazz.ram"; |
f80f9ec9 AL |
414 | } |
415 | ||
8a661aea AF |
416 | static const TypeInfo mips_pica61_type = { |
417 | .name = MACHINE_TYPE_NAME("pica61"), | |
418 | .parent = TYPE_MACHINE, | |
419 | .class_init = mips_pica61_class_init, | |
420 | }; | |
421 | ||
422 | static void mips_jazz_machine_init(void) | |
423 | { | |
424 | type_register_static(&mips_magnum_type); | |
425 | type_register_static(&mips_pica61_type); | |
426 | } | |
427 | ||
0e6aac87 | 428 | type_init(mips_jazz_machine_init) |