]>
Commit | Line | Data |
---|---|---|
6af0bf9c FB |
1 | /* |
2 | * MIPS emulation helpers for qemu. | |
5fafdf24 | 3 | * |
6af0bf9c FB |
4 | * Copyright (c) 2004-2005 Jocelyn Mayer |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
6af0bf9c | 18 | */ |
e37e863f FB |
19 | #include <stdarg.h> |
20 | #include <stdlib.h> | |
21 | #include <stdio.h> | |
22 | #include <string.h> | |
23 | #include <inttypes.h> | |
24 | #include <signal.h> | |
e37e863f FB |
25 | |
26 | #include "cpu.h" | |
6af0bf9c | 27 | |
43057ab1 FB |
28 | enum { |
29 | TLBRET_DIRTY = -4, | |
30 | TLBRET_INVALID = -3, | |
31 | TLBRET_NOMATCH = -2, | |
32 | TLBRET_BADADDR = -1, | |
33 | TLBRET_MATCH = 0 | |
34 | }; | |
35 | ||
3c7b48b7 PB |
36 | #if !defined(CONFIG_USER_ONLY) |
37 | ||
29929e34 | 38 | /* no MMU emulation */ |
a8170e5e | 39 | int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
6af0bf9c | 40 | target_ulong address, int rw, int access_type) |
29929e34 TS |
41 | { |
42 | *physical = address; | |
43 | *prot = PAGE_READ | PAGE_WRITE; | |
44 | return TLBRET_MATCH; | |
45 | } | |
46 | ||
47 | /* fixed mapping MMU emulation */ | |
a8170e5e | 48 | int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
29929e34 TS |
49 | target_ulong address, int rw, int access_type) |
50 | { | |
51 | if (address <= (int32_t)0x7FFFFFFFUL) { | |
52 | if (!(env->CP0_Status & (1 << CP0St_ERL))) | |
53 | *physical = address + 0x40000000UL; | |
54 | else | |
55 | *physical = address; | |
56 | } else if (address <= (int32_t)0xBFFFFFFFUL) | |
57 | *physical = address & 0x1FFFFFFF; | |
58 | else | |
59 | *physical = address; | |
60 | ||
61 | *prot = PAGE_READ | PAGE_WRITE; | |
62 | return TLBRET_MATCH; | |
63 | } | |
64 | ||
65 | /* MIPS32/MIPS64 R4000-style MMU emulation */ | |
a8170e5e | 66 | int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot, |
29929e34 | 67 | target_ulong address, int rw, int access_type) |
6af0bf9c | 68 | { |
925fd0f2 | 69 | uint8_t ASID = env->CP0_EntryHi & 0xFF; |
3b1c8be4 | 70 | int i; |
6af0bf9c | 71 | |
ead9360e | 72 | for (i = 0; i < env->tlb->tlb_in_use; i++) { |
c227f099 | 73 | r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i]; |
3b1c8be4 | 74 | /* 1k pages are not supported. */ |
f2e9ebef | 75 | target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 76 | target_ulong tag = address & ~mask; |
f2e9ebef | 77 | target_ulong VPN = tlb->VPN & ~mask; |
d26bc211 | 78 | #if defined(TARGET_MIPS64) |
e034e2c3 | 79 | tag &= env->SEGMask; |
100ce988 | 80 | #endif |
3b1c8be4 | 81 | |
6af0bf9c | 82 | /* Check ASID, virtual page number & size */ |
f2e9ebef | 83 | if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) { |
6af0bf9c | 84 | /* TLB match */ |
f2e9ebef | 85 | int n = !!(address & mask & ~(mask >> 1)); |
6af0bf9c | 86 | /* Check access rights */ |
f2e9ebef | 87 | if (!(n ? tlb->V1 : tlb->V0)) |
43057ab1 | 88 | return TLBRET_INVALID; |
f2e9ebef | 89 | if (rw == 0 || (n ? tlb->D1 : tlb->D0)) { |
3b1c8be4 | 90 | *physical = tlb->PFN[n] | (address & (mask >> 1)); |
9fb63ac2 | 91 | *prot = PAGE_READ; |
98c1b82b | 92 | if (n ? tlb->D1 : tlb->D0) |
9fb63ac2 | 93 | *prot |= PAGE_WRITE; |
43057ab1 | 94 | return TLBRET_MATCH; |
6af0bf9c | 95 | } |
43057ab1 | 96 | return TLBRET_DIRTY; |
6af0bf9c FB |
97 | } |
98 | } | |
43057ab1 | 99 | return TLBRET_NOMATCH; |
6af0bf9c | 100 | } |
6af0bf9c | 101 | |
a8170e5e | 102 | static int get_physical_address (CPUMIPSState *env, hwaddr *physical, |
43057ab1 FB |
103 | int *prot, target_ulong address, |
104 | int rw, int access_type) | |
6af0bf9c | 105 | { |
b4ab4b4e | 106 | /* User mode can only access useg/xuseg */ |
43057ab1 | 107 | int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM; |
671880e6 TS |
108 | int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM; |
109 | int kernel_mode = !user_mode && !supervisor_mode; | |
d26bc211 | 110 | #if defined(TARGET_MIPS64) |
b4ab4b4e TS |
111 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; |
112 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
113 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
114 | #endif | |
43057ab1 FB |
115 | int ret = TLBRET_MATCH; |
116 | ||
6af0bf9c | 117 | #if 0 |
93fcfe39 | 118 | qemu_log("user mode %d h %08x\n", user_mode, env->hflags); |
6af0bf9c | 119 | #endif |
b4ab4b4e | 120 | |
b4ab4b4e TS |
121 | if (address <= (int32_t)0x7FFFFFFFUL) { |
122 | /* useg */ | |
996ba2cc | 123 | if (env->CP0_Status & (1 << CP0St_ERL)) { |
29929e34 | 124 | *physical = address & 0xFFFFFFFF; |
6af0bf9c | 125 | *prot = PAGE_READ | PAGE_WRITE; |
996ba2cc | 126 | } else { |
ead9360e | 127 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6af0bf9c | 128 | } |
d26bc211 | 129 | #if defined(TARGET_MIPS64) |
89fc88da | 130 | } else if (address < 0x4000000000000000ULL) { |
b4ab4b4e | 131 | /* xuseg */ |
6958549d | 132 | if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) { |
ead9360e | 133 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
134 | } else { |
135 | ret = TLBRET_BADADDR; | |
b4ab4b4e | 136 | } |
89fc88da | 137 | } else if (address < 0x8000000000000000ULL) { |
b4ab4b4e | 138 | /* xsseg */ |
6958549d AJ |
139 | if ((supervisor_mode || kernel_mode) && |
140 | SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) { | |
ead9360e | 141 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
142 | } else { |
143 | ret = TLBRET_BADADDR; | |
b4ab4b4e | 144 | } |
89fc88da | 145 | } else if (address < 0xC000000000000000ULL) { |
b4ab4b4e | 146 | /* xkphys */ |
671880e6 | 147 | if (kernel_mode && KX && |
6d35524c TS |
148 | (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) { |
149 | *physical = address & env->PAMask; | |
b4ab4b4e | 150 | *prot = PAGE_READ | PAGE_WRITE; |
6958549d AJ |
151 | } else { |
152 | ret = TLBRET_BADADDR; | |
153 | } | |
89fc88da | 154 | } else if (address < 0xFFFFFFFF80000000ULL) { |
b4ab4b4e | 155 | /* xkseg */ |
6958549d AJ |
156 | if (kernel_mode && KX && |
157 | address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) { | |
ead9360e | 158 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
159 | } else { |
160 | ret = TLBRET_BADADDR; | |
161 | } | |
b4ab4b4e | 162 | #endif |
5dc4b744 | 163 | } else if (address < (int32_t)0xA0000000UL) { |
6af0bf9c | 164 | /* kseg0 */ |
671880e6 TS |
165 | if (kernel_mode) { |
166 | *physical = address - (int32_t)0x80000000UL; | |
167 | *prot = PAGE_READ | PAGE_WRITE; | |
168 | } else { | |
169 | ret = TLBRET_BADADDR; | |
170 | } | |
5dc4b744 | 171 | } else if (address < (int32_t)0xC0000000UL) { |
6af0bf9c | 172 | /* kseg1 */ |
671880e6 TS |
173 | if (kernel_mode) { |
174 | *physical = address - (int32_t)0xA0000000UL; | |
175 | *prot = PAGE_READ | PAGE_WRITE; | |
176 | } else { | |
177 | ret = TLBRET_BADADDR; | |
178 | } | |
5dc4b744 | 179 | } else if (address < (int32_t)0xE0000000UL) { |
89fc88da | 180 | /* sseg (kseg2) */ |
671880e6 TS |
181 | if (supervisor_mode || kernel_mode) { |
182 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
183 | } else { | |
184 | ret = TLBRET_BADADDR; | |
185 | } | |
6af0bf9c FB |
186 | } else { |
187 | /* kseg3 */ | |
6af0bf9c | 188 | /* XXX: debug segment is not emulated */ |
671880e6 TS |
189 | if (kernel_mode) { |
190 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
191 | } else { | |
192 | ret = TLBRET_BADADDR; | |
193 | } | |
6af0bf9c FB |
194 | } |
195 | #if 0 | |
951fab99 | 196 | qemu_log(TARGET_FMT_lx " %d %d => %" HWADDR_PRIx " %d (%d)\n", |
93fcfe39 | 197 | address, rw, access_type, *physical, *prot, ret); |
6af0bf9c FB |
198 | #endif |
199 | ||
200 | return ret; | |
201 | } | |
932e71cd | 202 | #endif |
6af0bf9c | 203 | |
7db13fae | 204 | static void raise_mmu_exception(CPUMIPSState *env, target_ulong address, |
1147e189 AJ |
205 | int rw, int tlb_error) |
206 | { | |
207 | int exception = 0, error_code = 0; | |
208 | ||
209 | switch (tlb_error) { | |
210 | default: | |
211 | case TLBRET_BADADDR: | |
212 | /* Reference to kernel address from user mode or supervisor mode */ | |
213 | /* Reference to supervisor address from user mode */ | |
214 | if (rw) | |
215 | exception = EXCP_AdES; | |
216 | else | |
217 | exception = EXCP_AdEL; | |
218 | break; | |
219 | case TLBRET_NOMATCH: | |
220 | /* No TLB match for a mapped address */ | |
221 | if (rw) | |
222 | exception = EXCP_TLBS; | |
223 | else | |
224 | exception = EXCP_TLBL; | |
225 | error_code = 1; | |
226 | break; | |
227 | case TLBRET_INVALID: | |
228 | /* TLB match with no valid bit */ | |
229 | if (rw) | |
230 | exception = EXCP_TLBS; | |
231 | else | |
232 | exception = EXCP_TLBL; | |
233 | break; | |
234 | case TLBRET_DIRTY: | |
235 | /* TLB match but 'D' bit is cleared */ | |
236 | exception = EXCP_LTLBL; | |
237 | break; | |
238 | ||
239 | } | |
240 | /* Raise exception */ | |
241 | env->CP0_BadVAddr = address; | |
242 | env->CP0_Context = (env->CP0_Context & ~0x007fffff) | | |
243 | ((address >> 9) & 0x007ffff0); | |
244 | env->CP0_EntryHi = | |
245 | (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1)); | |
246 | #if defined(TARGET_MIPS64) | |
247 | env->CP0_EntryHi &= env->SEGMask; | |
248 | env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) | | |
249 | ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) | | |
250 | ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9); | |
251 | #endif | |
252 | env->exception_index = exception; | |
253 | env->error_code = error_code; | |
254 | } | |
255 | ||
4fcc562b | 256 | #if !defined(CONFIG_USER_ONLY) |
00b941e5 | 257 | hwaddr mips_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) |
6af0bf9c | 258 | { |
00b941e5 | 259 | MIPSCPU *cpu = MIPS_CPU(cs); |
a8170e5e | 260 | hwaddr phys_addr; |
932e71cd | 261 | int prot; |
6af0bf9c | 262 | |
00b941e5 AF |
263 | if (get_physical_address(&cpu->env, &phys_addr, &prot, addr, 0, |
264 | ACCESS_INT) != 0) { | |
932e71cd | 265 | return -1; |
00b941e5 | 266 | } |
932e71cd | 267 | return phys_addr; |
6af0bf9c | 268 | } |
4fcc562b | 269 | #endif |
6af0bf9c | 270 | |
7510454e AF |
271 | int mips_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw, |
272 | int mmu_idx) | |
6af0bf9c | 273 | { |
7510454e AF |
274 | MIPSCPU *cpu = MIPS_CPU(cs); |
275 | CPUMIPSState *env = &cpu->env; | |
932e71cd | 276 | #if !defined(CONFIG_USER_ONLY) |
a8170e5e | 277 | hwaddr physical; |
6af0bf9c | 278 | int prot; |
6af0bf9c | 279 | int access_type; |
99e43d36 | 280 | #endif |
6af0bf9c FB |
281 | int ret = 0; |
282 | ||
4ad40f36 | 283 | #if 0 |
7510454e | 284 | log_cpu_state(cs, 0); |
4ad40f36 | 285 | #endif |
7510454e | 286 | qemu_log("%s pc " TARGET_FMT_lx " ad %" VADDR_PRIx " rw %d mmu_idx %d\n", |
97b348e7 | 287 | __func__, env->active_tc.PC, address, rw, mmu_idx); |
4ad40f36 FB |
288 | |
289 | rw &= 1; | |
290 | ||
6af0bf9c | 291 | /* data access */ |
99e43d36 | 292 | #if !defined(CONFIG_USER_ONLY) |
6af0bf9c FB |
293 | /* XXX: put correct access by using cpu_restore_state() |
294 | correctly */ | |
295 | access_type = ACCESS_INT; | |
6af0bf9c FB |
296 | ret = get_physical_address(env, &physical, &prot, |
297 | address, rw, access_type); | |
7510454e AF |
298 | qemu_log("%s address=%" VADDR_PRIx " ret %d physical " TARGET_FMT_plx |
299 | " prot %d\n", | |
300 | __func__, address, ret, physical, prot); | |
43057ab1 | 301 | if (ret == TLBRET_MATCH) { |
99e43d36 AJ |
302 | tlb_set_page(env, address & TARGET_PAGE_MASK, |
303 | physical & TARGET_PAGE_MASK, prot | PAGE_EXEC, | |
304 | mmu_idx, TARGET_PAGE_SIZE); | |
305 | ret = 0; | |
932e71cd AJ |
306 | } else if (ret < 0) |
307 | #endif | |
308 | { | |
1147e189 | 309 | raise_mmu_exception(env, address, rw, ret); |
6af0bf9c FB |
310 | ret = 1; |
311 | } | |
312 | ||
313 | return ret; | |
314 | } | |
315 | ||
25b91e32 | 316 | #if !defined(CONFIG_USER_ONLY) |
a8170e5e | 317 | hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, int rw) |
25b91e32 | 318 | { |
a8170e5e | 319 | hwaddr physical; |
25b91e32 AJ |
320 | int prot; |
321 | int access_type; | |
322 | int ret = 0; | |
323 | ||
324 | rw &= 1; | |
325 | ||
326 | /* data access */ | |
327 | access_type = ACCESS_INT; | |
328 | ret = get_physical_address(env, &physical, &prot, | |
329 | address, rw, access_type); | |
330 | if (ret != TLBRET_MATCH) { | |
331 | raise_mmu_exception(env, address, rw, ret); | |
c36bbb28 AJ |
332 | return -1LL; |
333 | } else { | |
334 | return physical; | |
25b91e32 | 335 | } |
25b91e32 AJ |
336 | } |
337 | #endif | |
338 | ||
9a5d878f TS |
339 | static const char * const excp_names[EXCP_LAST + 1] = { |
340 | [EXCP_RESET] = "reset", | |
341 | [EXCP_SRESET] = "soft reset", | |
342 | [EXCP_DSS] = "debug single step", | |
343 | [EXCP_DINT] = "debug interrupt", | |
344 | [EXCP_NMI] = "non-maskable interrupt", | |
345 | [EXCP_MCHECK] = "machine check", | |
346 | [EXCP_EXT_INTERRUPT] = "interrupt", | |
347 | [EXCP_DFWATCH] = "deferred watchpoint", | |
348 | [EXCP_DIB] = "debug instruction breakpoint", | |
349 | [EXCP_IWATCH] = "instruction fetch watchpoint", | |
350 | [EXCP_AdEL] = "address error load", | |
351 | [EXCP_AdES] = "address error store", | |
352 | [EXCP_TLBF] = "TLB refill", | |
353 | [EXCP_IBE] = "instruction bus error", | |
354 | [EXCP_DBp] = "debug breakpoint", | |
355 | [EXCP_SYSCALL] = "syscall", | |
356 | [EXCP_BREAK] = "break", | |
357 | [EXCP_CpU] = "coprocessor unusable", | |
358 | [EXCP_RI] = "reserved instruction", | |
359 | [EXCP_OVERFLOW] = "arithmetic overflow", | |
360 | [EXCP_TRAP] = "trap", | |
361 | [EXCP_FPE] = "floating point", | |
362 | [EXCP_DDBS] = "debug data break store", | |
363 | [EXCP_DWATCH] = "data watchpoint", | |
364 | [EXCP_LTLBL] = "TLB modify", | |
365 | [EXCP_TLBL] = "TLB load", | |
366 | [EXCP_TLBS] = "TLB store", | |
367 | [EXCP_DBE] = "data bus error", | |
368 | [EXCP_DDBL] = "debug data break load", | |
369 | [EXCP_THREAD] = "thread", | |
370 | [EXCP_MDMX] = "MDMX", | |
371 | [EXCP_C2E] = "precise coprocessor 2", | |
372 | [EXCP_CACHE] = "cache error", | |
14e51cc7 | 373 | }; |
14e51cc7 | 374 | |
1239b472 | 375 | target_ulong exception_resume_pc (CPUMIPSState *env) |
32188a03 NF |
376 | { |
377 | target_ulong bad_pc; | |
378 | target_ulong isa_mode; | |
379 | ||
380 | isa_mode = !!(env->hflags & MIPS_HFLAG_M16); | |
381 | bad_pc = env->active_tc.PC | isa_mode; | |
382 | if (env->hflags & MIPS_HFLAG_BMASK) { | |
383 | /* If the exception was raised from a delay slot, come back to | |
384 | the jump. */ | |
385 | bad_pc -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4); | |
386 | } | |
387 | ||
388 | return bad_pc; | |
389 | } | |
bbfa8f72 | 390 | |
1239b472 | 391 | #if !defined(CONFIG_USER_ONLY) |
7db13fae | 392 | static void set_hflags_for_handler (CPUMIPSState *env) |
bbfa8f72 NF |
393 | { |
394 | /* Exception handlers are entered in 32-bit mode. */ | |
395 | env->hflags &= ~(MIPS_HFLAG_M16); | |
396 | /* ...except that microMIPS lets you choose. */ | |
397 | if (env->insn_flags & ASE_MICROMIPS) { | |
398 | env->hflags |= (!!(env->CP0_Config3 | |
399 | & (1 << CP0C3_ISA_ON_EXC)) | |
400 | << MIPS_HFLAG_M16_SHIFT); | |
401 | } | |
402 | } | |
32188a03 NF |
403 | #endif |
404 | ||
97a8ea5a | 405 | void mips_cpu_do_interrupt(CPUState *cs) |
6af0bf9c | 406 | { |
97a8ea5a AF |
407 | MIPSCPU *cpu = MIPS_CPU(cs); |
408 | CPUMIPSState *env = &cpu->env; | |
932e71cd AJ |
409 | #if !defined(CONFIG_USER_ONLY) |
410 | target_ulong offset; | |
411 | int cause = -1; | |
412 | const char *name; | |
100ce988 | 413 | |
93fcfe39 | 414 | if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) { |
932e71cd AJ |
415 | if (env->exception_index < 0 || env->exception_index > EXCP_LAST) |
416 | name = "unknown"; | |
417 | else | |
418 | name = excp_names[env->exception_index]; | |
b67bfe8d | 419 | |
93fcfe39 AL |
420 | qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n", |
421 | __func__, env->active_tc.PC, env->CP0_EPC, name); | |
932e71cd AJ |
422 | } |
423 | if (env->exception_index == EXCP_EXT_INTERRUPT && | |
424 | (env->hflags & MIPS_HFLAG_DM)) | |
425 | env->exception_index = EXCP_DINT; | |
426 | offset = 0x180; | |
427 | switch (env->exception_index) { | |
428 | case EXCP_DSS: | |
429 | env->CP0_Debug |= 1 << CP0DB_DSS; | |
430 | /* Debug single step cannot be raised inside a delay slot and | |
431 | resume will always occur on the next instruction | |
432 | (but we assume the pc has always been updated during | |
433 | code translation). */ | |
32188a03 | 434 | env->CP0_DEPC = env->active_tc.PC | !!(env->hflags & MIPS_HFLAG_M16); |
932e71cd AJ |
435 | goto enter_debug_mode; |
436 | case EXCP_DINT: | |
437 | env->CP0_Debug |= 1 << CP0DB_DINT; | |
438 | goto set_DEPC; | |
439 | case EXCP_DIB: | |
440 | env->CP0_Debug |= 1 << CP0DB_DIB; | |
441 | goto set_DEPC; | |
442 | case EXCP_DBp: | |
443 | env->CP0_Debug |= 1 << CP0DB_DBp; | |
444 | goto set_DEPC; | |
445 | case EXCP_DDBS: | |
446 | env->CP0_Debug |= 1 << CP0DB_DDBS; | |
447 | goto set_DEPC; | |
448 | case EXCP_DDBL: | |
449 | env->CP0_Debug |= 1 << CP0DB_DDBL; | |
450 | set_DEPC: | |
32188a03 NF |
451 | env->CP0_DEPC = exception_resume_pc(env); |
452 | env->hflags &= ~MIPS_HFLAG_BMASK; | |
0eaef5aa | 453 | enter_debug_mode: |
932e71cd AJ |
454 | env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0; |
455 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
456 | /* EJTAG probe trap enable is not implemented... */ | |
457 | if (!(env->CP0_Status & (1 << CP0St_EXL))) | |
458 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
459 | env->active_tc.PC = (int32_t)0xBFC00480; | |
bbfa8f72 | 460 | set_hflags_for_handler(env); |
932e71cd AJ |
461 | break; |
462 | case EXCP_RESET: | |
fca1be7c | 463 | cpu_reset(CPU(cpu)); |
932e71cd AJ |
464 | break; |
465 | case EXCP_SRESET: | |
466 | env->CP0_Status |= (1 << CP0St_SR); | |
467 | memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo)); | |
468 | goto set_error_EPC; | |
469 | case EXCP_NMI: | |
470 | env->CP0_Status |= (1 << CP0St_NMI); | |
0eaef5aa | 471 | set_error_EPC: |
32188a03 NF |
472 | env->CP0_ErrorEPC = exception_resume_pc(env); |
473 | env->hflags &= ~MIPS_HFLAG_BMASK; | |
932e71cd AJ |
474 | env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV); |
475 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; | |
476 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
477 | if (!(env->CP0_Status & (1 << CP0St_EXL))) | |
478 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
479 | env->active_tc.PC = (int32_t)0xBFC00000; | |
bbfa8f72 | 480 | set_hflags_for_handler(env); |
932e71cd AJ |
481 | break; |
482 | case EXCP_EXT_INTERRUPT: | |
483 | cause = 0; | |
484 | if (env->CP0_Cause & (1 << CP0Ca_IV)) | |
485 | offset = 0x200; | |
138afb02 EI |
486 | |
487 | if (env->CP0_Config3 & ((1 << CP0C3_VInt) | (1 << CP0C3_VEIC))) { | |
488 | /* Vectored Interrupts. */ | |
489 | unsigned int spacing; | |
490 | unsigned int vector; | |
491 | unsigned int pending = (env->CP0_Cause & CP0Ca_IP_mask) >> 8; | |
492 | ||
e4280973 | 493 | pending &= env->CP0_Status >> 8; |
138afb02 EI |
494 | /* Compute the Vector Spacing. */ |
495 | spacing = (env->CP0_IntCtl >> CP0IntCtl_VS) & ((1 << 6) - 1); | |
496 | spacing <<= 5; | |
497 | ||
498 | if (env->CP0_Config3 & (1 << CP0C3_VInt)) { | |
499 | /* For VInt mode, the MIPS computes the vector internally. */ | |
e4280973 EI |
500 | for (vector = 7; vector > 0; vector--) { |
501 | if (pending & (1 << vector)) { | |
138afb02 EI |
502 | /* Found it. */ |
503 | break; | |
504 | } | |
138afb02 EI |
505 | } |
506 | } else { | |
507 | /* For VEIC mode, the external interrupt controller feeds the | |
e7d81004 | 508 | vector through the CP0Cause IP lines. */ |
138afb02 EI |
509 | vector = pending; |
510 | } | |
511 | offset = 0x200 + vector * spacing; | |
512 | } | |
932e71cd AJ |
513 | goto set_EPC; |
514 | case EXCP_LTLBL: | |
515 | cause = 1; | |
516 | goto set_EPC; | |
517 | case EXCP_TLBL: | |
518 | cause = 2; | |
519 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { | |
0eaef5aa | 520 | #if defined(TARGET_MIPS64) |
932e71cd AJ |
521 | int R = env->CP0_BadVAddr >> 62; |
522 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
523 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
524 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
0eaef5aa | 525 | |
3fc00a7b AJ |
526 | if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) && |
527 | (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F)))) | |
932e71cd AJ |
528 | offset = 0x080; |
529 | else | |
0eaef5aa | 530 | #endif |
932e71cd AJ |
531 | offset = 0x000; |
532 | } | |
533 | goto set_EPC; | |
534 | case EXCP_TLBS: | |
535 | cause = 3; | |
536 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { | |
0eaef5aa | 537 | #if defined(TARGET_MIPS64) |
932e71cd AJ |
538 | int R = env->CP0_BadVAddr >> 62; |
539 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
540 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
541 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
0eaef5aa | 542 | |
3fc00a7b AJ |
543 | if (((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) && |
544 | (!(env->insn_flags & (INSN_LOONGSON2E | INSN_LOONGSON2F)))) | |
932e71cd AJ |
545 | offset = 0x080; |
546 | else | |
0eaef5aa | 547 | #endif |
932e71cd AJ |
548 | offset = 0x000; |
549 | } | |
550 | goto set_EPC; | |
551 | case EXCP_AdEL: | |
552 | cause = 4; | |
553 | goto set_EPC; | |
554 | case EXCP_AdES: | |
555 | cause = 5; | |
556 | goto set_EPC; | |
557 | case EXCP_IBE: | |
558 | cause = 6; | |
559 | goto set_EPC; | |
560 | case EXCP_DBE: | |
561 | cause = 7; | |
562 | goto set_EPC; | |
563 | case EXCP_SYSCALL: | |
564 | cause = 8; | |
565 | goto set_EPC; | |
566 | case EXCP_BREAK: | |
567 | cause = 9; | |
568 | goto set_EPC; | |
569 | case EXCP_RI: | |
570 | cause = 10; | |
571 | goto set_EPC; | |
572 | case EXCP_CpU: | |
573 | cause = 11; | |
574 | env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) | | |
575 | (env->error_code << CP0Ca_CE); | |
576 | goto set_EPC; | |
577 | case EXCP_OVERFLOW: | |
578 | cause = 12; | |
579 | goto set_EPC; | |
580 | case EXCP_TRAP: | |
581 | cause = 13; | |
582 | goto set_EPC; | |
583 | case EXCP_FPE: | |
584 | cause = 15; | |
585 | goto set_EPC; | |
586 | case EXCP_C2E: | |
587 | cause = 18; | |
588 | goto set_EPC; | |
589 | case EXCP_MDMX: | |
590 | cause = 22; | |
591 | goto set_EPC; | |
592 | case EXCP_DWATCH: | |
593 | cause = 23; | |
594 | /* XXX: TODO: manage defered watch exceptions */ | |
595 | goto set_EPC; | |
596 | case EXCP_MCHECK: | |
597 | cause = 24; | |
598 | goto set_EPC; | |
599 | case EXCP_THREAD: | |
600 | cause = 25; | |
601 | goto set_EPC; | |
853c3240 JL |
602 | case EXCP_DSPDIS: |
603 | cause = 26; | |
604 | goto set_EPC; | |
932e71cd AJ |
605 | case EXCP_CACHE: |
606 | cause = 30; | |
607 | if (env->CP0_Status & (1 << CP0St_BEV)) { | |
608 | offset = 0x100; | |
609 | } else { | |
610 | offset = 0x20000100; | |
611 | } | |
0eaef5aa | 612 | set_EPC: |
932e71cd | 613 | if (!(env->CP0_Status & (1 << CP0St_EXL))) { |
32188a03 | 614 | env->CP0_EPC = exception_resume_pc(env); |
932e71cd | 615 | if (env->hflags & MIPS_HFLAG_BMASK) { |
932e71cd | 616 | env->CP0_Cause |= (1 << CP0Ca_BD); |
0eaef5aa | 617 | } else { |
932e71cd | 618 | env->CP0_Cause &= ~(1 << CP0Ca_BD); |
0eaef5aa | 619 | } |
932e71cd AJ |
620 | env->CP0_Status |= (1 << CP0St_EXL); |
621 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; | |
622 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
6af0bf9c | 623 | } |
932e71cd AJ |
624 | env->hflags &= ~MIPS_HFLAG_BMASK; |
625 | if (env->CP0_Status & (1 << CP0St_BEV)) { | |
626 | env->active_tc.PC = (int32_t)0xBFC00200; | |
627 | } else { | |
628 | env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff); | |
6af0bf9c | 629 | } |
932e71cd | 630 | env->active_tc.PC += offset; |
bbfa8f72 | 631 | set_hflags_for_handler(env); |
932e71cd AJ |
632 | env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC); |
633 | break; | |
634 | default: | |
93fcfe39 | 635 | qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index); |
932e71cd AJ |
636 | printf("Invalid MIPS exception %d. Exiting\n", env->exception_index); |
637 | exit(1); | |
638 | } | |
93fcfe39 AL |
639 | if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) { |
640 | qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n" | |
932e71cd AJ |
641 | " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n", |
642 | __func__, env->active_tc.PC, env->CP0_EPC, cause, | |
643 | env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr, | |
644 | env->CP0_DEPC); | |
6af0bf9c | 645 | } |
932e71cd | 646 | #endif |
6af0bf9c FB |
647 | env->exception_index = EXCP_NONE; |
648 | } | |
2ee4aed8 | 649 | |
3c7b48b7 | 650 | #if !defined(CONFIG_USER_ONLY) |
7db13fae | 651 | void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra) |
2ee4aed8 | 652 | { |
c227f099 | 653 | r4k_tlb_t *tlb; |
3b1c8be4 TS |
654 | target_ulong addr; |
655 | target_ulong end; | |
656 | uint8_t ASID = env->CP0_EntryHi & 0xFF; | |
657 | target_ulong mask; | |
2ee4aed8 | 658 | |
ead9360e | 659 | tlb = &env->tlb->mmu.r4k.tlb[idx]; |
f2e9ebef | 660 | /* The qemu TLB is flushed when the ASID changes, so no need to |
2ee4aed8 FB |
661 | flush these entries again. */ |
662 | if (tlb->G == 0 && tlb->ASID != ASID) { | |
663 | return; | |
664 | } | |
665 | ||
ead9360e | 666 | if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) { |
2ee4aed8 | 667 | /* For tlbwr, we can shadow the discarded entry into |
6958549d AJ |
668 | a new (fake) TLB entry, as long as the guest can not |
669 | tell that it's there. */ | |
ead9360e TS |
670 | env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb; |
671 | env->tlb->tlb_in_use++; | |
2ee4aed8 FB |
672 | return; |
673 | } | |
674 | ||
3b1c8be4 | 675 | /* 1k pages are not supported. */ |
f2e9ebef | 676 | mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 677 | if (tlb->V0) { |
f2e9ebef | 678 | addr = tlb->VPN & ~mask; |
d26bc211 | 679 | #if defined(TARGET_MIPS64) |
e034e2c3 | 680 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
681 | addr |= 0x3FFFFF0000000000ULL; |
682 | } | |
683 | #endif | |
3b1c8be4 TS |
684 | end = addr | (mask >> 1); |
685 | while (addr < end) { | |
686 | tlb_flush_page (env, addr); | |
687 | addr += TARGET_PAGE_SIZE; | |
688 | } | |
689 | } | |
690 | if (tlb->V1) { | |
f2e9ebef | 691 | addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1); |
d26bc211 | 692 | #if defined(TARGET_MIPS64) |
e034e2c3 | 693 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
694 | addr |= 0x3FFFFF0000000000ULL; |
695 | } | |
696 | #endif | |
3b1c8be4 | 697 | end = addr | mask; |
53715e48 | 698 | while (addr - 1 < end) { |
3b1c8be4 TS |
699 | tlb_flush_page (env, addr); |
700 | addr += TARGET_PAGE_SIZE; | |
701 | } | |
702 | } | |
2ee4aed8 | 703 | } |
3c7b48b7 | 704 | #endif |