]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
b6a0aa05 | 19 | #include "qemu/osdep.h" |
1de7afc9 | 20 | #include "qemu/thread.h" |
0d09e41a PB |
21 | #include "hw/i386/apic_internal.h" |
22 | #include "hw/i386/apic.h" | |
23 | #include "hw/i386/ioapic.h" | |
83c9f4ca | 24 | #include "hw/pci/msi.h" |
1de7afc9 | 25 | #include "qemu/host-utils.h" |
d8023f31 | 26 | #include "trace.h" |
0d09e41a PB |
27 | #include "hw/i386/pc.h" |
28 | #include "hw/i386/apic-msidef.h" | |
574bbf7b | 29 | |
d3e9db93 FB |
30 | #define MAX_APIC_WORDS 8 |
31 | ||
e5ad936b JK |
32 | #define SYNC_FROM_VAPIC 0x1 |
33 | #define SYNC_TO_VAPIC 0x2 | |
34 | #define SYNC_ISR_IRR_TO_VAPIC 0x4 | |
35 | ||
dae01685 | 36 | static APICCommonState *local_apics[MAX_APICS + 1]; |
73822ec8 | 37 | |
dae01685 JK |
38 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode); |
39 | static void apic_update_irq(APICCommonState *s); | |
610626af AL |
40 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
41 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 42 | |
3b63c04e | 43 | /* Find first bit starting from msb */ |
edf9735e | 44 | static int apic_fls_bit(uint32_t value) |
3b63c04e AJ |
45 | { |
46 | return 31 - clz32(value); | |
47 | } | |
48 | ||
e95f5491 | 49 | /* Find first bit starting from lsb */ |
edf9735e | 50 | static int apic_ffs_bit(uint32_t value) |
d3e9db93 | 51 | { |
bb7e7293 | 52 | return ctz32(value); |
d3e9db93 FB |
53 | } |
54 | ||
edf9735e | 55 | static inline void apic_reset_bit(uint32_t *tab, int index) |
d3e9db93 FB |
56 | { |
57 | int i, mask; | |
58 | i = index >> 5; | |
59 | mask = 1 << (index & 0x1f); | |
60 | tab[i] &= ~mask; | |
61 | } | |
62 | ||
e5ad936b JK |
63 | /* return -1 if no bit is set */ |
64 | static int get_highest_priority_int(uint32_t *tab) | |
65 | { | |
66 | int i; | |
67 | for (i = 7; i >= 0; i--) { | |
68 | if (tab[i] != 0) { | |
edf9735e | 69 | return i * 32 + apic_fls_bit(tab[i]); |
e5ad936b JK |
70 | } |
71 | } | |
72 | return -1; | |
73 | } | |
74 | ||
75 | static void apic_sync_vapic(APICCommonState *s, int sync_type) | |
76 | { | |
77 | VAPICState vapic_state; | |
78 | size_t length; | |
79 | off_t start; | |
80 | int vector; | |
81 | ||
82 | if (!s->vapic_paddr) { | |
83 | return; | |
84 | } | |
85 | if (sync_type & SYNC_FROM_VAPIC) { | |
eb6282f2 SW |
86 | cpu_physical_memory_read(s->vapic_paddr, &vapic_state, |
87 | sizeof(vapic_state)); | |
e5ad936b JK |
88 | s->tpr = vapic_state.tpr; |
89 | } | |
90 | if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) { | |
91 | start = offsetof(VAPICState, isr); | |
92 | length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr); | |
93 | ||
94 | if (sync_type & SYNC_TO_VAPIC) { | |
60e82579 | 95 | assert(qemu_cpu_is_self(CPU(s->cpu))); |
e5ad936b JK |
96 | |
97 | vapic_state.tpr = s->tpr; | |
98 | vapic_state.enabled = 1; | |
99 | start = 0; | |
100 | length = sizeof(VAPICState); | |
101 | } | |
102 | ||
103 | vector = get_highest_priority_int(s->isr); | |
104 | if (vector < 0) { | |
105 | vector = 0; | |
106 | } | |
107 | vapic_state.isr = vector & 0xf0; | |
108 | ||
109 | vapic_state.zero = 0; | |
110 | ||
111 | vector = get_highest_priority_int(s->irr); | |
112 | if (vector < 0) { | |
113 | vector = 0; | |
114 | } | |
115 | vapic_state.irr = vector & 0xff; | |
116 | ||
2a221651 EI |
117 | cpu_physical_memory_write_rom(&address_space_memory, |
118 | s->vapic_paddr + start, | |
e5ad936b JK |
119 | ((void *)&vapic_state) + start, length); |
120 | } | |
121 | } | |
122 | ||
123 | static void apic_vapic_base_update(APICCommonState *s) | |
124 | { | |
125 | apic_sync_vapic(s, SYNC_TO_VAPIC); | |
126 | } | |
127 | ||
dae01685 | 128 | static void apic_local_deliver(APICCommonState *s, int vector) |
a5b38b51 | 129 | { |
a5b38b51 AJ |
130 | uint32_t lvt = s->lvt[vector]; |
131 | int trigger_mode; | |
132 | ||
d8023f31 BS |
133 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
134 | ||
a5b38b51 AJ |
135 | if (lvt & APIC_LVT_MASKED) |
136 | return; | |
137 | ||
138 | switch ((lvt >> 8) & 7) { | |
139 | case APIC_DM_SMI: | |
c3affe56 | 140 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
141 | break; |
142 | ||
143 | case APIC_DM_NMI: | |
c3affe56 | 144 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
145 | break; |
146 | ||
147 | case APIC_DM_EXTINT: | |
c3affe56 | 148 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
149 | break; |
150 | ||
151 | case APIC_DM_FIXED: | |
152 | trigger_mode = APIC_TRIGGER_EDGE; | |
153 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
154 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
155 | trigger_mode = APIC_TRIGGER_LEVEL; | |
156 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
157 | } | |
158 | } | |
159 | ||
d3b0c9e9 | 160 | void apic_deliver_pic_intr(DeviceState *dev, int level) |
1a7de94a | 161 | { |
d3b0c9e9 | 162 | APICCommonState *s = APIC_COMMON(dev); |
92a16d7a | 163 | |
cf6d64bf BS |
164 | if (level) { |
165 | apic_local_deliver(s, APIC_LVT_LINT0); | |
166 | } else { | |
1a7de94a AJ |
167 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
168 | ||
169 | switch ((lvt >> 8) & 7) { | |
170 | case APIC_DM_FIXED: | |
171 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
172 | break; | |
edf9735e | 173 | apic_reset_bit(s->irr, lvt & 0xff); |
1a7de94a AJ |
174 | /* fall through */ |
175 | case APIC_DM_EXTINT: | |
8092cb71 | 176 | apic_update_irq(s); |
1a7de94a AJ |
177 | break; |
178 | } | |
179 | } | |
180 | } | |
181 | ||
dae01685 | 182 | static void apic_external_nmi(APICCommonState *s) |
02c09195 | 183 | { |
02c09195 JK |
184 | apic_local_deliver(s, APIC_LVT_LINT1); |
185 | } | |
186 | ||
d3e9db93 FB |
187 | #define foreach_apic(apic, deliver_bitmask, code) \ |
188 | {\ | |
6d55574a | 189 | int __i, __j;\ |
d3e9db93 | 190 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ |
6d55574a | 191 | uint32_t __mask = deliver_bitmask[__i];\ |
d3e9db93 FB |
192 | if (__mask) {\ |
193 | for(__j = 0; __j < 32; __j++) {\ | |
6d55574a | 194 | if (__mask & (1U << __j)) {\ |
d3e9db93 FB |
195 | apic = local_apics[__i * 32 + __j];\ |
196 | if (apic) {\ | |
197 | code;\ | |
198 | }\ | |
199 | }\ | |
200 | }\ | |
201 | }\ | |
202 | }\ | |
203 | } | |
204 | ||
5fafdf24 | 205 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
1f6f408c | 206 | uint8_t delivery_mode, uint8_t vector_num, |
d592d303 FB |
207 | uint8_t trigger_mode) |
208 | { | |
dae01685 | 209 | APICCommonState *apic_iter; |
d592d303 FB |
210 | |
211 | switch (delivery_mode) { | |
212 | case APIC_DM_LOWPRI: | |
8dd69b8f | 213 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
214 | { |
215 | int i, d; | |
216 | d = -1; | |
217 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
218 | if (deliver_bitmask[i]) { | |
edf9735e | 219 | d = i * 32 + apic_ffs_bit(deliver_bitmask[i]); |
d3e9db93 FB |
220 | break; |
221 | } | |
222 | } | |
223 | if (d >= 0) { | |
224 | apic_iter = local_apics[d]; | |
225 | if (apic_iter) { | |
226 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
227 | } | |
228 | } | |
8dd69b8f | 229 | } |
d3e9db93 | 230 | return; |
8dd69b8f | 231 | |
d592d303 | 232 | case APIC_DM_FIXED: |
d592d303 FB |
233 | break; |
234 | ||
235 | case APIC_DM_SMI: | |
e2eb9d3e | 236 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 237 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI) |
60671e58 | 238 | ); |
e2eb9d3e AJ |
239 | return; |
240 | ||
d592d303 | 241 | case APIC_DM_NMI: |
e2eb9d3e | 242 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 243 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI) |
60671e58 | 244 | ); |
e2eb9d3e | 245 | return; |
d592d303 FB |
246 | |
247 | case APIC_DM_INIT: | |
248 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 249 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 250 | cpu_interrupt(CPU(apic_iter->cpu), |
60671e58 AF |
251 | CPU_INTERRUPT_INIT) |
252 | ); | |
d592d303 | 253 | return; |
3b46e624 | 254 | |
d592d303 | 255 | case APIC_DM_EXTINT: |
b1fc0348 | 256 | /* handled in I/O APIC code */ |
d592d303 FB |
257 | break; |
258 | ||
259 | default: | |
260 | return; | |
261 | } | |
262 | ||
5fafdf24 | 263 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 264 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 265 | } |
574bbf7b | 266 | |
1f6f408c JK |
267 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, |
268 | uint8_t vector_num, uint8_t trigger_mode) | |
610626af AL |
269 | { |
270 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
271 | ||
d8023f31 | 272 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
1f6f408c | 273 | trigger_mode); |
d8023f31 | 274 | |
610626af | 275 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
1f6f408c | 276 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
610626af AL |
277 | } |
278 | ||
dae01685 | 279 | static void apic_set_base(APICCommonState *s, uint64_t val) |
574bbf7b | 280 | { |
5fafdf24 | 281 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
282 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
283 | /* if disabled, cannot be enabled again */ | |
284 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
285 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
60671e58 | 286 | cpu_clear_apic_feature(&s->cpu->env); |
574bbf7b FB |
287 | s->spurious_vec &= ~APIC_SV_ENABLE; |
288 | } | |
289 | } | |
290 | ||
dae01685 | 291 | static void apic_set_tpr(APICCommonState *s, uint8_t val) |
574bbf7b | 292 | { |
e5ad936b JK |
293 | /* Updates from cr8 are ignored while the VAPIC is active */ |
294 | if (!s->vapic_paddr) { | |
295 | s->tpr = val << 4; | |
296 | apic_update_irq(s); | |
297 | } | |
9230e66e FB |
298 | } |
299 | ||
e5ad936b | 300 | static uint8_t apic_get_tpr(APICCommonState *s) |
d592d303 | 301 | { |
e5ad936b JK |
302 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
303 | return s->tpr >> 4; | |
d592d303 FB |
304 | } |
305 | ||
82a5e042 | 306 | int apic_get_ppr(APICCommonState *s) |
574bbf7b FB |
307 | { |
308 | int tpr, isrv, ppr; | |
309 | ||
310 | tpr = (s->tpr >> 4); | |
311 | isrv = get_highest_priority_int(s->isr); | |
312 | if (isrv < 0) | |
313 | isrv = 0; | |
314 | isrv >>= 4; | |
315 | if (tpr >= isrv) | |
316 | ppr = s->tpr; | |
317 | else | |
318 | ppr = isrv << 4; | |
319 | return ppr; | |
320 | } | |
321 | ||
dae01685 | 322 | static int apic_get_arb_pri(APICCommonState *s) |
d592d303 FB |
323 | { |
324 | /* XXX: arbitration */ | |
325 | return 0; | |
326 | } | |
327 | ||
0fbfbb59 GN |
328 | |
329 | /* | |
330 | * <0 - low prio interrupt, | |
331 | * 0 - no interrupt, | |
332 | * >0 - interrupt number | |
333 | */ | |
dae01685 | 334 | static int apic_irq_pending(APICCommonState *s) |
574bbf7b | 335 | { |
d592d303 | 336 | int irrv, ppr; |
60e68042 PB |
337 | |
338 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
339 | return 0; | |
340 | } | |
341 | ||
574bbf7b | 342 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
343 | if (irrv < 0) { |
344 | return 0; | |
345 | } | |
d592d303 | 346 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
347 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
348 | return -1; | |
349 | } | |
350 | ||
351 | return irrv; | |
352 | } | |
353 | ||
354 | /* signal the CPU if an irq is pending */ | |
dae01685 | 355 | static void apic_update_irq(APICCommonState *s) |
0fbfbb59 | 356 | { |
c3affe56 | 357 | CPUState *cpu; |
be9f8a08 | 358 | DeviceState *dev = (DeviceState *)s; |
60e82579 | 359 | |
c3affe56 | 360 | cpu = CPU(s->cpu); |
60e82579 | 361 | if (!qemu_cpu_is_self(cpu)) { |
c3affe56 | 362 | cpu_interrupt(cpu, CPU_INTERRUPT_POLL); |
5d62c43a | 363 | } else if (apic_irq_pending(s) > 0) { |
c3affe56 | 364 | cpu_interrupt(cpu, CPU_INTERRUPT_HARD); |
be9f8a08 | 365 | } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { |
8092cb71 | 366 | cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD); |
0fbfbb59 | 367 | } |
574bbf7b FB |
368 | } |
369 | ||
d3b0c9e9 | 370 | void apic_poll_irq(DeviceState *dev) |
e5ad936b | 371 | { |
d3b0c9e9 | 372 | APICCommonState *s = APIC_COMMON(dev); |
e5ad936b JK |
373 | |
374 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
375 | apic_update_irq(s); | |
376 | } | |
377 | ||
dae01685 | 378 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode) |
574bbf7b | 379 | { |
edf9735e | 380 | apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num)); |
73822ec8 | 381 | |
edf9735e | 382 | apic_set_bit(s->irr, vector_num); |
574bbf7b | 383 | if (trigger_mode) |
edf9735e | 384 | apic_set_bit(s->tmr, vector_num); |
574bbf7b | 385 | else |
edf9735e | 386 | apic_reset_bit(s->tmr, vector_num); |
e5ad936b JK |
387 | if (s->vapic_paddr) { |
388 | apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC); | |
389 | /* | |
390 | * The vcpu thread needs to see the new IRR before we pull its current | |
391 | * TPR value. That way, if we miss a lowering of the TRP, the guest | |
392 | * has the chance to notice the new IRR and poll for IRQs on its own. | |
393 | */ | |
394 | smp_wmb(); | |
395 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
396 | } | |
574bbf7b FB |
397 | apic_update_irq(s); |
398 | } | |
399 | ||
dae01685 | 400 | static void apic_eoi(APICCommonState *s) |
574bbf7b FB |
401 | { |
402 | int isrv; | |
403 | isrv = get_highest_priority_int(s->isr); | |
404 | if (isrv < 0) | |
405 | return; | |
edf9735e MT |
406 | apic_reset_bit(s->isr, isrv); |
407 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) { | |
0280b571 JK |
408 | ioapic_eoi_broadcast(isrv); |
409 | } | |
e5ad936b | 410 | apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC); |
574bbf7b FB |
411 | apic_update_irq(s); |
412 | } | |
413 | ||
678e12cc GN |
414 | static int apic_find_dest(uint8_t dest) |
415 | { | |
dae01685 | 416 | APICCommonState *apic = local_apics[dest]; |
678e12cc GN |
417 | int i; |
418 | ||
419 | if (apic && apic->id == dest) | |
420 | return dest; /* shortcut in case apic->id == apic->idx */ | |
421 | ||
422 | for (i = 0; i < MAX_APICS; i++) { | |
423 | apic = local_apics[i]; | |
424 | if (apic && apic->id == dest) | |
425 | return i; | |
b538e53e AW |
426 | if (!apic) |
427 | break; | |
678e12cc GN |
428 | } |
429 | ||
430 | return -1; | |
431 | } | |
432 | ||
d3e9db93 FB |
433 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
434 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 435 | { |
dae01685 | 436 | APICCommonState *apic_iter; |
d3e9db93 | 437 | int i; |
d592d303 FB |
438 | |
439 | if (dest_mode == 0) { | |
d3e9db93 FB |
440 | if (dest == 0xff) { |
441 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
442 | } else { | |
678e12cc | 443 | int idx = apic_find_dest(dest); |
d3e9db93 | 444 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc | 445 | if (idx >= 0) |
edf9735e | 446 | apic_set_bit(deliver_bitmask, idx); |
d3e9db93 | 447 | } |
d592d303 FB |
448 | } else { |
449 | /* XXX: cluster mode */ | |
d3e9db93 FB |
450 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
451 | for(i = 0; i < MAX_APICS; i++) { | |
452 | apic_iter = local_apics[i]; | |
453 | if (apic_iter) { | |
454 | if (apic_iter->dest_mode == 0xf) { | |
455 | if (dest & apic_iter->log_dest) | |
edf9735e | 456 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
457 | } else if (apic_iter->dest_mode == 0x0) { |
458 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
459 | (dest & apic_iter->log_dest & 0x0f)) { | |
edf9735e | 460 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
461 | } |
462 | } | |
b538e53e AW |
463 | } else { |
464 | break; | |
d3e9db93 | 465 | } |
d592d303 FB |
466 | } |
467 | } | |
d592d303 FB |
468 | } |
469 | ||
dae01685 | 470 | static void apic_startup(APICCommonState *s, int vector_num) |
e0fd8781 | 471 | { |
b09ea7d5 | 472 | s->sipi_vector = vector_num; |
c3affe56 | 473 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
474 | } |
475 | ||
d3b0c9e9 | 476 | void apic_sipi(DeviceState *dev) |
b09ea7d5 | 477 | { |
d3b0c9e9 | 478 | APICCommonState *s = APIC_COMMON(dev); |
92a16d7a | 479 | |
d8ed887b | 480 | cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
481 | |
482 | if (!s->wait_for_sipi) | |
e0fd8781 | 483 | return; |
e9f9d6b1 | 484 | cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector); |
b09ea7d5 | 485 | s->wait_for_sipi = 0; |
e0fd8781 FB |
486 | } |
487 | ||
d3b0c9e9 | 488 | static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode, |
d592d303 | 489 | uint8_t delivery_mode, uint8_t vector_num, |
1f6f408c | 490 | uint8_t trigger_mode) |
d592d303 | 491 | { |
d3b0c9e9 | 492 | APICCommonState *s = APIC_COMMON(dev); |
d3e9db93 | 493 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 | 494 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
dae01685 | 495 | APICCommonState *apic_iter; |
d592d303 | 496 | |
e0fd8781 | 497 | switch (dest_shorthand) { |
d3e9db93 FB |
498 | case 0: |
499 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
500 | break; | |
501 | case 1: | |
502 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
edf9735e | 503 | apic_set_bit(deliver_bitmask, s->idx); |
d3e9db93 FB |
504 | break; |
505 | case 2: | |
506 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
507 | break; | |
508 | case 3: | |
509 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
edf9735e | 510 | apic_reset_bit(deliver_bitmask, s->idx); |
d3e9db93 | 511 | break; |
e0fd8781 FB |
512 | } |
513 | ||
d592d303 | 514 | switch (delivery_mode) { |
d592d303 FB |
515 | case APIC_DM_INIT: |
516 | { | |
517 | int trig_mode = (s->icr[0] >> 15) & 1; | |
518 | int level = (s->icr[0] >> 14) & 1; | |
519 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 520 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 521 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
522 | return; |
523 | } | |
524 | } | |
525 | break; | |
526 | ||
527 | case APIC_DM_SIPI: | |
5fafdf24 | 528 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 529 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
530 | return; |
531 | } | |
532 | ||
1f6f408c | 533 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
d592d303 FB |
534 | } |
535 | ||
a94820dd JK |
536 | static bool apic_check_pic(APICCommonState *s) |
537 | { | |
be9f8a08 ZG |
538 | DeviceState *dev = (DeviceState *)s; |
539 | ||
540 | if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { | |
a94820dd JK |
541 | return false; |
542 | } | |
be9f8a08 | 543 | apic_deliver_pic_intr(dev, 1); |
a94820dd JK |
544 | return true; |
545 | } | |
546 | ||
d3b0c9e9 | 547 | int apic_get_interrupt(DeviceState *dev) |
574bbf7b | 548 | { |
d3b0c9e9 | 549 | APICCommonState *s = APIC_COMMON(dev); |
574bbf7b FB |
550 | int intno; |
551 | ||
552 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
553 | IRQs */ | |
554 | if (!s) | |
555 | return -1; | |
556 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
557 | return -1; | |
3b46e624 | 558 | |
e5ad936b | 559 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
0fbfbb59 GN |
560 | intno = apic_irq_pending(s); |
561 | ||
5224c88d PB |
562 | /* if there is an interrupt from the 8259, let the caller handle |
563 | * that first since ExtINT interrupts ignore the priority. | |
564 | */ | |
565 | if (intno == 0 || apic_check_pic(s)) { | |
e5ad936b | 566 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
574bbf7b | 567 | return -1; |
0fbfbb59 | 568 | } else if (intno < 0) { |
e5ad936b | 569 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 570 | return s->spurious_vec & 0xff; |
0fbfbb59 | 571 | } |
edf9735e MT |
572 | apic_reset_bit(s->irr, intno); |
573 | apic_set_bit(s->isr, intno); | |
e5ad936b | 574 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
3db3659b | 575 | |
574bbf7b | 576 | apic_update_irq(s); |
3db3659b | 577 | |
574bbf7b FB |
578 | return intno; |
579 | } | |
580 | ||
d3b0c9e9 | 581 | int apic_accept_pic_intr(DeviceState *dev) |
0e21e12b | 582 | { |
d3b0c9e9 | 583 | APICCommonState *s = APIC_COMMON(dev); |
0e21e12b TS |
584 | uint32_t lvt0; |
585 | ||
586 | if (!s) | |
587 | return -1; | |
588 | ||
589 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
590 | ||
a5b38b51 AJ |
591 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
592 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
593 | return 1; |
594 | ||
595 | return 0; | |
596 | } | |
597 | ||
dae01685 | 598 | static uint32_t apic_get_current_count(APICCommonState *s) |
574bbf7b FB |
599 | { |
600 | int64_t d; | |
601 | uint32_t val; | |
bc72ad67 | 602 | d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >> |
574bbf7b FB |
603 | s->count_shift; |
604 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
605 | /* periodic */ | |
d592d303 | 606 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
607 | } else { |
608 | if (d >= s->initial_count) | |
609 | val = 0; | |
610 | else | |
611 | val = s->initial_count - d; | |
612 | } | |
613 | return val; | |
614 | } | |
615 | ||
dae01685 | 616 | static void apic_timer_update(APICCommonState *s, int64_t current_time) |
574bbf7b | 617 | { |
7a380ca3 | 618 | if (apic_next_timer(s, current_time)) { |
bc72ad67 | 619 | timer_mod(s->timer, s->next_time); |
574bbf7b | 620 | } else { |
bc72ad67 | 621 | timer_del(s->timer); |
574bbf7b FB |
622 | } |
623 | } | |
624 | ||
625 | static void apic_timer(void *opaque) | |
626 | { | |
dae01685 | 627 | APICCommonState *s = opaque; |
574bbf7b | 628 | |
cf6d64bf | 629 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
630 | apic_timer_update(s, s->next_time); |
631 | } | |
632 | ||
a8170e5e | 633 | static uint32_t apic_mem_readb(void *opaque, hwaddr addr) |
574bbf7b FB |
634 | { |
635 | return 0; | |
636 | } | |
637 | ||
a8170e5e | 638 | static uint32_t apic_mem_readw(void *opaque, hwaddr addr) |
574bbf7b FB |
639 | { |
640 | return 0; | |
641 | } | |
642 | ||
a8170e5e | 643 | static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
644 | { |
645 | } | |
646 | ||
a8170e5e | 647 | static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
648 | { |
649 | } | |
650 | ||
a8170e5e | 651 | static uint32_t apic_mem_readl(void *opaque, hwaddr addr) |
574bbf7b | 652 | { |
d3b0c9e9 | 653 | DeviceState *dev; |
dae01685 | 654 | APICCommonState *s; |
574bbf7b FB |
655 | uint32_t val; |
656 | int index; | |
657 | ||
d3b0c9e9 XZ |
658 | dev = cpu_get_current_apic(); |
659 | if (!dev) { | |
574bbf7b | 660 | return 0; |
0e26b7b8 | 661 | } |
d3b0c9e9 | 662 | s = APIC_COMMON(dev); |
574bbf7b FB |
663 | |
664 | index = (addr >> 4) & 0xff; | |
665 | switch(index) { | |
666 | case 0x02: /* id */ | |
667 | val = s->id << 24; | |
668 | break; | |
669 | case 0x03: /* version */ | |
aa93200b | 670 | val = s->version | ((APIC_LVT_NB - 1) << 16); |
574bbf7b FB |
671 | break; |
672 | case 0x08: | |
e5ad936b JK |
673 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
674 | if (apic_report_tpr_access) { | |
60671e58 | 675 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ); |
e5ad936b | 676 | } |
574bbf7b FB |
677 | val = s->tpr; |
678 | break; | |
d592d303 FB |
679 | case 0x09: |
680 | val = apic_get_arb_pri(s); | |
681 | break; | |
574bbf7b FB |
682 | case 0x0a: |
683 | /* ppr */ | |
684 | val = apic_get_ppr(s); | |
685 | break; | |
b237db36 AJ |
686 | case 0x0b: |
687 | val = 0; | |
688 | break; | |
d592d303 FB |
689 | case 0x0d: |
690 | val = s->log_dest << 24; | |
691 | break; | |
692 | case 0x0e: | |
d6c140a7 | 693 | val = (s->dest_mode << 28) | 0xfffffff; |
d592d303 | 694 | break; |
574bbf7b FB |
695 | case 0x0f: |
696 | val = s->spurious_vec; | |
697 | break; | |
698 | case 0x10 ... 0x17: | |
699 | val = s->isr[index & 7]; | |
700 | break; | |
701 | case 0x18 ... 0x1f: | |
702 | val = s->tmr[index & 7]; | |
703 | break; | |
704 | case 0x20 ... 0x27: | |
705 | val = s->irr[index & 7]; | |
706 | break; | |
707 | case 0x28: | |
708 | val = s->esr; | |
709 | break; | |
574bbf7b FB |
710 | case 0x30: |
711 | case 0x31: | |
712 | val = s->icr[index & 1]; | |
713 | break; | |
e0fd8781 FB |
714 | case 0x32 ... 0x37: |
715 | val = s->lvt[index - 0x32]; | |
716 | break; | |
574bbf7b FB |
717 | case 0x38: |
718 | val = s->initial_count; | |
719 | break; | |
720 | case 0x39: | |
721 | val = apic_get_current_count(s); | |
722 | break; | |
723 | case 0x3e: | |
724 | val = s->divide_conf; | |
725 | break; | |
726 | default: | |
a22bf99c | 727 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
728 | val = 0; |
729 | break; | |
730 | } | |
d8023f31 | 731 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
732 | return val; |
733 | } | |
734 | ||
a8170e5e | 735 | static void apic_send_msi(hwaddr addr, uint32_t data) |
54c96da7 MT |
736 | { |
737 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; | |
738 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
739 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
740 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
741 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
742 | /* XXX: Ignore redirection hint. */ | |
1f6f408c | 743 | apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); |
54c96da7 MT |
744 | } |
745 | ||
a8170e5e | 746 | static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b | 747 | { |
d3b0c9e9 | 748 | DeviceState *dev; |
dae01685 | 749 | APICCommonState *s; |
54c96da7 MT |
750 | int index = (addr >> 4) & 0xff; |
751 | if (addr > 0xfff || !index) { | |
752 | /* MSI and MMIO APIC are at the same memory location, | |
753 | * but actually not on the global bus: MSI is on PCI bus | |
754 | * APIC is connected directly to the CPU. | |
755 | * Mapping them on the global bus happens to work because | |
756 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
757 | apic_send_msi(addr, val); | |
758 | return; | |
759 | } | |
574bbf7b | 760 | |
d3b0c9e9 XZ |
761 | dev = cpu_get_current_apic(); |
762 | if (!dev) { | |
574bbf7b | 763 | return; |
0e26b7b8 | 764 | } |
d3b0c9e9 | 765 | s = APIC_COMMON(dev); |
574bbf7b | 766 | |
d8023f31 | 767 | trace_apic_mem_writel(addr, val); |
574bbf7b | 768 | |
574bbf7b FB |
769 | switch(index) { |
770 | case 0x02: | |
771 | s->id = (val >> 24); | |
772 | break; | |
e0fd8781 FB |
773 | case 0x03: |
774 | break; | |
574bbf7b | 775 | case 0x08: |
e5ad936b | 776 | if (apic_report_tpr_access) { |
60671e58 | 777 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE); |
e5ad936b | 778 | } |
574bbf7b | 779 | s->tpr = val; |
e5ad936b | 780 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 781 | apic_update_irq(s); |
574bbf7b | 782 | break; |
e0fd8781 FB |
783 | case 0x09: |
784 | case 0x0a: | |
785 | break; | |
574bbf7b FB |
786 | case 0x0b: /* EOI */ |
787 | apic_eoi(s); | |
788 | break; | |
d592d303 FB |
789 | case 0x0d: |
790 | s->log_dest = val >> 24; | |
791 | break; | |
792 | case 0x0e: | |
793 | s->dest_mode = val >> 28; | |
794 | break; | |
574bbf7b FB |
795 | case 0x0f: |
796 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 797 | apic_update_irq(s); |
574bbf7b | 798 | break; |
e0fd8781 FB |
799 | case 0x10 ... 0x17: |
800 | case 0x18 ... 0x1f: | |
801 | case 0x20 ... 0x27: | |
802 | case 0x28: | |
803 | break; | |
574bbf7b | 804 | case 0x30: |
d592d303 | 805 | s->icr[0] = val; |
d3b0c9e9 | 806 | apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 | 807 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
1f6f408c | 808 | (s->icr[0] >> 15) & 1); |
d592d303 | 809 | break; |
574bbf7b | 810 | case 0x31: |
d592d303 | 811 | s->icr[1] = val; |
574bbf7b FB |
812 | break; |
813 | case 0x32 ... 0x37: | |
814 | { | |
815 | int n = index - 0x32; | |
816 | s->lvt[n] = val; | |
a94820dd | 817 | if (n == APIC_LVT_TIMER) { |
bc72ad67 | 818 | apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
a94820dd JK |
819 | } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) { |
820 | apic_update_irq(s); | |
821 | } | |
574bbf7b FB |
822 | } |
823 | break; | |
824 | case 0x38: | |
825 | s->initial_count = val; | |
bc72ad67 | 826 | s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
574bbf7b FB |
827 | apic_timer_update(s, s->initial_count_load_time); |
828 | break; | |
e0fd8781 FB |
829 | case 0x39: |
830 | break; | |
574bbf7b FB |
831 | case 0x3e: |
832 | { | |
833 | int v; | |
834 | s->divide_conf = val & 0xb; | |
835 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
836 | s->count_shift = (v + 1) & 7; | |
837 | } | |
838 | break; | |
839 | default: | |
a22bf99c | 840 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
841 | break; |
842 | } | |
843 | } | |
844 | ||
e5ad936b JK |
845 | static void apic_pre_save(APICCommonState *s) |
846 | { | |
847 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
848 | } | |
849 | ||
7a380ca3 JK |
850 | static void apic_post_load(APICCommonState *s) |
851 | { | |
852 | if (s->timer_expiry != -1) { | |
bc72ad67 | 853 | timer_mod(s->timer, s->timer_expiry); |
7a380ca3 | 854 | } else { |
bc72ad67 | 855 | timer_del(s->timer); |
7a380ca3 JK |
856 | } |
857 | } | |
858 | ||
312b4234 AK |
859 | static const MemoryRegionOps apic_io_ops = { |
860 | .old_mmio = { | |
861 | .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, }, | |
862 | .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, }, | |
863 | }, | |
864 | .endianness = DEVICE_NATIVE_ENDIAN, | |
574bbf7b FB |
865 | }; |
866 | ||
ff6986ce | 867 | static void apic_realize(DeviceState *dev, Error **errp) |
8546b099 | 868 | { |
ff6986ce XZ |
869 | APICCommonState *s = APIC_COMMON(dev); |
870 | ||
1437c94b | 871 | memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi", |
baaeda08 | 872 | APIC_SPACE_SIZE); |
8546b099 | 873 | |
bc72ad67 | 874 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s); |
8546b099 | 875 | local_apics[s->idx] = s; |
08a82ac0 | 876 | |
226419d6 | 877 | msi_nonbroken = true; |
8546b099 BS |
878 | } |
879 | ||
999e12bb AL |
880 | static void apic_class_init(ObjectClass *klass, void *data) |
881 | { | |
882 | APICCommonClass *k = APIC_COMMON_CLASS(klass); | |
883 | ||
ff6986ce | 884 | k->realize = apic_realize; |
999e12bb AL |
885 | k->set_base = apic_set_base; |
886 | k->set_tpr = apic_set_tpr; | |
e5ad936b JK |
887 | k->get_tpr = apic_get_tpr; |
888 | k->vapic_base_update = apic_vapic_base_update; | |
999e12bb | 889 | k->external_nmi = apic_external_nmi; |
e5ad936b | 890 | k->pre_save = apic_pre_save; |
999e12bb AL |
891 | k->post_load = apic_post_load; |
892 | } | |
893 | ||
8c43a6f0 | 894 | static const TypeInfo apic_info = { |
39bffca2 AL |
895 | .name = "apic", |
896 | .instance_size = sizeof(APICCommonState), | |
897 | .parent = TYPE_APIC_COMMON, | |
898 | .class_init = apic_class_init, | |
8546b099 BS |
899 | }; |
900 | ||
83f7d43a | 901 | static void apic_register_types(void) |
8546b099 | 902 | { |
39bffca2 | 903 | type_register_static(&apic_info); |
8546b099 BS |
904 | } |
905 | ||
83f7d43a | 906 | type_init(apic_register_types) |