]>
Commit | Line | Data |
---|---|---|
edf79e66 HC |
1 | /* |
2 | * VT82C686B south bridge support | |
3 | * | |
4 | * Copyright (c) 2008 yajin ([email protected]) | |
5 | * Copyright (c) 2009 chenming ([email protected]) | |
6 | * Copyright (c) 2010 Huacai Chen ([email protected]) | |
7 | * This code is licensed under the GNU GPL v2. | |
6b620ca3 PB |
8 | * |
9 | * Contributions after 2012-01-13 are licensed under the terms of the | |
10 | * GNU GPL, version 2 or (at your option) any later version. | |
edf79e66 HC |
11 | */ |
12 | ||
0430891c | 13 | #include "qemu/osdep.h" |
83c9f4ca | 14 | #include "hw/hw.h" |
0d09e41a PB |
15 | #include "hw/isa/vt82c686.h" |
16 | #include "hw/i2c/i2c.h" | |
17 | #include "hw/i2c/smbus.h" | |
83c9f4ca | 18 | #include "hw/pci/pci.h" |
0d09e41a | 19 | #include "hw/isa/isa.h" |
83c9f4ca | 20 | #include "hw/sysbus.h" |
0d09e41a PB |
21 | #include "hw/mips/mips.h" |
22 | #include "hw/isa/apm.h" | |
23 | #include "hw/acpi/acpi.h" | |
24 | #include "hw/i2c/pm_smbus.h" | |
9c17d615 | 25 | #include "sysemu/sysemu.h" |
1de7afc9 | 26 | #include "qemu/timer.h" |
022c62cb | 27 | #include "exec/address-spaces.h" |
edf79e66 | 28 | |
edf79e66 HC |
29 | //#define DEBUG_VT82C686B |
30 | ||
31 | #ifdef DEBUG_VT82C686B | |
a89f364a | 32 | #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) |
edf79e66 HC |
33 | #else |
34 | #define DPRINTF(fmt, ...) | |
35 | #endif | |
36 | ||
37 | typedef struct SuperIOConfig | |
38 | { | |
9feb8ade | 39 | uint8_t config[0x100]; |
edf79e66 HC |
40 | uint8_t index; |
41 | uint8_t data; | |
42 | } SuperIOConfig; | |
43 | ||
44 | typedef struct VT82C686BState { | |
45 | PCIDevice dev; | |
bcc37e24 | 46 | MemoryRegion superio; |
edf79e66 HC |
47 | SuperIOConfig superio_conf; |
48 | } VT82C686BState; | |
49 | ||
417349e6 GA |
50 | #define TYPE_VT82C686B_DEVICE "VT82C686B" |
51 | #define VT82C686B_DEVICE(obj) \ | |
52 | OBJECT_CHECK(VT82C686BState, (obj), TYPE_VT82C686B_DEVICE) | |
53 | ||
bcc37e24 JK |
54 | static void superio_ioport_writeb(void *opaque, hwaddr addr, uint64_t data, |
55 | unsigned size) | |
edf79e66 | 56 | { |
edf79e66 HC |
57 | SuperIOConfig *superio_conf = opaque; |
58 | ||
b2bedb21 | 59 | DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data); |
edf79e66 HC |
60 | if (addr == 0x3f0) { |
61 | superio_conf->index = data & 0xff; | |
62 | } else { | |
b196d969 | 63 | bool can_write = true; |
edf79e66 HC |
64 | /* 0x3f1 */ |
65 | switch (superio_conf->index) { | |
66 | case 0x00 ... 0xdf: | |
67 | case 0xe4: | |
68 | case 0xe5: | |
69 | case 0xe9 ... 0xed: | |
70 | case 0xf3: | |
71 | case 0xf5: | |
72 | case 0xf7: | |
73 | case 0xf9 ... 0xfb: | |
74 | case 0xfd ... 0xff: | |
b196d969 HZ |
75 | can_write = false; |
76 | break; | |
77 | case 0xe7: | |
78 | if ((data & 0xff) != 0xfe) { | |
79 | DPRINTF("change uart 1 base. unsupported yet\n"); | |
80 | can_write = false; | |
81 | } | |
82 | break; | |
83 | case 0xe8: | |
84 | if ((data & 0xff) != 0xbe) { | |
85 | DPRINTF("change uart 2 base. unsupported yet\n"); | |
86 | can_write = false; | |
87 | } | |
edf79e66 HC |
88 | break; |
89 | default: | |
b196d969 | 90 | break; |
edf79e66 | 91 | |
edf79e66 | 92 | } |
b196d969 HZ |
93 | if (can_write) { |
94 | superio_conf->config[superio_conf->index] = data & 0xff; | |
95 | } | |
edf79e66 HC |
96 | } |
97 | } | |
98 | ||
bcc37e24 | 99 | static uint64_t superio_ioport_readb(void *opaque, hwaddr addr, unsigned size) |
edf79e66 HC |
100 | { |
101 | SuperIOConfig *superio_conf = opaque; | |
102 | ||
b2bedb21 | 103 | DPRINTF("superio_ioport_readb address 0x%x\n", addr); |
edf79e66 HC |
104 | return (superio_conf->config[superio_conf->index]); |
105 | } | |
106 | ||
bcc37e24 JK |
107 | static const MemoryRegionOps superio_ops = { |
108 | .read = superio_ioport_readb, | |
109 | .write = superio_ioport_writeb, | |
110 | .endianness = DEVICE_NATIVE_ENDIAN, | |
111 | .impl = { | |
112 | .min_access_size = 1, | |
113 | .max_access_size = 1, | |
114 | }, | |
115 | }; | |
116 | ||
edf79e66 HC |
117 | static void vt82c686b_reset(void * opaque) |
118 | { | |
119 | PCIDevice *d = opaque; | |
120 | uint8_t *pci_conf = d->config; | |
417349e6 | 121 | VT82C686BState *vt82c = VT82C686B_DEVICE(d); |
edf79e66 HC |
122 | |
123 | pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0); | |
124 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY | | |
125 | PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL); | |
126 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); | |
127 | ||
128 | pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */ | |
129 | pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */ | |
130 | pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */ | |
131 | pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */ | |
132 | pci_conf[0x59] = 0x04; | |
133 | pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/ | |
134 | pci_conf[0x5f] = 0x04; | |
135 | pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */ | |
136 | ||
137 | vt82c->superio_conf.config[0xe0] = 0x3c; | |
138 | vt82c->superio_conf.config[0xe2] = 0x03; | |
139 | vt82c->superio_conf.config[0xe3] = 0xfc; | |
140 | vt82c->superio_conf.config[0xe6] = 0xde; | |
141 | vt82c->superio_conf.config[0xe7] = 0xfe; | |
142 | vt82c->superio_conf.config[0xe8] = 0xbe; | |
143 | } | |
144 | ||
145 | /* write config pci function0 registers. PCI-ISA bridge */ | |
146 | static void vt82c686b_write_config(PCIDevice * d, uint32_t address, | |
147 | uint32_t val, int len) | |
148 | { | |
417349e6 | 149 | VT82C686BState *vt686 = VT82C686B_DEVICE(d); |
edf79e66 | 150 | |
b2bedb21 | 151 | DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n", |
edf79e66 HC |
152 | address, val, len); |
153 | ||
154 | pci_default_write_config(d, address, val, len); | |
155 | if (address == 0x85) { /* enable or disable super IO configure */ | |
bcc37e24 | 156 | memory_region_set_enabled(&vt686->superio, val & 0x2); |
edf79e66 HC |
157 | } |
158 | } | |
159 | ||
160 | #define ACPI_DBG_IO_ADDR 0xb044 | |
161 | ||
162 | typedef struct VT686PMState { | |
163 | PCIDevice dev; | |
a2902821 | 164 | MemoryRegion io; |
355bf2e5 | 165 | ACPIREGS ar; |
edf79e66 | 166 | APMState apm; |
edf79e66 HC |
167 | PMSMBus smb; |
168 | uint32_t smb_io_base; | |
169 | } VT686PMState; | |
170 | ||
171 | typedef struct VT686AC97State { | |
172 | PCIDevice dev; | |
173 | } VT686AC97State; | |
174 | ||
175 | typedef struct VT686MC97State { | |
176 | PCIDevice dev; | |
177 | } VT686MC97State; | |
178 | ||
417349e6 GA |
179 | #define TYPE_VT82C686B_PM_DEVICE "VT82C686B_PM" |
180 | #define VT82C686B_PM_DEVICE(obj) \ | |
181 | OBJECT_CHECK(VT686PMState, (obj), TYPE_VT82C686B_PM_DEVICE) | |
182 | ||
183 | #define TYPE_VT82C686B_MC97_DEVICE "VT82C686B_MC97" | |
184 | #define VT82C686B_MC97_DEVICE(obj) \ | |
185 | OBJECT_CHECK(VT686MC97State, (obj), TYPE_VT82C686B_MC97_DEVICE) | |
186 | ||
187 | #define TYPE_VT82C686B_AC97_DEVICE "VT82C686B_AC97" | |
188 | #define VT82C686B_AC97_DEVICE(obj) \ | |
189 | OBJECT_CHECK(VT686AC97State, (obj), TYPE_VT82C686B_AC97_DEVICE) | |
190 | ||
edf79e66 HC |
191 | static void pm_update_sci(VT686PMState *s) |
192 | { | |
193 | int sci_level, pmsts; | |
edf79e66 | 194 | |
2886be1b | 195 | pmsts = acpi_pm1_evt_get_sts(&s->ar); |
355bf2e5 | 196 | sci_level = (((pmsts & s->ar.pm1.evt.en) & |
04dc308f IY |
197 | (ACPI_BITMASK_RT_CLOCK_ENABLE | |
198 | ACPI_BITMASK_POWER_BUTTON_ENABLE | | |
199 | ACPI_BITMASK_GLOBAL_LOCK_ENABLE | | |
200 | ACPI_BITMASK_TIMER_ENABLE)) != 0); | |
9e64f8a3 | 201 | pci_set_irq(&s->dev, sci_level); |
edf79e66 | 202 | /* schedule a timer interruption if needed */ |
355bf2e5 | 203 | acpi_pm_tmr_update(&s->ar, (s->ar.pm1.evt.en & ACPI_BITMASK_TIMER_ENABLE) && |
a54d41a8 | 204 | !(pmsts & ACPI_BITMASK_TIMER_STATUS)); |
edf79e66 HC |
205 | } |
206 | ||
355bf2e5 | 207 | static void pm_tmr_timer(ACPIREGS *ar) |
edf79e66 | 208 | { |
355bf2e5 | 209 | VT686PMState *s = container_of(ar, VT686PMState, ar); |
edf79e66 HC |
210 | pm_update_sci(s); |
211 | } | |
212 | ||
edf79e66 HC |
213 | static void pm_io_space_update(VT686PMState *s) |
214 | { | |
215 | uint32_t pm_io_base; | |
216 | ||
a2902821 GH |
217 | pm_io_base = pci_get_long(s->dev.config + 0x40); |
218 | pm_io_base &= 0xffc0; | |
edf79e66 | 219 | |
a2902821 GH |
220 | memory_region_transaction_begin(); |
221 | memory_region_set_enabled(&s->io, s->dev.config[0x80] & 1); | |
222 | memory_region_set_address(&s->io, pm_io_base); | |
223 | memory_region_transaction_commit(); | |
edf79e66 HC |
224 | } |
225 | ||
226 | static void pm_write_config(PCIDevice *d, | |
227 | uint32_t address, uint32_t val, int len) | |
228 | { | |
b2bedb21 | 229 | DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n", |
edf79e66 HC |
230 | address, val, len); |
231 | pci_default_write_config(d, address, val, len); | |
232 | } | |
233 | ||
234 | static int vmstate_acpi_post_load(void *opaque, int version_id) | |
235 | { | |
236 | VT686PMState *s = opaque; | |
237 | ||
238 | pm_io_space_update(s); | |
239 | return 0; | |
240 | } | |
241 | ||
242 | static const VMStateDescription vmstate_acpi = { | |
243 | .name = "vt82c686b_pm", | |
244 | .version_id = 1, | |
245 | .minimum_version_id = 1, | |
edf79e66 | 246 | .post_load = vmstate_acpi_post_load, |
d49805ae | 247 | .fields = (VMStateField[]) { |
edf79e66 | 248 | VMSTATE_PCI_DEVICE(dev, VT686PMState), |
355bf2e5 GH |
249 | VMSTATE_UINT16(ar.pm1.evt.sts, VT686PMState), |
250 | VMSTATE_UINT16(ar.pm1.evt.en, VT686PMState), | |
251 | VMSTATE_UINT16(ar.pm1.cnt.cnt, VT686PMState), | |
edf79e66 | 252 | VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState), |
e720677e | 253 | VMSTATE_TIMER_PTR(ar.tmr.timer, VT686PMState), |
355bf2e5 | 254 | VMSTATE_INT64(ar.tmr.overflow_time, VT686PMState), |
edf79e66 HC |
255 | VMSTATE_END_OF_LIST() |
256 | } | |
257 | }; | |
258 | ||
259 | /* | |
260 | * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init() | |
261 | * just register a PCI device now, functionalities will be implemented later. | |
262 | */ | |
263 | ||
9af21dbe | 264 | static void vt82c686b_ac97_realize(PCIDevice *dev, Error **errp) |
edf79e66 | 265 | { |
417349e6 | 266 | VT686AC97State *s = VT82C686B_AC97_DEVICE(dev); |
edf79e66 HC |
267 | uint8_t *pci_conf = s->dev.config; |
268 | ||
edf79e66 HC |
269 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | |
270 | PCI_COMMAND_PARITY); | |
271 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST | | |
272 | PCI_STATUS_DEVSEL_MEDIUM); | |
273 | pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); | |
edf79e66 HC |
274 | } |
275 | ||
276 | void vt82c686b_ac97_init(PCIBus *bus, int devfn) | |
277 | { | |
278 | PCIDevice *dev; | |
279 | ||
417349e6 | 280 | dev = pci_create(bus, devfn, TYPE_VT82C686B_AC97_DEVICE); |
edf79e66 HC |
281 | qdev_init_nofail(&dev->qdev); |
282 | } | |
283 | ||
40021f08 AL |
284 | static void via_ac97_class_init(ObjectClass *klass, void *data) |
285 | { | |
39bffca2 | 286 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
287 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
288 | ||
9af21dbe | 289 | k->realize = vt82c686b_ac97_realize; |
40021f08 AL |
290 | k->vendor_id = PCI_VENDOR_ID_VIA; |
291 | k->device_id = PCI_DEVICE_ID_VIA_AC97; | |
292 | k->revision = 0x50; | |
293 | k->class_id = PCI_CLASS_MULTIMEDIA_AUDIO; | |
125ee0ed | 294 | set_bit(DEVICE_CATEGORY_SOUND, dc->categories); |
39bffca2 | 295 | dc->desc = "AC97"; |
40021f08 AL |
296 | } |
297 | ||
8c43a6f0 | 298 | static const TypeInfo via_ac97_info = { |
417349e6 | 299 | .name = TYPE_VT82C686B_AC97_DEVICE, |
39bffca2 AL |
300 | .parent = TYPE_PCI_DEVICE, |
301 | .instance_size = sizeof(VT686AC97State), | |
302 | .class_init = via_ac97_class_init, | |
fd3b02c8 EH |
303 | .interfaces = (InterfaceInfo[]) { |
304 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
305 | { }, | |
306 | }, | |
edf79e66 HC |
307 | }; |
308 | ||
9af21dbe | 309 | static void vt82c686b_mc97_realize(PCIDevice *dev, Error **errp) |
edf79e66 | 310 | { |
417349e6 | 311 | VT686MC97State *s = VT82C686B_MC97_DEVICE(dev); |
edf79e66 HC |
312 | uint8_t *pci_conf = s->dev.config; |
313 | ||
edf79e66 HC |
314 | pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE | |
315 | PCI_COMMAND_VGA_PALETTE); | |
316 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM); | |
317 | pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03); | |
edf79e66 HC |
318 | } |
319 | ||
320 | void vt82c686b_mc97_init(PCIBus *bus, int devfn) | |
321 | { | |
322 | PCIDevice *dev; | |
323 | ||
417349e6 | 324 | dev = pci_create(bus, devfn, TYPE_VT82C686B_MC97_DEVICE); |
edf79e66 HC |
325 | qdev_init_nofail(&dev->qdev); |
326 | } | |
327 | ||
40021f08 AL |
328 | static void via_mc97_class_init(ObjectClass *klass, void *data) |
329 | { | |
39bffca2 | 330 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
331 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
332 | ||
9af21dbe | 333 | k->realize = vt82c686b_mc97_realize; |
40021f08 AL |
334 | k->vendor_id = PCI_VENDOR_ID_VIA; |
335 | k->device_id = PCI_DEVICE_ID_VIA_MC97; | |
336 | k->class_id = PCI_CLASS_COMMUNICATION_OTHER; | |
337 | k->revision = 0x30; | |
125ee0ed | 338 | set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
39bffca2 | 339 | dc->desc = "MC97"; |
40021f08 AL |
340 | } |
341 | ||
8c43a6f0 | 342 | static const TypeInfo via_mc97_info = { |
417349e6 | 343 | .name = TYPE_VT82C686B_MC97_DEVICE, |
39bffca2 AL |
344 | .parent = TYPE_PCI_DEVICE, |
345 | .instance_size = sizeof(VT686MC97State), | |
346 | .class_init = via_mc97_class_init, | |
fd3b02c8 EH |
347 | .interfaces = (InterfaceInfo[]) { |
348 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
349 | { }, | |
350 | }, | |
edf79e66 HC |
351 | }; |
352 | ||
edf79e66 | 353 | /* vt82c686 pm init */ |
9af21dbe | 354 | static void vt82c686b_pm_realize(PCIDevice *dev, Error **errp) |
edf79e66 | 355 | { |
417349e6 | 356 | VT686PMState *s = VT82C686B_PM_DEVICE(dev); |
edf79e66 HC |
357 | uint8_t *pci_conf; |
358 | ||
359 | pci_conf = s->dev.config; | |
edf79e66 HC |
360 | pci_set_word(pci_conf + PCI_COMMAND, 0); |
361 | pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK | | |
362 | PCI_STATUS_DEVSEL_MEDIUM); | |
363 | ||
364 | /* 0x48-0x4B is Power Management I/O Base */ | |
365 | pci_set_long(pci_conf + 0x48, 0x00000001); | |
366 | ||
367 | /* SMB ports:0xeee0~0xeeef */ | |
368 | s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0); | |
369 | pci_conf[0x90] = s->smb_io_base | 1; | |
370 | pci_conf[0x91] = s->smb_io_base >> 8; | |
371 | pci_conf[0xd2] = 0x90; | |
798512e5 GH |
372 | pm_smbus_init(&s->dev.qdev, &s->smb); |
373 | memory_region_add_subregion(get_system_io(), s->smb_io_base, &s->smb.io); | |
edf79e66 | 374 | |
42d8a3cf | 375 | apm_init(dev, &s->apm, NULL, s); |
edf79e66 | 376 | |
1437c94b | 377 | memory_region_init(&s->io, OBJECT(dev), "vt82c686-pm", 64); |
a2902821 GH |
378 | memory_region_set_enabled(&s->io, false); |
379 | memory_region_add_subregion(get_system_io(), 0, &s->io); | |
edf79e66 | 380 | |
77d58b1e | 381 | acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io); |
b5a7c024 | 382 | acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io); |
9a10bbb4 | 383 | acpi_pm1_cnt_init(&s->ar, &s->io, false, false, 2); |
edf79e66 HC |
384 | } |
385 | ||
a5c82852 AF |
386 | I2CBus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, |
387 | qemu_irq sci_irq) | |
edf79e66 HC |
388 | { |
389 | PCIDevice *dev; | |
390 | VT686PMState *s; | |
391 | ||
417349e6 | 392 | dev = pci_create(bus, devfn, TYPE_VT82C686B_PM_DEVICE); |
edf79e66 HC |
393 | qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base); |
394 | ||
417349e6 | 395 | s = VT82C686B_PM_DEVICE(dev); |
edf79e66 HC |
396 | |
397 | qdev_init_nofail(&dev->qdev); | |
398 | ||
399 | return s->smb.smbus; | |
400 | } | |
401 | ||
40021f08 AL |
402 | static Property via_pm_properties[] = { |
403 | DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0), | |
404 | DEFINE_PROP_END_OF_LIST(), | |
405 | }; | |
406 | ||
407 | static void via_pm_class_init(ObjectClass *klass, void *data) | |
408 | { | |
39bffca2 | 409 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
410 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
411 | ||
9af21dbe | 412 | k->realize = vt82c686b_pm_realize; |
40021f08 AL |
413 | k->config_write = pm_write_config; |
414 | k->vendor_id = PCI_VENDOR_ID_VIA; | |
415 | k->device_id = PCI_DEVICE_ID_VIA_ACPI; | |
416 | k->class_id = PCI_CLASS_BRIDGE_OTHER; | |
417 | k->revision = 0x40; | |
39bffca2 AL |
418 | dc->desc = "PM"; |
419 | dc->vmsd = &vmstate_acpi; | |
125ee0ed | 420 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
39bffca2 | 421 | dc->props = via_pm_properties; |
40021f08 AL |
422 | } |
423 | ||
8c43a6f0 | 424 | static const TypeInfo via_pm_info = { |
417349e6 | 425 | .name = TYPE_VT82C686B_PM_DEVICE, |
39bffca2 AL |
426 | .parent = TYPE_PCI_DEVICE, |
427 | .instance_size = sizeof(VT686PMState), | |
428 | .class_init = via_pm_class_init, | |
fd3b02c8 EH |
429 | .interfaces = (InterfaceInfo[]) { |
430 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
431 | { }, | |
432 | }, | |
edf79e66 HC |
433 | }; |
434 | ||
edf79e66 HC |
435 | static const VMStateDescription vmstate_via = { |
436 | .name = "vt82c686b", | |
437 | .version_id = 1, | |
438 | .minimum_version_id = 1, | |
d49805ae | 439 | .fields = (VMStateField[]) { |
edf79e66 HC |
440 | VMSTATE_PCI_DEVICE(dev, VT82C686BState), |
441 | VMSTATE_END_OF_LIST() | |
442 | } | |
443 | }; | |
444 | ||
445 | /* init the PCI-to-ISA bridge */ | |
9af21dbe | 446 | static void vt82c686b_realize(PCIDevice *d, Error **errp) |
edf79e66 | 447 | { |
417349e6 | 448 | VT82C686BState *vt82c = VT82C686B_DEVICE(d); |
edf79e66 | 449 | uint8_t *pci_conf; |
bcc37e24 | 450 | ISABus *isa_bus; |
edf79e66 HC |
451 | uint8_t *wmask; |
452 | int i; | |
453 | ||
bb2ed009 | 454 | isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), |
d10e5432 MA |
455 | pci_address_space_io(d), errp); |
456 | if (!isa_bus) { | |
457 | return; | |
458 | } | |
edf79e66 HC |
459 | |
460 | pci_conf = d->config; | |
edf79e66 | 461 | pci_config_set_prog_interface(pci_conf, 0x0); |
edf79e66 HC |
462 | |
463 | wmask = d->wmask; | |
464 | for (i = 0x00; i < 0xff; i++) { | |
465 | if (i<=0x03 || (i>=0x08 && i<=0x3f)) { | |
466 | wmask[i] = 0x00; | |
467 | } | |
468 | } | |
469 | ||
db10ca90 | 470 | memory_region_init_io(&vt82c->superio, OBJECT(d), &superio_ops, |
2c9b15ca | 471 | &vt82c->superio_conf, "superio", 2); |
bcc37e24 JK |
472 | memory_region_set_enabled(&vt82c->superio, false); |
473 | /* The floppy also uses 0x3f0 and 0x3f1. | |
474 | * But we do not emulate a floppy, so just set it here. */ | |
475 | memory_region_add_subregion(isa_bus->address_space_io, 0x3f0, | |
476 | &vt82c->superio); | |
477 | ||
edf79e66 | 478 | qemu_register_reset(vt82c686b_reset, d); |
edf79e66 HC |
479 | } |
480 | ||
728d8910 | 481 | ISABus *vt82c686b_isa_init(PCIBus *bus, int devfn) |
edf79e66 HC |
482 | { |
483 | PCIDevice *d; | |
484 | ||
417349e6 GA |
485 | d = pci_create_simple_multifunction(bus, devfn, true, |
486 | TYPE_VT82C686B_DEVICE); | |
edf79e66 | 487 | |
2ae0e48d | 488 | return ISA_BUS(qdev_get_child_bus(DEVICE(d), "isa.0")); |
edf79e66 HC |
489 | } |
490 | ||
40021f08 AL |
491 | static void via_class_init(ObjectClass *klass, void *data) |
492 | { | |
39bffca2 | 493 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
494 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
495 | ||
9af21dbe | 496 | k->realize = vt82c686b_realize; |
40021f08 AL |
497 | k->config_write = vt82c686b_write_config; |
498 | k->vendor_id = PCI_VENDOR_ID_VIA; | |
499 | k->device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE; | |
500 | k->class_id = PCI_CLASS_BRIDGE_ISA; | |
501 | k->revision = 0x40; | |
39bffca2 | 502 | dc->desc = "ISA bridge"; |
39bffca2 | 503 | dc->vmsd = &vmstate_via; |
04916ee9 MA |
504 | /* |
505 | * Reason: part of VIA VT82C686 southbridge, needs to be wired up, | |
506 | * e.g. by mips_fulong2e_init() | |
507 | */ | |
e90f2a8c | 508 | dc->user_creatable = false; |
40021f08 AL |
509 | } |
510 | ||
8c43a6f0 | 511 | static const TypeInfo via_info = { |
417349e6 | 512 | .name = TYPE_VT82C686B_DEVICE, |
39bffca2 AL |
513 | .parent = TYPE_PCI_DEVICE, |
514 | .instance_size = sizeof(VT82C686BState), | |
515 | .class_init = via_class_init, | |
fd3b02c8 EH |
516 | .interfaces = (InterfaceInfo[]) { |
517 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
518 | { }, | |
519 | }, | |
edf79e66 HC |
520 | }; |
521 | ||
83f7d43a | 522 | static void vt82c686b_register_types(void) |
edf79e66 | 523 | { |
83f7d43a AF |
524 | type_register_static(&via_ac97_info); |
525 | type_register_static(&via_mc97_info); | |
526 | type_register_static(&via_pm_info); | |
39bffca2 | 527 | type_register_static(&via_info); |
edf79e66 | 528 | } |
83f7d43a AF |
529 | |
530 | type_init(vt82c686b_register_types) |