]> Git Repo - qemu.git/blame - hw/mips/mips_fulong2e.c
Include sysemu/reset.h a lot less
[qemu.git] / hw / mips / mips_fulong2e.c
CommitLineData
051c190b
HC
1/*
2 * QEMU fulong 2e mini pc support
3 *
4 * Copyright (c) 2008 yajin ([email protected])
5 * Copyright (c) 2009 chenming ([email protected])
6 * Copyright (c) 2010 Huacai Chen ([email protected])
7 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
8 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
051c190b
HC
11 */
12
13/*
14 * Fulong 2e mini pc is based on ICT/ST Loongson 2e CPU (MIPS III like, 800MHz)
15 * http://www.linux-mips.org/wiki/Fulong
16 *
17 * Loongson 2e user manual:
18 * http://www.loongsondeveloper.com/doc/Loongson2EUserGuide.pdf
19 */
20
c684822a 21#include "qemu/osdep.h"
a8d25326 22#include "qemu-common.h"
be01029e 23#include "qemu/units.h"
da34e65c 24#include "qapi/error.h"
be9f6d11 25#include "cpu.h"
83c9f4ca 26#include "hw/hw.h"
0d09e41a 27#include "hw/i386/pc.h"
55f613ac 28#include "hw/dma/i8257.h"
98cf824b 29#include "hw/isa/superio.h"
1422e32d 30#include "net/net.h"
83c9f4ca 31#include "hw/boards.h"
93198b6c 32#include "hw/i2c/smbus_eeprom.h"
0d09e41a
PB
33#include "hw/block/flash.h"
34#include "hw/mips/mips.h"
35#include "hw/mips/cpudevs.h"
83c9f4ca 36#include "hw/pci/pci.h"
051c190b 37#include "audio/audio.h"
1de7afc9 38#include "qemu/log.h"
83c9f4ca 39#include "hw/loader.h"
83c9f4ca 40#include "hw/ide.h"
051c190b 41#include "elf.h"
0d09e41a
PB
42#include "hw/isa/vt82c686.h"
43#include "hw/timer/mc146818rtc.h"
44#include "hw/timer/i8254.h"
022c62cb 45#include "exec/address-spaces.h"
4a7ed999 46#include "sysemu/qtest.h"
71e8a915 47#include "sysemu/reset.h"
2e985fe0 48#include "qemu/error-report.h"
051c190b
HC
49
50#define DEBUG_FULONG2E_INIT
51
52#define ENVP_ADDR 0x80002000l
53#define ENVP_NB_ENTRIES 16
54#define ENVP_ENTRY_SIZE 256
55
be9f6d11
BZ
56/* fulong 2e has a 512k flash: Winbond W39L040AP70Z */
57#define BIOS_SIZE (512 * KiB)
051c190b
HC
58#define MAX_IDE_BUS 2
59
60/*
61 * PMON is not part of qemu and released with BSD license, anyone
62 * who want to build a pmon binary please first git-clone the source
63 * from the git repository at:
64 * http://www.loongson.cn/support/git/pmon
65 * Then follow the "Compile Guide" available at:
66 * http://dev.lemote.com/code/pmon
67 *
68 * Notes:
69 * 1, don't use the source at http://dev.lemote.com/http_git/pmon.git
70 * 2, use "Bonito2edev" to replace "dir_corresponding_to_your_target_hardware"
71 * in the "Compile Guide".
72 */
73#define FULONG_BIOSNAME "pmon_fulong2e.bin"
74
75/* PCI SLOT in fulong 2e */
76#define FULONG2E_VIA_SLOT 5
77#define FULONG2E_ATI_SLOT 6
78#define FULONG2E_RTL8139_SLOT 7
79
051c190b
HC
80static struct _loaderparams {
81 int ram_size;
82 const char *kernel_filename;
83 const char *kernel_cmdline;
84 const char *initrd_filename;
85} loaderparams;
86
8b7968f7
SW
87static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
88 const char *string, ...)
051c190b
HC
89{
90 va_list ap;
91 int32_t table_addr;
92
93 if (index >= ENVP_NB_ENTRIES)
94 return;
95
96 if (string == NULL) {
97 prom_buf[index] = 0;
98 return;
99 }
100
101 table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
102 prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
103
104 va_start(ap, string);
105 vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
106 va_end(ap);
107}
108
61c56c8c 109static int64_t load_kernel (CPUMIPSState *env)
051c190b 110{
f3839fda 111 int64_t kernel_entry, kernel_low, kernel_high, initrd_size;
051c190b 112 int index = 0;
f3839fda 113 long kernel_size;
051c190b
HC
114 ram_addr_t initrd_offset;
115 uint32_t *prom_buf;
116 long prom_size;
117
4366e1db
LM
118 kernel_size = load_elf(loaderparams.kernel_filename, NULL,
119 cpu_mips_kseg0_to_phys, NULL,
120 (uint64_t *)&kernel_entry,
3ee3122c
AJ
121 (uint64_t *)&kernel_low, (uint64_t *)&kernel_high,
122 0, EM_MIPS, 1, 0);
123 if (kernel_size < 0) {
bd6e1d81 124 error_report("could not load kernel '%s': %s",
3ee3122c
AJ
125 loaderparams.kernel_filename,
126 load_elf_strerror(kernel_size));
051c190b
HC
127 exit(1);
128 }
129
130 /* load initrd */
131 initrd_size = 0;
132 initrd_offset = 0;
133 if (loaderparams.initrd_filename) {
134 initrd_size = get_image_size (loaderparams.initrd_filename);
135 if (initrd_size > 0) {
05b3274b 136 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
051c190b 137 if (initrd_offset + initrd_size > ram_size) {
bd6e1d81
AF
138 error_report("memory too small for initial ram disk '%s'",
139 loaderparams.initrd_filename);
051c190b
HC
140 exit(1);
141 }
142 initrd_size = load_image_targphys(loaderparams.initrd_filename,
143 initrd_offset, ram_size - initrd_offset);
144 }
145 if (initrd_size == (target_ulong) -1) {
bd6e1d81
AF
146 error_report("could not load initial ram disk '%s'",
147 loaderparams.initrd_filename);
051c190b
HC
148 exit(1);
149 }
150 }
151
152 /* Setup prom parameters. */
153 prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
7267c094 154 prom_buf = g_malloc(prom_size);
051c190b 155
1ed1139d 156 prom_set(prom_buf, index++, "%s", loaderparams.kernel_filename);
051c190b 157 if (initrd_size > 0) {
f3839fda 158 prom_set(prom_buf, index++, "rd_start=0x%" PRIx64 " rd_size=%" PRId64 " %s",
051c190b
HC
159 cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
160 loaderparams.kernel_cmdline);
161 } else {
1ed1139d 162 prom_set(prom_buf, index++, "%s", loaderparams.kernel_cmdline);
051c190b
HC
163 }
164
165 /* Setup minimum environment variables */
166 prom_set(prom_buf, index++, "busclock=33000000");
167 prom_set(prom_buf, index++, "cpuclock=100000000");
be01029e 168 prom_set(prom_buf, index++, "memsize=%"PRIi64, loaderparams.ram_size / MiB);
051c190b
HC
169 prom_set(prom_buf, index++, "modetty0=38400n8r");
170 prom_set(prom_buf, index++, NULL);
171
172 rom_add_blob_fixed("prom", prom_buf, prom_size,
173 cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
174
3ad9fd5a 175 g_free(prom_buf);
051c190b
HC
176 return kernel_entry;
177}
178
61c56c8c 179static void write_bootloader (CPUMIPSState *env, uint8_t *base, int64_t kernel_addr)
051c190b
HC
180{
181 uint32_t *p;
182
183 /* Small bootloader */
184 p = (uint32_t *) base;
185
0983979b
PB
186 stl_p(p++, 0x0bf00010); /* j 0x1fc00040 */
187 stl_p(p++, 0x00000000); /* nop */
051c190b
HC
188
189 /* Second part of the bootloader */
190 p = (uint32_t *) (base + 0x040);
191
0983979b
PB
192 stl_p(p++, 0x3c040000); /* lui a0, 0 */
193 stl_p(p++, 0x34840002); /* ori a0, a0, 2 */
194 stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); /* lui a1, high(ENVP_ADDR) */
195 stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); /* ori a1, a0, low(ENVP_ADDR) */
196 stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
197 stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); /* ori a2, a2, low(ENVP_ADDR + 8) */
198 stl_p(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); /* lui a3, high(env->ram_size) */
199 stl_p(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); /* ori a3, a3, low(env->ram_size) */
200 stl_p(p++, 0x3c1f0000 | ((kernel_addr >> 16) & 0xffff)); /* lui ra, high(kernel_addr) */;
201 stl_p(p++, 0x37ff0000 | (kernel_addr & 0xffff)); /* ori ra, ra, low(kernel_addr) */
202 stl_p(p++, 0x03e00008); /* jr ra */
203 stl_p(p++, 0x00000000); /* nop */
051c190b
HC
204}
205
206
207static void main_cpu_reset(void *opaque)
208{
800cf598
AF
209 MIPSCPU *cpu = opaque;
210 CPUMIPSState *env = &cpu->env;
051c190b 211
800cf598 212 cpu_reset(CPU(cpu));
051c190b
HC
213 /* TODO: 2E reset stuff */
214 if (loaderparams.kernel_filename) {
215 env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
216 }
217}
218
5c961c3f
PMD
219static void vt82c686b_southbridge_init(PCIBus *pci_bus, int slot, qemu_irq intc,
220 I2CBus **i2c_bus, ISABus **p_isa_bus)
051c190b 221{
5c961c3f
PMD
222 qemu_irq *i8259;
223 ISABus *isa_bus;
224 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
225
728d8910 226 isa_bus = vt82c686b_isa_init(pci_bus, PCI_DEVFN(slot, 0));
5c961c3f
PMD
227 if (!isa_bus) {
228 fprintf(stderr, "vt82c686b_init error\n");
229 exit(1);
230 }
231 *p_isa_bus = isa_bus;
232 /* Interrupt controller */
233 /* The 8259 -> IP5 */
234 i8259 = i8259_init(isa_bus, intc);
235 isa_bus_irqs(isa_bus, i8259);
236 /* init other devices */
237 i8254_pit_init(isa_bus, 0x40, 0, NULL);
238 i8257_dma_init(isa_bus, 0);
98cf824b
PMD
239 /* Super I/O */
240 isa_create_simple(isa_bus, TYPE_VT82C686B_SUPERIO);
5c961c3f
PMD
241
242 ide_drive_get(hd, ARRAY_SIZE(hd));
7dd687ba 243 via_ide_init(pci_bus, hd, PCI_DEVFN(slot, 1));
5c961c3f
PMD
244
245 pci_create_simple(pci_bus, PCI_DEVFN(slot, 2), "vt82c686b-usb-uhci");
246 pci_create_simple(pci_bus, PCI_DEVFN(slot, 3), "vt82c686b-usb-uhci");
247
248 *i2c_bus = vt82c686b_pm_init(pci_bus, PCI_DEVFN(slot, 4), 0xeee1, NULL);
249
250 /* Audio support */
251 vt82c686b_ac97_init(pci_bus, PCI_DEVFN(slot, 5));
252 vt82c686b_mc97_init(pci_bus, PCI_DEVFN(slot, 6));
051c190b 253}
051c190b
HC
254
255/* Network support */
29b358f9 256static void network_init (PCIBus *pci_bus)
051c190b
HC
257{
258 int i;
259
260 for(i = 0; i < nb_nics; i++) {
261 NICInfo *nd = &nd_table[i];
262 const char *default_devaddr = NULL;
263
264 if (i == 0 && (!nd->model || strcmp(nd->model, "rtl8139") == 0)) {
265 /* The fulong board has a RTL8139 card using PCI SLOT 7 */
266 default_devaddr = "07";
267 }
268
29b358f9 269 pci_nic_init_nofail(nd, pci_bus, "rtl8139", default_devaddr);
051c190b
HC
270 }
271}
272
3ef96221 273static void mips_fulong2e_init(MachineState *machine)
051c190b 274{
3ef96221
MA
275 const char *kernel_filename = machine->kernel_filename;
276 const char *kernel_cmdline = machine->kernel_cmdline;
277 const char *initrd_filename = machine->initrd_filename;
051c190b 278 char *filename;
13faf2a7
AK
279 MemoryRegion *address_space_mem = get_system_memory();
280 MemoryRegion *ram = g_new(MemoryRegion, 1);
281 MemoryRegion *bios = g_new(MemoryRegion, 1);
fb1b0fcc 282 ram_addr_t ram_size = machine->ram_size;
093209cd 283 long bios_size;
fb1b0fcc
BZ
284 uint8_t *spd_data;
285 Error *err = NULL;
051c190b 286 int64_t kernel_entry;
051c190b 287 PCIBus *pci_bus;
48a18b3c 288 ISABus *isa_bus;
a5c82852 289 I2CBus *smbus;
f0f80366 290 MIPSCPU *cpu;
61c56c8c 291 CPUMIPSState *env;
ff243cff 292 DeviceState *dev;
051c190b
HC
293
294 /* init CPUs */
e5207b76 295 cpu = MIPS_CPU(cpu_create(machine->cpu_type));
f0f80366 296 env = &cpu->env;
051c190b 297
800cf598 298 qemu_register_reset(main_cpu_reset, cpu);
051c190b 299
fb1b0fcc 300 /* TODO: support more than 256M RAM as highmem */
be01029e 301 ram_size = 256 * MiB;
051c190b 302
051c190b 303 /* allocate RAM */
6a926fbc 304 memory_region_allocate_system_memory(ram, NULL, "fulong2e.ram", ram_size);
be9f6d11 305 memory_region_init_ram(bios, NULL, "fulong2e.bios", BIOS_SIZE,
f8ed85ac 306 &error_fatal);
13faf2a7 307 memory_region_set_readonly(bios, true);
051c190b 308
13faf2a7
AK
309 memory_region_add_subregion(address_space_mem, 0, ram);
310 memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
051c190b
HC
311
312 /* We do not support flash operation, just loading pmon.bin as raw BIOS.
313 * Please use -L to set the BIOS path and -bios to set bios name. */
314
315 if (kernel_filename) {
316 loaderparams.ram_size = ram_size;
317 loaderparams.kernel_filename = kernel_filename;
318 loaderparams.kernel_cmdline = kernel_cmdline;
319 loaderparams.initrd_filename = initrd_filename;
320 kernel_entry = load_kernel (env);
13faf2a7 321 write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
051c190b 322 } else {
33dd2983
AJ
323 if (bios_name == NULL) {
324 bios_name = FULONG_BIOSNAME;
051c190b
HC
325 }
326 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
327 if (filename) {
328 bios_size = load_image_targphys(filename, 0x1fc00000LL,
329 BIOS_SIZE);
7267c094 330 g_free(filename);
051c190b
HC
331 } else {
332 bios_size = -1;
333 }
334
4a7ed999
AF
335 if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
336 !kernel_filename && !qtest_enabled()) {
2e985fe0
AJ
337 error_report("Could not load MIPS bios '%s'", bios_name);
338 exit(1);
33dd2983 339 }
051c190b
HC
340 }
341
342 /* Init internal devices */
5a975d43
PB
343 cpu_mips_irq_init_cpu(cpu);
344 cpu_mips_clock_init(cpu);
051c190b 345
051c190b
HC
346 /* North bridge, Bonito --> IP2 */
347 pci_bus = bonito_init((qemu_irq *)&(env->irq[2]));
348
5c961c3f
PMD
349 /* South bridge -> IP5 */
350 vt82c686b_southbridge_init(pci_bus, FULONG2E_VIA_SLOT, env->irq[5],
351 &smbus, &isa_bus);
051c190b 352
ff243cff 353 /* GPU */
78c37d88
PB
354 if (vga_interface_type != VGA_NONE) {
355 dev = DEVICE(pci_create(pci_bus, -1, "ati-vga"));
356 qdev_prop_set_uint32(dev, "vgamem_mb", 16);
357 qdev_prop_set_uint16(dev, "x-device-id", 0x5159);
358 qdev_init_nofail(dev);
359 }
ff243cff 360
fb1b0fcc
BZ
361 /* Populate SPD eeprom data */
362 spd_data = spd_data_generate(DDR, ram_size, &err);
363 if (err) {
364 warn_report_err(err);
365 }
366 if (spd_data) {
367 smbus_eeprom_init_one(smbus, 0x50, spd_data);
368 }
051c190b 369
6c646a11 370 mc146818_rtc_init(isa_bus, 2000, NULL);
051c190b 371
5c961c3f 372 /* Network card: RTL8139D */
29b358f9 373 network_init(pci_bus);
051c190b
HC
374}
375
e264d29d 376static void mips_fulong2e_machine_init(MachineClass *mc)
051c190b 377{
e264d29d
EH
378 mc->desc = "Fulong 2e mini pc";
379 mc->init = mips_fulong2e_init;
2059839b 380 mc->block_default_type = IF_IDE;
e5207b76 381 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("Loongson-2E");
fb1b0fcc 382 mc->default_ram_size = 256 * MiB;
051c190b
HC
383}
384
e264d29d 385DEFINE_MACHINE("fulong2e", mips_fulong2e_machine_init)
This page took 0.646661 seconds and 4 git commands to generate.