]>
Commit | Line | Data |
---|---|---|
1cd1031d JS |
1 | /* |
2 | * AHCI test cases | |
3 | * | |
4 | * Copyright (c) 2014 John Snow <[email protected]> | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
25 | #include <stdint.h> | |
26 | #include <string.h> | |
27 | #include <stdio.h> | |
8840a843 | 28 | #include <getopt.h> |
1cd1031d JS |
29 | #include <glib.h> |
30 | ||
31 | #include "libqtest.h" | |
90e5add6 | 32 | #include "libqos/libqos-pc.h" |
90fc5e09 | 33 | #include "libqos/ahci.h" |
1cd1031d | 34 | #include "libqos/pci-pc.h" |
1cd1031d JS |
35 | |
36 | #include "qemu-common.h" | |
37 | #include "qemu/host-utils.h" | |
38 | ||
39 | #include "hw/pci/pci_ids.h" | |
40 | #include "hw/pci/pci_regs.h" | |
41 | ||
122fdf2d JS |
42 | /* Test-specific defines -- in MiB */ |
43 | #define TEST_IMAGE_SIZE_MB (200 * 1024) | |
727be1a7 JS |
44 | #define TEST_IMAGE_SECTORS ((TEST_IMAGE_SIZE_MB / AHCI_SECTOR_SIZE) \ |
45 | * 1024 * 1024) | |
1cd1031d | 46 | |
1cd1031d | 47 | /*** Globals ***/ |
1cd1031d | 48 | static char tmp_path[] = "/tmp/qtest.XXXXXX"; |
cf5aa89e | 49 | static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX"; |
6d9e7295 | 50 | static char mig_socket[] = "/tmp/qtest-migration.XXXXXX"; |
8840a843 | 51 | static bool ahci_pedantic; |
8840a843 | 52 | |
1cd1031d | 53 | /*** Function Declarations ***/ |
8d5eeced | 54 | static void ahci_test_port_spec(AHCIQState *ahci, uint8_t port); |
6100ddb0 JS |
55 | static void ahci_test_pci_spec(AHCIQState *ahci); |
56 | static void ahci_test_pci_caps(AHCIQState *ahci, uint16_t header, | |
8840a843 | 57 | uint8_t offset); |
6100ddb0 JS |
58 | static void ahci_test_satacap(AHCIQState *ahci, uint8_t offset); |
59 | static void ahci_test_msicap(AHCIQState *ahci, uint8_t offset); | |
60 | static void ahci_test_pmcap(AHCIQState *ahci, uint8_t offset); | |
1cd1031d JS |
61 | |
62 | /*** Utilities ***/ | |
63 | ||
0fa781e3 JS |
64 | static void string_bswap16(uint16_t *s, size_t bytes) |
65 | { | |
66 | g_assert_cmphex((bytes & 1), ==, 0); | |
67 | bytes /= 2; | |
68 | ||
69 | while (bytes--) { | |
70 | *s = bswap16(*s); | |
71 | s++; | |
72 | } | |
73 | } | |
74 | ||
278128ab JS |
75 | /** |
76 | * Verify that the transfer did not corrupt our state at all. | |
77 | */ | |
78 | static void verify_state(AHCIQState *ahci) | |
79 | { | |
80 | int i, j; | |
81 | uint32_t ahci_fingerprint; | |
82 | uint64_t hba_base; | |
83 | uint64_t hba_stored; | |
84 | AHCICommandHeader cmd; | |
85 | ||
86 | ahci_fingerprint = qpci_config_readl(ahci->dev, PCI_VENDOR_ID); | |
87 | g_assert_cmphex(ahci_fingerprint, ==, ahci->fingerprint); | |
88 | ||
89 | /* If we haven't initialized, this is as much as can be validated. */ | |
90 | if (!ahci->hba_base) { | |
91 | return; | |
92 | } | |
93 | ||
94 | hba_base = (uint64_t)qpci_config_readl(ahci->dev, PCI_BASE_ADDRESS_5); | |
95 | hba_stored = (uint64_t)(uintptr_t)ahci->hba_base; | |
96 | g_assert_cmphex(hba_base, ==, hba_stored); | |
97 | ||
98 | g_assert_cmphex(ahci_rreg(ahci, AHCI_CAP), ==, ahci->cap); | |
99 | g_assert_cmphex(ahci_rreg(ahci, AHCI_CAP2), ==, ahci->cap2); | |
100 | ||
101 | for (i = 0; i < 32; i++) { | |
102 | g_assert_cmphex(ahci_px_rreg(ahci, i, AHCI_PX_FB), ==, | |
103 | ahci->port[i].fb); | |
104 | g_assert_cmphex(ahci_px_rreg(ahci, i, AHCI_PX_CLB), ==, | |
105 | ahci->port[i].clb); | |
106 | for (j = 0; j < 32; j++) { | |
107 | ahci_get_command_header(ahci, i, j, &cmd); | |
108 | g_assert_cmphex(cmd.prdtl, ==, ahci->port[i].prdtl[j]); | |
109 | g_assert_cmphex(cmd.ctba, ==, ahci->port[i].ctba[j]); | |
110 | } | |
111 | } | |
112 | } | |
113 | ||
114 | static void ahci_migrate(AHCIQState *from, AHCIQState *to, const char *uri) | |
115 | { | |
116 | QOSState *tmp = to->parent; | |
117 | QPCIDevice *dev = to->dev; | |
6d9e7295 JS |
118 | char *uri_local = NULL; |
119 | ||
278128ab | 120 | if (uri == NULL) { |
6d9e7295 JS |
121 | uri_local = g_strdup_printf("%s%s", "unix:", mig_socket); |
122 | uri = uri_local; | |
278128ab JS |
123 | } |
124 | ||
125 | /* context will be 'to' after completion. */ | |
126 | migrate(from->parent, to->parent, uri); | |
127 | ||
128 | /* We'd like for the AHCIState objects to still point | |
129 | * to information specific to its specific parent | |
130 | * instance, but otherwise just inherit the new data. */ | |
131 | memcpy(to, from, sizeof(AHCIQState)); | |
132 | to->parent = tmp; | |
133 | to->dev = dev; | |
134 | ||
135 | tmp = from->parent; | |
136 | dev = from->dev; | |
137 | memset(from, 0x00, sizeof(AHCIQState)); | |
138 | from->parent = tmp; | |
139 | from->dev = dev; | |
140 | ||
141 | verify_state(to); | |
6d9e7295 | 142 | g_free(uri_local); |
278128ab JS |
143 | } |
144 | ||
1cd1031d JS |
145 | /*** Test Setup & Teardown ***/ |
146 | ||
147 | /** | |
dd0029c0 | 148 | * Start a Q35 machine and bookmark a handle to the AHCI device. |
1cd1031d | 149 | */ |
debaaa11 | 150 | static AHCIQState *ahci_vboot(const char *cli, va_list ap) |
1cd1031d | 151 | { |
dd0029c0 | 152 | AHCIQState *s; |
1cd1031d | 153 | |
dd0029c0 | 154 | s = g_malloc0(sizeof(AHCIQState)); |
debaaa11 | 155 | s->parent = qtest_pc_vboot(cli, ap); |
259342d3 | 156 | alloc_set_flags(s->parent->alloc, ALLOC_LEAK_ASSERT); |
1cd1031d | 157 | |
dd0029c0 | 158 | /* Verify that we have an AHCI device present. */ |
8d5eeced | 159 | s->dev = get_ahci_device(&s->fingerprint); |
1cd1031d | 160 | |
dd0029c0 | 161 | return s; |
1cd1031d JS |
162 | } |
163 | ||
debaaa11 JS |
164 | /** |
165 | * Start a Q35 machine and bookmark a handle to the AHCI device. | |
166 | */ | |
167 | static AHCIQState *ahci_boot(const char *cli, ...) | |
168 | { | |
169 | AHCIQState *s; | |
170 | va_list ap; | |
171 | ||
172 | if (cli) { | |
173 | va_start(ap, cli); | |
174 | s = ahci_vboot(cli, ap); | |
175 | va_end(ap); | |
176 | } else { | |
177 | cli = "-drive if=none,id=drive0,file=%s,cache=writeback,serial=%s" | |
178 | ",format=qcow2" | |
179 | " -M q35 " | |
180 | "-device ide-hd,drive=drive0 " | |
181 | "-global ide-hd.ver=%s"; | |
182 | s = ahci_boot(cli, tmp_path, "testdisk", "version"); | |
183 | } | |
184 | ||
185 | return s; | |
186 | } | |
187 | ||
1cd1031d JS |
188 | /** |
189 | * Clean up the PCI device, then terminate the QEMU instance. | |
190 | */ | |
dd0029c0 | 191 | static void ahci_shutdown(AHCIQState *ahci) |
1cd1031d | 192 | { |
dd0029c0 | 193 | QOSState *qs = ahci->parent; |
278128ab JS |
194 | |
195 | set_context(qs); | |
259342d3 | 196 | ahci_clean_mem(ahci); |
dd0029c0 JS |
197 | free_ahci_device(ahci->dev); |
198 | g_free(ahci); | |
199 | qtest_shutdown(qs); | |
1cd1031d JS |
200 | } |
201 | ||
d63b4017 JS |
202 | /** |
203 | * Boot and fully enable the HBA device. | |
204 | * @see ahci_boot, ahci_pci_enable and ahci_hba_enable. | |
205 | */ | |
debaaa11 | 206 | static AHCIQState *ahci_boot_and_enable(const char *cli, ...) |
d63b4017 JS |
207 | { |
208 | AHCIQState *ahci; | |
debaaa11 | 209 | va_list ap; |
34475239 JS |
210 | uint16_t buff[256]; |
211 | uint8_t port; | |
debaaa11 JS |
212 | |
213 | if (cli) { | |
214 | va_start(ap, cli); | |
215 | ahci = ahci_vboot(cli, ap); | |
216 | va_end(ap); | |
217 | } else { | |
218 | ahci = ahci_boot(NULL); | |
219 | } | |
d63b4017 JS |
220 | |
221 | ahci_pci_enable(ahci); | |
222 | ahci_hba_enable(ahci); | |
34475239 JS |
223 | /* Initialize test device */ |
224 | port = ahci_port_select(ahci); | |
225 | ahci_port_clear(ahci, port); | |
226 | ahci_io(ahci, port, CMD_IDENTIFY, &buff, sizeof(buff), 0); | |
d63b4017 JS |
227 | |
228 | return ahci; | |
229 | } | |
230 | ||
8840a843 JS |
231 | /*** Specification Adherence Tests ***/ |
232 | ||
233 | /** | |
234 | * Implementation for test_pci_spec. Ensures PCI configuration space is sane. | |
235 | */ | |
6100ddb0 | 236 | static void ahci_test_pci_spec(AHCIQState *ahci) |
8840a843 JS |
237 | { |
238 | uint8_t datab; | |
239 | uint16_t data; | |
240 | uint32_t datal; | |
241 | ||
242 | /* Most of these bits should start cleared until we turn them on. */ | |
6100ddb0 | 243 | data = qpci_config_readw(ahci->dev, PCI_COMMAND); |
8840a843 JS |
244 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_MEMORY); |
245 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_MASTER); | |
246 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_SPECIAL); /* Reserved */ | |
247 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_VGA_PALETTE); /* Reserved */ | |
248 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_PARITY); | |
249 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_WAIT); /* Reserved */ | |
250 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_SERR); | |
251 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_FAST_BACK); | |
252 | ASSERT_BIT_CLEAR(data, PCI_COMMAND_INTX_DISABLE); | |
253 | ASSERT_BIT_CLEAR(data, 0xF800); /* Reserved */ | |
254 | ||
6100ddb0 | 255 | data = qpci_config_readw(ahci->dev, PCI_STATUS); |
8840a843 JS |
256 | ASSERT_BIT_CLEAR(data, 0x01 | 0x02 | 0x04); /* Reserved */ |
257 | ASSERT_BIT_CLEAR(data, PCI_STATUS_INTERRUPT); | |
258 | ASSERT_BIT_SET(data, PCI_STATUS_CAP_LIST); /* must be set */ | |
259 | ASSERT_BIT_CLEAR(data, PCI_STATUS_UDF); /* Reserved */ | |
260 | ASSERT_BIT_CLEAR(data, PCI_STATUS_PARITY); | |
261 | ASSERT_BIT_CLEAR(data, PCI_STATUS_SIG_TARGET_ABORT); | |
262 | ASSERT_BIT_CLEAR(data, PCI_STATUS_REC_TARGET_ABORT); | |
263 | ASSERT_BIT_CLEAR(data, PCI_STATUS_REC_MASTER_ABORT); | |
264 | ASSERT_BIT_CLEAR(data, PCI_STATUS_SIG_SYSTEM_ERROR); | |
265 | ASSERT_BIT_CLEAR(data, PCI_STATUS_DETECTED_PARITY); | |
266 | ||
267 | /* RID occupies the low byte, CCs occupy the high three. */ | |
6100ddb0 | 268 | datal = qpci_config_readl(ahci->dev, PCI_CLASS_REVISION); |
8840a843 JS |
269 | if (ahci_pedantic) { |
270 | /* AHCI 1.3 specifies that at-boot, the RID should reset to 0x00, | |
271 | * Though in practice this is likely seldom true. */ | |
272 | ASSERT_BIT_CLEAR(datal, 0xFF); | |
273 | } | |
274 | ||
275 | /* BCC *must* equal 0x01. */ | |
276 | g_assert_cmphex(PCI_BCC(datal), ==, 0x01); | |
277 | if (PCI_SCC(datal) == 0x01) { | |
278 | /* IDE */ | |
279 | ASSERT_BIT_SET(0x80000000, datal); | |
280 | ASSERT_BIT_CLEAR(0x60000000, datal); | |
281 | } else if (PCI_SCC(datal) == 0x04) { | |
282 | /* RAID */ | |
283 | g_assert_cmphex(PCI_PI(datal), ==, 0); | |
284 | } else if (PCI_SCC(datal) == 0x06) { | |
285 | /* AHCI */ | |
286 | g_assert_cmphex(PCI_PI(datal), ==, 0x01); | |
287 | } else { | |
288 | g_assert_not_reached(); | |
289 | } | |
290 | ||
6100ddb0 | 291 | datab = qpci_config_readb(ahci->dev, PCI_CACHE_LINE_SIZE); |
8840a843 JS |
292 | g_assert_cmphex(datab, ==, 0); |
293 | ||
6100ddb0 | 294 | datab = qpci_config_readb(ahci->dev, PCI_LATENCY_TIMER); |
8840a843 JS |
295 | g_assert_cmphex(datab, ==, 0); |
296 | ||
297 | /* Only the bottom 7 bits must be off. */ | |
6100ddb0 | 298 | datab = qpci_config_readb(ahci->dev, PCI_HEADER_TYPE); |
8840a843 JS |
299 | ASSERT_BIT_CLEAR(datab, 0x7F); |
300 | ||
301 | /* BIST is optional, but the low 7 bits must always start off regardless. */ | |
6100ddb0 | 302 | datab = qpci_config_readb(ahci->dev, PCI_BIST); |
8840a843 JS |
303 | ASSERT_BIT_CLEAR(datab, 0x7F); |
304 | ||
305 | /* BARS 0-4 do not have a boot spec, but ABAR/BAR5 must be clean. */ | |
6100ddb0 | 306 | datal = qpci_config_readl(ahci->dev, PCI_BASE_ADDRESS_5); |
8840a843 JS |
307 | g_assert_cmphex(datal, ==, 0); |
308 | ||
6100ddb0 JS |
309 | qpci_config_writel(ahci->dev, PCI_BASE_ADDRESS_5, 0xFFFFFFFF); |
310 | datal = qpci_config_readl(ahci->dev, PCI_BASE_ADDRESS_5); | |
8840a843 JS |
311 | /* ABAR must be 32-bit, memory mapped, non-prefetchable and |
312 | * must be >= 512 bytes. To that end, bits 0-8 must be off. */ | |
313 | ASSERT_BIT_CLEAR(datal, 0xFF); | |
314 | ||
315 | /* Capability list MUST be present, */ | |
6100ddb0 | 316 | datal = qpci_config_readl(ahci->dev, PCI_CAPABILITY_LIST); |
8840a843 JS |
317 | /* But these bits are reserved. */ |
318 | ASSERT_BIT_CLEAR(datal, ~0xFF); | |
319 | g_assert_cmphex(datal, !=, 0); | |
320 | ||
321 | /* Check specification adherence for capability extenstions. */ | |
6100ddb0 | 322 | data = qpci_config_readw(ahci->dev, datal); |
8840a843 | 323 | |
8d5eeced | 324 | switch (ahci->fingerprint) { |
8840a843 JS |
325 | case AHCI_INTEL_ICH9: |
326 | /* Intel ICH9 Family Datasheet 14.1.19 p.550 */ | |
327 | g_assert_cmphex((data & 0xFF), ==, PCI_CAP_ID_MSI); | |
328 | break; | |
329 | default: | |
330 | /* AHCI 1.3, Section 2.1.14 -- CAP must point to PMCAP. */ | |
331 | g_assert_cmphex((data & 0xFF), ==, PCI_CAP_ID_PM); | |
332 | } | |
333 | ||
334 | ahci_test_pci_caps(ahci, data, (uint8_t)datal); | |
335 | ||
336 | /* Reserved. */ | |
6100ddb0 | 337 | datal = qpci_config_readl(ahci->dev, PCI_CAPABILITY_LIST + 4); |
8840a843 JS |
338 | g_assert_cmphex(datal, ==, 0); |
339 | ||
340 | /* IPIN might vary, but ILINE must be off. */ | |
6100ddb0 | 341 | datab = qpci_config_readb(ahci->dev, PCI_INTERRUPT_LINE); |
8840a843 JS |
342 | g_assert_cmphex(datab, ==, 0); |
343 | } | |
344 | ||
345 | /** | |
346 | * Test PCI capabilities for AHCI specification adherence. | |
347 | */ | |
6100ddb0 | 348 | static void ahci_test_pci_caps(AHCIQState *ahci, uint16_t header, |
8840a843 JS |
349 | uint8_t offset) |
350 | { | |
351 | uint8_t cid = header & 0xFF; | |
352 | uint8_t next = header >> 8; | |
353 | ||
354 | g_test_message("CID: %02x; next: %02x", cid, next); | |
355 | ||
356 | switch (cid) { | |
357 | case PCI_CAP_ID_PM: | |
358 | ahci_test_pmcap(ahci, offset); | |
359 | break; | |
360 | case PCI_CAP_ID_MSI: | |
361 | ahci_test_msicap(ahci, offset); | |
362 | break; | |
363 | case PCI_CAP_ID_SATA: | |
364 | ahci_test_satacap(ahci, offset); | |
365 | break; | |
366 | ||
367 | default: | |
368 | g_test_message("Unknown CAP 0x%02x", cid); | |
369 | } | |
370 | ||
371 | if (next) { | |
6100ddb0 | 372 | ahci_test_pci_caps(ahci, qpci_config_readw(ahci->dev, next), next); |
8840a843 JS |
373 | } |
374 | } | |
375 | ||
376 | /** | |
377 | * Test SATA PCI capabilitity for AHCI specification adherence. | |
378 | */ | |
6100ddb0 | 379 | static void ahci_test_satacap(AHCIQState *ahci, uint8_t offset) |
8840a843 JS |
380 | { |
381 | uint16_t dataw; | |
382 | uint32_t datal; | |
383 | ||
384 | g_test_message("Verifying SATACAP"); | |
385 | ||
386 | /* Assert that the SATACAP version is 1.0, And reserved bits are empty. */ | |
6100ddb0 | 387 | dataw = qpci_config_readw(ahci->dev, offset + 2); |
8840a843 JS |
388 | g_assert_cmphex(dataw, ==, 0x10); |
389 | ||
390 | /* Grab the SATACR1 register. */ | |
6100ddb0 | 391 | datal = qpci_config_readw(ahci->dev, offset + 4); |
8840a843 JS |
392 | |
393 | switch (datal & 0x0F) { | |
394 | case 0x04: /* BAR0 */ | |
395 | case 0x05: /* BAR1 */ | |
396 | case 0x06: | |
397 | case 0x07: | |
398 | case 0x08: | |
399 | case 0x09: /* BAR5 */ | |
400 | case 0x0F: /* Immediately following SATACR1 in PCI config space. */ | |
401 | break; | |
402 | default: | |
403 | /* Invalid BARLOC for the Index Data Pair. */ | |
404 | g_assert_not_reached(); | |
405 | } | |
406 | ||
407 | /* Reserved. */ | |
408 | g_assert_cmphex((datal >> 24), ==, 0x00); | |
409 | } | |
410 | ||
411 | /** | |
412 | * Test MSI PCI capability for AHCI specification adherence. | |
413 | */ | |
6100ddb0 | 414 | static void ahci_test_msicap(AHCIQState *ahci, uint8_t offset) |
8840a843 JS |
415 | { |
416 | uint16_t dataw; | |
417 | uint32_t datal; | |
418 | ||
419 | g_test_message("Verifying MSICAP"); | |
420 | ||
6100ddb0 | 421 | dataw = qpci_config_readw(ahci->dev, offset + PCI_MSI_FLAGS); |
8840a843 JS |
422 | ASSERT_BIT_CLEAR(dataw, PCI_MSI_FLAGS_ENABLE); |
423 | ASSERT_BIT_CLEAR(dataw, PCI_MSI_FLAGS_QSIZE); | |
424 | ASSERT_BIT_CLEAR(dataw, PCI_MSI_FLAGS_RESERVED); | |
425 | ||
6100ddb0 | 426 | datal = qpci_config_readl(ahci->dev, offset + PCI_MSI_ADDRESS_LO); |
8840a843 JS |
427 | g_assert_cmphex(datal, ==, 0); |
428 | ||
429 | if (dataw & PCI_MSI_FLAGS_64BIT) { | |
430 | g_test_message("MSICAP is 64bit"); | |
6100ddb0 | 431 | datal = qpci_config_readl(ahci->dev, offset + PCI_MSI_ADDRESS_HI); |
8840a843 | 432 | g_assert_cmphex(datal, ==, 0); |
6100ddb0 | 433 | dataw = qpci_config_readw(ahci->dev, offset + PCI_MSI_DATA_64); |
8840a843 JS |
434 | g_assert_cmphex(dataw, ==, 0); |
435 | } else { | |
436 | g_test_message("MSICAP is 32bit"); | |
6100ddb0 | 437 | dataw = qpci_config_readw(ahci->dev, offset + PCI_MSI_DATA_32); |
8840a843 JS |
438 | g_assert_cmphex(dataw, ==, 0); |
439 | } | |
440 | } | |
441 | ||
442 | /** | |
443 | * Test Power Management PCI capability for AHCI specification adherence. | |
444 | */ | |
6100ddb0 | 445 | static void ahci_test_pmcap(AHCIQState *ahci, uint8_t offset) |
8840a843 JS |
446 | { |
447 | uint16_t dataw; | |
448 | ||
449 | g_test_message("Verifying PMCAP"); | |
450 | ||
6100ddb0 | 451 | dataw = qpci_config_readw(ahci->dev, offset + PCI_PM_PMC); |
8840a843 JS |
452 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CAP_PME_CLOCK); |
453 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CAP_RESERVED); | |
454 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CAP_D1); | |
455 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CAP_D2); | |
456 | ||
6100ddb0 | 457 | dataw = qpci_config_readw(ahci->dev, offset + PCI_PM_CTRL); |
8840a843 JS |
458 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CTRL_STATE_MASK); |
459 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CTRL_RESERVED); | |
460 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CTRL_DATA_SEL_MASK); | |
461 | ASSERT_BIT_CLEAR(dataw, PCI_PM_CTRL_DATA_SCALE_MASK); | |
462 | } | |
463 | ||
6100ddb0 | 464 | static void ahci_test_hba_spec(AHCIQState *ahci) |
c2f3029f | 465 | { |
c2f3029f | 466 | unsigned i; |
8d5eeced | 467 | uint32_t reg; |
c2f3029f JS |
468 | uint32_t ports; |
469 | uint8_t nports_impl; | |
470 | uint8_t maxports; | |
471 | ||
6100ddb0 | 472 | g_assert(ahci != NULL); |
c2f3029f JS |
473 | |
474 | /* | |
475 | * Note that the AHCI spec does expect the BIOS to set up a few things: | |
476 | * CAP.SSS - Support for staggered spin-up (t/f) | |
477 | * CAP.SMPS - Support for mechanical presence switches (t/f) | |
478 | * PI - Ports Implemented (1-32) | |
479 | * PxCMD.HPCP - Hot Plug Capable Port | |
480 | * PxCMD.MPSP - Mechanical Presence Switch Present | |
481 | * PxCMD.CPD - Cold Presence Detection support | |
482 | * | |
483 | * Additional items are touched if CAP.SSS is on, see AHCI 10.1.1 p.97: | |
484 | * Foreach Port Implemented: | |
485 | * -PxCMD.ST, PxCMD.CR, PxCMD.FRE, PxCMD.FR, PxSCTL.DET are 0 | |
486 | * -PxCLB/U and PxFB/U are set to valid regions in memory | |
487 | * -PxSUD is set to 1. | |
488 | * -PxSSTS.DET is polled for presence; if detected, we continue: | |
489 | * -PxSERR is cleared with 1's. | |
490 | * -If PxTFD.STS.BSY, PxTFD.STS.DRQ, and PxTFD.STS.ERR are all zero, | |
491 | * the device is ready. | |
492 | */ | |
493 | ||
494 | /* 1 CAP - Capabilities Register */ | |
1a8bba4d | 495 | ahci->cap = ahci_rreg(ahci, AHCI_CAP); |
8d5eeced | 496 | ASSERT_BIT_CLEAR(ahci->cap, AHCI_CAP_RESERVED); |
c2f3029f JS |
497 | |
498 | /* 2 GHC - Global Host Control */ | |
1a8bba4d | 499 | reg = ahci_rreg(ahci, AHCI_GHC); |
c2f3029f JS |
500 | ASSERT_BIT_CLEAR(reg, AHCI_GHC_HR); |
501 | ASSERT_BIT_CLEAR(reg, AHCI_GHC_IE); | |
502 | ASSERT_BIT_CLEAR(reg, AHCI_GHC_MRSM); | |
8d5eeced | 503 | if (BITSET(ahci->cap, AHCI_CAP_SAM)) { |
c2f3029f JS |
504 | g_test_message("Supports AHCI-Only Mode: GHC_AE is Read-Only."); |
505 | ASSERT_BIT_SET(reg, AHCI_GHC_AE); | |
506 | } else { | |
507 | g_test_message("Supports AHCI/Legacy mix."); | |
508 | ASSERT_BIT_CLEAR(reg, AHCI_GHC_AE); | |
509 | } | |
510 | ||
511 | /* 3 IS - Interrupt Status */ | |
1a8bba4d | 512 | reg = ahci_rreg(ahci, AHCI_IS); |
c2f3029f JS |
513 | g_assert_cmphex(reg, ==, 0); |
514 | ||
515 | /* 4 PI - Ports Implemented */ | |
1a8bba4d | 516 | ports = ahci_rreg(ahci, AHCI_PI); |
c2f3029f JS |
517 | /* Ports Implemented must be non-zero. */ |
518 | g_assert_cmphex(ports, !=, 0); | |
519 | /* Ports Implemented must be <= Number of Ports. */ | |
520 | nports_impl = ctpopl(ports); | |
8d5eeced | 521 | g_assert_cmpuint(((AHCI_CAP_NP & ahci->cap) + 1), >=, nports_impl); |
c2f3029f | 522 | |
c2f3029f JS |
523 | /* Ports must be within the proper range. Given a mapping of SIZE, |
524 | * 256 bytes are used for global HBA control, and the rest is used | |
525 | * for ports data, at 0x80 bytes each. */ | |
8d5eeced JS |
526 | g_assert_cmphex(ahci->barsize, >, 0); |
527 | maxports = (ahci->barsize - HBA_DATA_REGION_SIZE) / HBA_PORT_DATA_SIZE; | |
c2f3029f JS |
528 | /* e.g, 30 ports for 4K of memory. (4096 - 256) / 128 = 30 */ |
529 | g_assert_cmphex((reg >> maxports), ==, 0); | |
530 | ||
531 | /* 5 AHCI Version */ | |
1a8bba4d | 532 | reg = ahci_rreg(ahci, AHCI_VS); |
c2f3029f JS |
533 | switch (reg) { |
534 | case AHCI_VERSION_0_95: | |
535 | case AHCI_VERSION_1_0: | |
536 | case AHCI_VERSION_1_1: | |
537 | case AHCI_VERSION_1_2: | |
538 | case AHCI_VERSION_1_3: | |
539 | break; | |
540 | default: | |
541 | g_assert_not_reached(); | |
542 | } | |
543 | ||
544 | /* 6 Command Completion Coalescing Control: depends on CAP.CCCS. */ | |
1a8bba4d | 545 | reg = ahci_rreg(ahci, AHCI_CCCCTL); |
8d5eeced | 546 | if (BITSET(ahci->cap, AHCI_CAP_CCCS)) { |
c2f3029f JS |
547 | ASSERT_BIT_CLEAR(reg, AHCI_CCCCTL_EN); |
548 | ASSERT_BIT_CLEAR(reg, AHCI_CCCCTL_RESERVED); | |
549 | ASSERT_BIT_SET(reg, AHCI_CCCCTL_CC); | |
550 | ASSERT_BIT_SET(reg, AHCI_CCCCTL_TV); | |
551 | } else { | |
552 | g_assert_cmphex(reg, ==, 0); | |
553 | } | |
554 | ||
555 | /* 7 CCC_PORTS */ | |
1a8bba4d | 556 | reg = ahci_rreg(ahci, AHCI_CCCPORTS); |
c2f3029f JS |
557 | /* Must be zeroes initially regardless of CAP.CCCS */ |
558 | g_assert_cmphex(reg, ==, 0); | |
559 | ||
560 | /* 8 EM_LOC */ | |
1a8bba4d | 561 | reg = ahci_rreg(ahci, AHCI_EMLOC); |
8d5eeced | 562 | if (BITCLR(ahci->cap, AHCI_CAP_EMS)) { |
c2f3029f JS |
563 | g_assert_cmphex(reg, ==, 0); |
564 | } | |
565 | ||
566 | /* 9 EM_CTL */ | |
1a8bba4d | 567 | reg = ahci_rreg(ahci, AHCI_EMCTL); |
8d5eeced | 568 | if (BITSET(ahci->cap, AHCI_CAP_EMS)) { |
c2f3029f JS |
569 | ASSERT_BIT_CLEAR(reg, AHCI_EMCTL_STSMR); |
570 | ASSERT_BIT_CLEAR(reg, AHCI_EMCTL_CTLTM); | |
571 | ASSERT_BIT_CLEAR(reg, AHCI_EMCTL_CTLRST); | |
572 | ASSERT_BIT_CLEAR(reg, AHCI_EMCTL_RESERVED); | |
573 | } else { | |
574 | g_assert_cmphex(reg, ==, 0); | |
575 | } | |
576 | ||
577 | /* 10 CAP2 -- Capabilities Extended */ | |
1a8bba4d | 578 | ahci->cap2 = ahci_rreg(ahci, AHCI_CAP2); |
8d5eeced | 579 | ASSERT_BIT_CLEAR(ahci->cap2, AHCI_CAP2_RESERVED); |
c2f3029f JS |
580 | |
581 | /* 11 BOHC -- Bios/OS Handoff Control */ | |
1a8bba4d | 582 | reg = ahci_rreg(ahci, AHCI_BOHC); |
c2f3029f JS |
583 | g_assert_cmphex(reg, ==, 0); |
584 | ||
585 | /* 12 -- 23: Reserved */ | |
586 | g_test_message("Verifying HBA reserved area is empty."); | |
587 | for (i = AHCI_RESERVED; i < AHCI_NVMHCI; ++i) { | |
1a8bba4d | 588 | reg = ahci_rreg(ahci, i); |
c2f3029f JS |
589 | g_assert_cmphex(reg, ==, 0); |
590 | } | |
591 | ||
592 | /* 24 -- 39: NVMHCI */ | |
8d5eeced | 593 | if (BITCLR(ahci->cap2, AHCI_CAP2_NVMP)) { |
c2f3029f JS |
594 | g_test_message("Verifying HBA/NVMHCI area is empty."); |
595 | for (i = AHCI_NVMHCI; i < AHCI_VENDOR; ++i) { | |
1a8bba4d | 596 | reg = ahci_rreg(ahci, i); |
c2f3029f JS |
597 | g_assert_cmphex(reg, ==, 0); |
598 | } | |
599 | } | |
600 | ||
601 | /* 40 -- 63: Vendor */ | |
602 | g_test_message("Verifying HBA/Vendor area is empty."); | |
603 | for (i = AHCI_VENDOR; i < AHCI_PORTS; ++i) { | |
1a8bba4d | 604 | reg = ahci_rreg(ahci, i); |
c2f3029f JS |
605 | g_assert_cmphex(reg, ==, 0); |
606 | } | |
607 | ||
608 | /* 64 -- XX: Port Space */ | |
c2f3029f JS |
609 | for (i = 0; ports || (i < maxports); ports >>= 1, ++i) { |
610 | if (BITSET(ports, 0x1)) { | |
611 | g_test_message("Testing port %u for spec", i); | |
8d5eeced | 612 | ahci_test_port_spec(ahci, i); |
c2f3029f JS |
613 | } else { |
614 | uint16_t j; | |
615 | uint16_t low = AHCI_PORTS + (32 * i); | |
616 | uint16_t high = AHCI_PORTS + (32 * (i + 1)); | |
617 | g_test_message("Asserting unimplemented port %u " | |
618 | "(reg [%u-%u]) is empty.", | |
619 | i, low, high - 1); | |
620 | for (j = low; j < high; ++j) { | |
1a8bba4d | 621 | reg = ahci_rreg(ahci, j); |
c2f3029f JS |
622 | g_assert_cmphex(reg, ==, 0); |
623 | } | |
624 | } | |
625 | } | |
626 | } | |
627 | ||
628 | /** | |
629 | * Test the memory space for one port for specification adherence. | |
630 | */ | |
8d5eeced | 631 | static void ahci_test_port_spec(AHCIQState *ahci, uint8_t port) |
c2f3029f JS |
632 | { |
633 | uint32_t reg; | |
634 | unsigned i; | |
635 | ||
636 | /* (0) CLB */ | |
1a8bba4d | 637 | reg = ahci_px_rreg(ahci, port, AHCI_PX_CLB); |
c2f3029f JS |
638 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CLB_RESERVED); |
639 | ||
640 | /* (1) CLBU */ | |
8d5eeced | 641 | if (BITCLR(ahci->cap, AHCI_CAP_S64A)) { |
1a8bba4d | 642 | reg = ahci_px_rreg(ahci, port, AHCI_PX_CLBU); |
c2f3029f JS |
643 | g_assert_cmphex(reg, ==, 0); |
644 | } | |
645 | ||
646 | /* (2) FB */ | |
1a8bba4d | 647 | reg = ahci_px_rreg(ahci, port, AHCI_PX_FB); |
c2f3029f JS |
648 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FB_RESERVED); |
649 | ||
650 | /* (3) FBU */ | |
8d5eeced | 651 | if (BITCLR(ahci->cap, AHCI_CAP_S64A)) { |
1a8bba4d | 652 | reg = ahci_px_rreg(ahci, port, AHCI_PX_FBU); |
c2f3029f JS |
653 | g_assert_cmphex(reg, ==, 0); |
654 | } | |
655 | ||
656 | /* (4) IS */ | |
1a8bba4d | 657 | reg = ahci_px_rreg(ahci, port, AHCI_PX_IS); |
c2f3029f JS |
658 | g_assert_cmphex(reg, ==, 0); |
659 | ||
660 | /* (5) IE */ | |
1a8bba4d | 661 | reg = ahci_px_rreg(ahci, port, AHCI_PX_IE); |
c2f3029f JS |
662 | g_assert_cmphex(reg, ==, 0); |
663 | ||
664 | /* (6) CMD */ | |
1a8bba4d | 665 | reg = ahci_px_rreg(ahci, port, AHCI_PX_CMD); |
c2f3029f JS |
666 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_FRE); |
667 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_RESERVED); | |
668 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_CCS); | |
669 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_FR); | |
670 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_CR); | |
671 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_PMA); /* And RW only if CAP.SPM */ | |
672 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_APSTE); /* RW only if CAP2.APST */ | |
673 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_ATAPI); | |
674 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_DLAE); | |
675 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_ALPE); /* RW only if CAP.SALP */ | |
676 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_ASP); /* RW only if CAP.SALP */ | |
677 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_ICC); | |
678 | /* If CPDetect support does not exist, CPState must be off. */ | |
679 | if (BITCLR(reg, AHCI_PX_CMD_CPD)) { | |
680 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_CPS); | |
681 | } | |
682 | /* If MPSPresence is not set, MPSState must be off. */ | |
683 | if (BITCLR(reg, AHCI_PX_CMD_MPSP)) { | |
684 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_MPSS); | |
685 | } | |
686 | /* If we do not support MPS, MPSS and MPSP must be off. */ | |
8d5eeced | 687 | if (BITCLR(ahci->cap, AHCI_CAP_SMPS)) { |
c2f3029f JS |
688 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_MPSS); |
689 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_MPSP); | |
690 | } | |
691 | /* If, via CPD or MPSP we detect a drive, HPCP must be on. */ | |
7e7d49d6 | 692 | if (BITANY(reg, AHCI_PX_CMD_CPD | AHCI_PX_CMD_MPSP)) { |
c2f3029f JS |
693 | ASSERT_BIT_SET(reg, AHCI_PX_CMD_HPCP); |
694 | } | |
695 | /* HPCP and ESP cannot both be active. */ | |
696 | g_assert(!BITSET(reg, AHCI_PX_CMD_HPCP | AHCI_PX_CMD_ESP)); | |
697 | /* If CAP.FBSS is not set, FBSCP must not be set. */ | |
8d5eeced | 698 | if (BITCLR(ahci->cap, AHCI_CAP_FBSS)) { |
c2f3029f JS |
699 | ASSERT_BIT_CLEAR(reg, AHCI_PX_CMD_FBSCP); |
700 | } | |
701 | ||
702 | /* (7) RESERVED */ | |
1a8bba4d | 703 | reg = ahci_px_rreg(ahci, port, AHCI_PX_RES1); |
c2f3029f JS |
704 | g_assert_cmphex(reg, ==, 0); |
705 | ||
706 | /* (8) TFD */ | |
1a8bba4d | 707 | reg = ahci_px_rreg(ahci, port, AHCI_PX_TFD); |
c2f3029f JS |
708 | /* At boot, prior to an FIS being received, the TFD register should be 0x7F, |
709 | * which breaks down as follows, as seen in AHCI 1.3 sec 3.3.8, p. 27. */ | |
710 | ASSERT_BIT_SET(reg, AHCI_PX_TFD_STS_ERR); | |
711 | ASSERT_BIT_SET(reg, AHCI_PX_TFD_STS_CS1); | |
712 | ASSERT_BIT_SET(reg, AHCI_PX_TFD_STS_DRQ); | |
713 | ASSERT_BIT_SET(reg, AHCI_PX_TFD_STS_CS2); | |
714 | ASSERT_BIT_CLEAR(reg, AHCI_PX_TFD_STS_BSY); | |
715 | ASSERT_BIT_CLEAR(reg, AHCI_PX_TFD_ERR); | |
716 | ASSERT_BIT_CLEAR(reg, AHCI_PX_TFD_RESERVED); | |
717 | ||
718 | /* (9) SIG */ | |
719 | /* Though AHCI specifies the boot value should be 0xFFFFFFFF, | |
720 | * Even when GHC.ST is zero, the AHCI HBA may receive the initial | |
721 | * D2H register FIS and update the signature asynchronously, | |
722 | * so we cannot expect a value here. AHCI 1.3, sec 3.3.9, pp 27-28 */ | |
723 | ||
724 | /* (10) SSTS / SCR0: SStatus */ | |
1a8bba4d | 725 | reg = ahci_px_rreg(ahci, port, AHCI_PX_SSTS); |
c2f3029f JS |
726 | ASSERT_BIT_CLEAR(reg, AHCI_PX_SSTS_RESERVED); |
727 | /* Even though the register should be 0 at boot, it is asynchronous and | |
728 | * prone to change, so we cannot test any well known value. */ | |
729 | ||
730 | /* (11) SCTL / SCR2: SControl */ | |
1a8bba4d | 731 | reg = ahci_px_rreg(ahci, port, AHCI_PX_SCTL); |
c2f3029f JS |
732 | g_assert_cmphex(reg, ==, 0); |
733 | ||
734 | /* (12) SERR / SCR1: SError */ | |
1a8bba4d | 735 | reg = ahci_px_rreg(ahci, port, AHCI_PX_SERR); |
c2f3029f JS |
736 | g_assert_cmphex(reg, ==, 0); |
737 | ||
738 | /* (13) SACT / SCR3: SActive */ | |
1a8bba4d | 739 | reg = ahci_px_rreg(ahci, port, AHCI_PX_SACT); |
c2f3029f JS |
740 | g_assert_cmphex(reg, ==, 0); |
741 | ||
742 | /* (14) CI */ | |
1a8bba4d | 743 | reg = ahci_px_rreg(ahci, port, AHCI_PX_CI); |
c2f3029f JS |
744 | g_assert_cmphex(reg, ==, 0); |
745 | ||
746 | /* (15) SNTF */ | |
1a8bba4d | 747 | reg = ahci_px_rreg(ahci, port, AHCI_PX_SNTF); |
c2f3029f JS |
748 | g_assert_cmphex(reg, ==, 0); |
749 | ||
750 | /* (16) FBS */ | |
1a8bba4d | 751 | reg = ahci_px_rreg(ahci, port, AHCI_PX_FBS); |
c2f3029f JS |
752 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_EN); |
753 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_DEC); | |
754 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_SDE); | |
755 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_DEV); | |
756 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_DWE); | |
757 | ASSERT_BIT_CLEAR(reg, AHCI_PX_FBS_RESERVED); | |
8d5eeced | 758 | if (BITSET(ahci->cap, AHCI_CAP_FBSS)) { |
c2f3029f JS |
759 | /* if Port-Multiplier FIS-based switching avail, ADO must >= 2 */ |
760 | g_assert((reg & AHCI_PX_FBS_ADO) >> ctzl(AHCI_PX_FBS_ADO) >= 2); | |
761 | } | |
762 | ||
763 | /* [17 -- 27] RESERVED */ | |
764 | for (i = AHCI_PX_RES2; i < AHCI_PX_VS; ++i) { | |
1a8bba4d | 765 | reg = ahci_px_rreg(ahci, port, i); |
c2f3029f JS |
766 | g_assert_cmphex(reg, ==, 0); |
767 | } | |
768 | ||
769 | /* [28 -- 31] Vendor-Specific */ | |
770 | for (i = AHCI_PX_VS; i < 32; ++i) { | |
1a8bba4d | 771 | reg = ahci_px_rreg(ahci, port, i); |
c2f3029f JS |
772 | if (reg) { |
773 | g_test_message("INFO: Vendor register %u non-empty", i); | |
774 | } | |
775 | } | |
776 | } | |
777 | ||
0fa781e3 JS |
778 | /** |
779 | * Utilizing an initialized AHCI HBA, issue an IDENTIFY command to the first | |
780 | * device we see, then read and check the response. | |
781 | */ | |
6100ddb0 | 782 | static void ahci_test_identify(AHCIQState *ahci) |
0fa781e3 | 783 | { |
0fa781e3 | 784 | uint16_t buff[256]; |
ae029620 | 785 | unsigned px; |
0fa781e3 | 786 | int rc; |
122482a3 | 787 | uint16_t sect_size; |
ae029620 | 788 | const size_t buffsize = 512; |
0fa781e3 JS |
789 | |
790 | g_assert(ahci != NULL); | |
0fa781e3 | 791 | |
ae029620 JS |
792 | /** |
793 | * This serves as a bit of a tutorial on AHCI device programming: | |
794 | * | |
795 | * (1) Create a data buffer for the IDENTIFY response to be sent to | |
796 | * (2) Create a Command Table buffer, where we will store the | |
797 | * command and PRDT (Physical Region Descriptor Table) | |
64a5a272 | 798 | * (3) Construct an FIS host-to-device command structure, and write it to |
ae029620 JS |
799 | * the top of the Command Table buffer. |
800 | * (4) Create one or more Physical Region Descriptors (PRDs) that describe | |
801 | * a location in memory where data may be stored/retrieved. | |
802 | * (5) Write these PRDTs to the bottom (offset 0x80) of the Command Table. | |
803 | * (6) Each AHCI port has up to 32 command slots. Each slot contains a | |
804 | * header that points to a Command Table buffer. Pick an unused slot | |
805 | * and update it to point to the Command Table we have built. | |
806 | * (7) Now: Command #n points to our Command Table, and our Command Table | |
807 | * contains the FIS (that describes our command) and the PRDTL, which | |
808 | * describes our buffer. | |
809 | * (8) We inform the HBA via PxCI (Command Issue) that the command in slot | |
810 | * #n is ready for processing. | |
0fa781e3 JS |
811 | */ |
812 | ||
813 | /* Pick the first implemented and running port */ | |
ae029620 JS |
814 | px = ahci_port_select(ahci); |
815 | g_test_message("Selected port %u for test", px); | |
0fa781e3 | 816 | |
e83fd96b | 817 | /* Clear out the FIS Receive area and any pending interrupts. */ |
ae029620 | 818 | ahci_port_clear(ahci, px); |
0fa781e3 | 819 | |
ae029620 | 820 | /* "Read" 512 bytes using CMD_IDENTIFY into the host buffer. */ |
727be1a7 | 821 | ahci_io(ahci, px, CMD_IDENTIFY, &buff, buffsize, 0); |
0fa781e3 JS |
822 | |
823 | /* Check serial number/version in the buffer */ | |
824 | /* NB: IDENTIFY strings are packed in 16bit little endian chunks. | |
825 | * Since we copy byte-for-byte in ahci-test, on both LE and BE, we need to | |
826 | * unchunk this data. By contrast, ide-test copies 2 bytes at a time, and | |
827 | * as a consequence, only needs to unchunk the data on LE machines. */ | |
828 | string_bswap16(&buff[10], 20); | |
829 | rc = memcmp(&buff[10], "testdisk ", 20); | |
830 | g_assert_cmphex(rc, ==, 0); | |
831 | ||
832 | string_bswap16(&buff[23], 8); | |
833 | rc = memcmp(&buff[23], "version ", 8); | |
834 | g_assert_cmphex(rc, ==, 0); | |
122482a3 JS |
835 | |
836 | sect_size = le16_to_cpu(*((uint16_t *)(&buff[5]))); | |
727be1a7 | 837 | g_assert_cmphex(sect_size, ==, AHCI_SECTOR_SIZE); |
0fa781e3 JS |
838 | } |
839 | ||
bda39dc2 | 840 | static void ahci_test_io_rw_simple(AHCIQState *ahci, unsigned bufsize, |
727be1a7 JS |
841 | uint64_t sector, uint8_t read_cmd, |
842 | uint8_t write_cmd) | |
81705ee4 JS |
843 | { |
844 | uint64_t ptr; | |
845 | uint8_t port; | |
81705ee4 JS |
846 | unsigned char *tx = g_malloc(bufsize); |
847 | unsigned char *rx = g_malloc0(bufsize); | |
848 | ||
849 | g_assert(ahci != NULL); | |
850 | ||
851 | /* Pick the first running port and clear it. */ | |
852 | port = ahci_port_select(ahci); | |
853 | ahci_port_clear(ahci, port); | |
854 | ||
855 | /*** Create pattern and transfer to guest ***/ | |
856 | /* Data buffer in the guest */ | |
857 | ptr = ahci_alloc(ahci, bufsize); | |
858 | g_assert(ptr); | |
859 | ||
d6c403ed | 860 | /* Write some indicative pattern to our buffer. */ |
54fced03 | 861 | generate_pattern(tx, bufsize, AHCI_SECTOR_SIZE); |
91d0374a | 862 | bufwrite(ptr, tx, bufsize); |
81705ee4 JS |
863 | |
864 | /* Write this buffer to disk, then read it back to the DMA buffer. */ | |
727be1a7 | 865 | ahci_guest_io(ahci, port, write_cmd, ptr, bufsize, sector); |
81705ee4 | 866 | qmemset(ptr, 0x00, bufsize); |
727be1a7 | 867 | ahci_guest_io(ahci, port, read_cmd, ptr, bufsize, sector); |
81705ee4 JS |
868 | |
869 | /*** Read back the Data ***/ | |
91d0374a | 870 | bufread(ptr, rx, bufsize); |
81705ee4 JS |
871 | g_assert_cmphex(memcmp(tx, rx, bufsize), ==, 0); |
872 | ||
873 | ahci_free(ahci, ptr); | |
874 | g_free(tx); | |
875 | g_free(rx); | |
876 | } | |
877 | ||
0d3e9d1f | 878 | static uint8_t ahci_test_nondata(AHCIQState *ahci, uint8_t ide_cmd) |
4e217074 | 879 | { |
0d3e9d1f | 880 | uint8_t port; |
4e217074 JS |
881 | AHCICommand *cmd; |
882 | ||
883 | /* Sanitize */ | |
0d3e9d1f JS |
884 | port = ahci_port_select(ahci); |
885 | ahci_port_clear(ahci, port); | |
4e217074 JS |
886 | |
887 | /* Issue Command */ | |
888 | cmd = ahci_command_create(ide_cmd); | |
0d3e9d1f | 889 | ahci_command_commit(ahci, cmd, port); |
4e217074 JS |
890 | ahci_command_issue(ahci, cmd); |
891 | ahci_command_verify(ahci, cmd); | |
892 | ahci_command_free(cmd); | |
0d3e9d1f JS |
893 | |
894 | return port; | |
4e217074 JS |
895 | } |
896 | ||
897 | static void ahci_test_flush(AHCIQState *ahci) | |
898 | { | |
899 | ahci_test_nondata(ahci, CMD_FLUSH_CACHE); | |
900 | } | |
901 | ||
0d3e9d1f JS |
902 | static void ahci_test_max(AHCIQState *ahci) |
903 | { | |
904 | RegD2HFIS *d2h = g_malloc0(0x20); | |
905 | uint64_t nsect; | |
906 | uint8_t port; | |
907 | uint8_t cmd; | |
908 | uint64_t config_sect = TEST_IMAGE_SECTORS - 1; | |
909 | ||
910 | if (config_sect > 0xFFFFFF) { | |
911 | cmd = CMD_READ_MAX_EXT; | |
912 | } else { | |
913 | cmd = CMD_READ_MAX; | |
914 | } | |
915 | ||
916 | port = ahci_test_nondata(ahci, cmd); | |
917 | memread(ahci->port[port].fb + 0x40, d2h, 0x20); | |
918 | nsect = (uint64_t)d2h->lba_hi[2] << 40 | | |
919 | (uint64_t)d2h->lba_hi[1] << 32 | | |
920 | (uint64_t)d2h->lba_hi[0] << 24 | | |
921 | (uint64_t)d2h->lba_lo[2] << 16 | | |
922 | (uint64_t)d2h->lba_lo[1] << 8 | | |
923 | (uint64_t)d2h->lba_lo[0]; | |
924 | ||
925 | g_assert_cmphex(nsect, ==, config_sect); | |
926 | g_free(d2h); | |
927 | } | |
928 | ||
4e217074 | 929 | |
1cd1031d JS |
930 | /******************************************************************************/ |
931 | /* Test Interfaces */ | |
932 | /******************************************************************************/ | |
933 | ||
934 | /** | |
935 | * Basic sanity test to boot a machine, find an AHCI device, and shutdown. | |
936 | */ | |
937 | static void test_sanity(void) | |
938 | { | |
dd0029c0 | 939 | AHCIQState *ahci; |
debaaa11 | 940 | ahci = ahci_boot(NULL); |
1cd1031d JS |
941 | ahci_shutdown(ahci); |
942 | } | |
943 | ||
8840a843 JS |
944 | /** |
945 | * Ensure that the PCI configuration space for the AHCI device is in-line with | |
946 | * the AHCI 1.3 specification for initial values. | |
947 | */ | |
948 | static void test_pci_spec(void) | |
949 | { | |
dd0029c0 | 950 | AHCIQState *ahci; |
debaaa11 | 951 | ahci = ahci_boot(NULL); |
6100ddb0 | 952 | ahci_test_pci_spec(ahci); |
8840a843 JS |
953 | ahci_shutdown(ahci); |
954 | } | |
955 | ||
96d6d3ba JS |
956 | /** |
957 | * Engage the PCI AHCI device and sanity check the response. | |
958 | * Perform additional PCI config space bringup for the HBA. | |
959 | */ | |
960 | static void test_pci_enable(void) | |
961 | { | |
dd0029c0 | 962 | AHCIQState *ahci; |
debaaa11 | 963 | ahci = ahci_boot(NULL); |
6100ddb0 | 964 | ahci_pci_enable(ahci); |
96d6d3ba JS |
965 | ahci_shutdown(ahci); |
966 | } | |
967 | ||
c2f3029f JS |
968 | /** |
969 | * Investigate the memory mapped regions of the HBA, | |
970 | * and test them for AHCI specification adherence. | |
971 | */ | |
972 | static void test_hba_spec(void) | |
973 | { | |
dd0029c0 | 974 | AHCIQState *ahci; |
c2f3029f | 975 | |
debaaa11 | 976 | ahci = ahci_boot(NULL); |
6100ddb0 JS |
977 | ahci_pci_enable(ahci); |
978 | ahci_test_hba_spec(ahci); | |
c2f3029f JS |
979 | ahci_shutdown(ahci); |
980 | } | |
981 | ||
dbc180e5 JS |
982 | /** |
983 | * Engage the HBA functionality of the AHCI PCI device, | |
984 | * and bring it into a functional idle state. | |
985 | */ | |
986 | static void test_hba_enable(void) | |
987 | { | |
dd0029c0 | 988 | AHCIQState *ahci; |
dbc180e5 | 989 | |
debaaa11 | 990 | ahci = ahci_boot(NULL); |
6100ddb0 JS |
991 | ahci_pci_enable(ahci); |
992 | ahci_hba_enable(ahci); | |
dbc180e5 JS |
993 | ahci_shutdown(ahci); |
994 | } | |
995 | ||
0fa781e3 JS |
996 | /** |
997 | * Bring up the device and issue an IDENTIFY command. | |
998 | * Inspect the state of the HBA device and the data returned. | |
999 | */ | |
1000 | static void test_identify(void) | |
1001 | { | |
dd0029c0 | 1002 | AHCIQState *ahci; |
0fa781e3 | 1003 | |
debaaa11 | 1004 | ahci = ahci_boot_and_enable(NULL); |
6100ddb0 | 1005 | ahci_test_identify(ahci); |
0fa781e3 JS |
1006 | ahci_shutdown(ahci); |
1007 | } | |
1008 | ||
e0c59cc7 JS |
1009 | /** |
1010 | * Fragmented DMA test: Perform a standard 4K DMA read/write | |
1011 | * test, but make sure the physical regions are fragmented to | |
1012 | * be very small, each just 32 bytes, to see how AHCI performs | |
1013 | * with chunks defined to be much less than a sector. | |
1014 | */ | |
1015 | static void test_dma_fragmented(void) | |
1016 | { | |
1017 | AHCIQState *ahci; | |
1018 | AHCICommand *cmd; | |
1019 | uint8_t px; | |
1020 | size_t bufsize = 4096; | |
1021 | unsigned char *tx = g_malloc(bufsize); | |
1022 | unsigned char *rx = g_malloc0(bufsize); | |
e0c59cc7 JS |
1023 | uint64_t ptr; |
1024 | ||
debaaa11 | 1025 | ahci = ahci_boot_and_enable(NULL); |
e0c59cc7 JS |
1026 | px = ahci_port_select(ahci); |
1027 | ahci_port_clear(ahci, px); | |
1028 | ||
1029 | /* create pattern */ | |
54fced03 | 1030 | generate_pattern(tx, bufsize, AHCI_SECTOR_SIZE); |
e0c59cc7 JS |
1031 | |
1032 | /* Create a DMA buffer in guest memory, and write our pattern to it. */ | |
1033 | ptr = guest_alloc(ahci->parent->alloc, bufsize); | |
1034 | g_assert(ptr); | |
91d0374a | 1035 | bufwrite(ptr, tx, bufsize); |
e0c59cc7 JS |
1036 | |
1037 | cmd = ahci_command_create(CMD_WRITE_DMA); | |
1038 | ahci_command_adjust(cmd, 0, ptr, bufsize, 32); | |
1039 | ahci_command_commit(ahci, cmd, px); | |
1040 | ahci_command_issue(ahci, cmd); | |
1041 | ahci_command_verify(ahci, cmd); | |
1042 | g_free(cmd); | |
1043 | ||
1044 | cmd = ahci_command_create(CMD_READ_DMA); | |
1045 | ahci_command_adjust(cmd, 0, ptr, bufsize, 32); | |
1046 | ahci_command_commit(ahci, cmd, px); | |
1047 | ahci_command_issue(ahci, cmd); | |
1048 | ahci_command_verify(ahci, cmd); | |
1049 | g_free(cmd); | |
1050 | ||
1051 | /* Read back the guest's receive buffer into local memory */ | |
91d0374a | 1052 | bufread(ptr, rx, bufsize); |
e0c59cc7 JS |
1053 | guest_free(ahci->parent->alloc, ptr); |
1054 | ||
1055 | g_assert_cmphex(memcmp(tx, rx, bufsize), ==, 0); | |
1056 | ||
1057 | ahci_shutdown(ahci); | |
1058 | ||
1059 | g_free(rx); | |
1060 | g_free(tx); | |
1061 | } | |
1062 | ||
4e217074 JS |
1063 | static void test_flush(void) |
1064 | { | |
1065 | AHCIQState *ahci; | |
1066 | ||
debaaa11 | 1067 | ahci = ahci_boot_and_enable(NULL); |
4e217074 JS |
1068 | ahci_test_flush(ahci); |
1069 | ahci_shutdown(ahci); | |
1070 | } | |
1071 | ||
cf5aa89e JS |
1072 | static void test_flush_retry(void) |
1073 | { | |
1074 | AHCIQState *ahci; | |
1075 | AHCICommand *cmd; | |
1076 | uint8_t port; | |
1077 | const char *s; | |
1078 | ||
1079 | prepare_blkdebug_script(debug_path, "flush_to_disk"); | |
1080 | ahci = ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0," | |
1081 | "format=qcow2,cache=writeback," | |
1082 | "rerror=stop,werror=stop " | |
1083 | "-M q35 " | |
1084 | "-device ide-hd,drive=drive0 ", | |
1085 | debug_path, | |
1086 | tmp_path); | |
1087 | ||
a606ce50 | 1088 | /* Issue Flush Command and wait for error */ |
cf5aa89e JS |
1089 | port = ahci_port_select(ahci); |
1090 | ahci_port_clear(ahci, port); | |
1091 | cmd = ahci_command_create(CMD_FLUSH_CACHE); | |
1092 | ahci_command_commit(ahci, cmd, port); | |
1093 | ahci_command_issue_async(ahci, cmd); | |
1094 | qmp_eventwait("STOP"); | |
1095 | ||
1096 | /* Complete the command */ | |
1097 | s = "{'execute':'cont' }"; | |
1098 | qmp_async(s); | |
1099 | qmp_eventwait("RESUME"); | |
1100 | ahci_command_wait(ahci, cmd); | |
1101 | ahci_command_verify(ahci, cmd); | |
1102 | ||
1103 | ahci_command_free(cmd); | |
1104 | ahci_shutdown(ahci); | |
1105 | } | |
1106 | ||
278128ab JS |
1107 | /** |
1108 | * Basic sanity test to boot a machine, find an AHCI device, and shutdown. | |
1109 | */ | |
1110 | static void test_migrate_sanity(void) | |
1111 | { | |
1112 | AHCIQState *src, *dst; | |
6d9e7295 | 1113 | char *uri = g_strdup_printf("unix:%s", mig_socket); |
278128ab JS |
1114 | |
1115 | src = ahci_boot("-m 1024 -M q35 " | |
1116 | "-hda %s ", tmp_path); | |
1117 | dst = ahci_boot("-m 1024 -M q35 " | |
1118 | "-hda %s " | |
1119 | "-incoming %s", tmp_path, uri); | |
1120 | ||
1121 | ahci_migrate(src, dst, uri); | |
1122 | ||
1123 | ahci_shutdown(src); | |
1124 | ahci_shutdown(dst); | |
6d9e7295 | 1125 | g_free(uri); |
278128ab JS |
1126 | } |
1127 | ||
88e21f94 | 1128 | /** |
07a1ee79 | 1129 | * Simple migration test: Write a pattern, migrate, then read. |
88e21f94 | 1130 | */ |
07a1ee79 | 1131 | static void ahci_migrate_simple(uint8_t cmd_read, uint8_t cmd_write) |
88e21f94 JS |
1132 | { |
1133 | AHCIQState *src, *dst; | |
1134 | uint8_t px; | |
1135 | size_t bufsize = 4096; | |
1136 | unsigned char *tx = g_malloc(bufsize); | |
1137 | unsigned char *rx = g_malloc0(bufsize); | |
6d9e7295 | 1138 | char *uri = g_strdup_printf("unix:%s", mig_socket); |
88e21f94 JS |
1139 | |
1140 | src = ahci_boot_and_enable("-m 1024 -M q35 " | |
1141 | "-hda %s ", tmp_path); | |
1142 | dst = ahci_boot("-m 1024 -M q35 " | |
1143 | "-hda %s " | |
1144 | "-incoming %s", tmp_path, uri); | |
1145 | ||
1146 | set_context(src->parent); | |
1147 | ||
1148 | /* initialize */ | |
1149 | px = ahci_port_select(src); | |
1150 | ahci_port_clear(src, px); | |
1151 | ||
1152 | /* create pattern */ | |
d7531638 | 1153 | generate_pattern(tx, bufsize, AHCI_SECTOR_SIZE); |
88e21f94 JS |
1154 | |
1155 | /* Write, migrate, then read. */ | |
07a1ee79 | 1156 | ahci_io(src, px, cmd_write, tx, bufsize, 0); |
88e21f94 | 1157 | ahci_migrate(src, dst, uri); |
07a1ee79 | 1158 | ahci_io(dst, px, cmd_read, rx, bufsize, 0); |
88e21f94 JS |
1159 | |
1160 | /* Verify pattern */ | |
1161 | g_assert_cmphex(memcmp(tx, rx, bufsize), ==, 0); | |
1162 | ||
1163 | ahci_shutdown(src); | |
1164 | ahci_shutdown(dst); | |
1165 | g_free(rx); | |
1166 | g_free(tx); | |
6d9e7295 | 1167 | g_free(uri); |
88e21f94 JS |
1168 | } |
1169 | ||
07a1ee79 JS |
1170 | static void test_migrate_dma(void) |
1171 | { | |
1172 | ahci_migrate_simple(CMD_READ_DMA, CMD_WRITE_DMA); | |
1173 | } | |
1174 | ||
1175 | static void test_migrate_ncq(void) | |
1176 | { | |
1177 | ahci_migrate_simple(READ_FPDMA_QUEUED, WRITE_FPDMA_QUEUED); | |
1178 | } | |
1179 | ||
189d1b61 | 1180 | /** |
7f6cf5ee | 1181 | * Halted IO Error Test |
189d1b61 JS |
1182 | * |
1183 | * Simulate an error on first write, Try to write a pattern, | |
1184 | * Confirm the VM has stopped, resume the VM, verify command | |
1185 | * has completed, then read back the data and verify. | |
1186 | */ | |
7f6cf5ee | 1187 | static void ahci_halted_io_test(uint8_t cmd_read, uint8_t cmd_write) |
189d1b61 JS |
1188 | { |
1189 | AHCIQState *ahci; | |
1190 | uint8_t port; | |
1191 | size_t bufsize = 4096; | |
1192 | unsigned char *tx = g_malloc(bufsize); | |
1193 | unsigned char *rx = g_malloc0(bufsize); | |
189d1b61 JS |
1194 | uint64_t ptr; |
1195 | AHCICommand *cmd; | |
1196 | ||
1197 | prepare_blkdebug_script(debug_path, "write_aio"); | |
1198 | ||
1199 | ahci = ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0," | |
1200 | "format=qcow2,cache=writeback," | |
1201 | "rerror=stop,werror=stop " | |
1202 | "-M q35 " | |
1203 | "-device ide-hd,drive=drive0 ", | |
1204 | debug_path, | |
1205 | tmp_path); | |
1206 | ||
1207 | /* Initialize and prepare */ | |
1208 | port = ahci_port_select(ahci); | |
1209 | ahci_port_clear(ahci, port); | |
1210 | ||
189d1b61 | 1211 | /* create DMA source buffer and write pattern */ |
d7531638 | 1212 | generate_pattern(tx, bufsize, AHCI_SECTOR_SIZE); |
189d1b61 JS |
1213 | ptr = ahci_alloc(ahci, bufsize); |
1214 | g_assert(ptr); | |
1215 | memwrite(ptr, tx, bufsize); | |
1216 | ||
1217 | /* Attempt to write (and fail) */ | |
7f6cf5ee | 1218 | cmd = ahci_guest_io_halt(ahci, port, cmd_write, |
189d1b61 JS |
1219 | ptr, bufsize, 0); |
1220 | ||
1221 | /* Attempt to resume the command */ | |
1222 | ahci_guest_io_resume(ahci, cmd); | |
1223 | ahci_free(ahci, ptr); | |
1224 | ||
1225 | /* Read back and verify */ | |
7f6cf5ee | 1226 | ahci_io(ahci, port, cmd_read, rx, bufsize, 0); |
189d1b61 JS |
1227 | g_assert_cmphex(memcmp(tx, rx, bufsize), ==, 0); |
1228 | ||
1229 | /* Cleanup and go home */ | |
1230 | ahci_shutdown(ahci); | |
1231 | g_free(rx); | |
1232 | g_free(tx); | |
1233 | } | |
1234 | ||
7f6cf5ee JS |
1235 | static void test_halted_dma(void) |
1236 | { | |
1237 | ahci_halted_io_test(CMD_READ_DMA, CMD_WRITE_DMA); | |
1238 | } | |
1239 | ||
1240 | static void test_halted_ncq(void) | |
1241 | { | |
1242 | ahci_halted_io_test(READ_FPDMA_QUEUED, WRITE_FPDMA_QUEUED); | |
1243 | } | |
1244 | ||
5d1cf091 | 1245 | /** |
8146d7dc | 1246 | * IO Error Migration Test |
5d1cf091 JS |
1247 | * |
1248 | * Simulate an error on first write, Try to write a pattern, | |
1249 | * Confirm the VM has stopped, migrate, resume the VM, | |
1250 | * verify command has completed, then read back the data and verify. | |
1251 | */ | |
8146d7dc | 1252 | static void ahci_migrate_halted_io(uint8_t cmd_read, uint8_t cmd_write) |
5d1cf091 JS |
1253 | { |
1254 | AHCIQState *src, *dst; | |
1255 | uint8_t port; | |
1256 | size_t bufsize = 4096; | |
1257 | unsigned char *tx = g_malloc(bufsize); | |
1258 | unsigned char *rx = g_malloc0(bufsize); | |
5d1cf091 JS |
1259 | uint64_t ptr; |
1260 | AHCICommand *cmd; | |
6d9e7295 | 1261 | char *uri = g_strdup_printf("unix:%s", mig_socket); |
5d1cf091 JS |
1262 | |
1263 | prepare_blkdebug_script(debug_path, "write_aio"); | |
1264 | ||
1265 | src = ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0," | |
1266 | "format=qcow2,cache=writeback," | |
1267 | "rerror=stop,werror=stop " | |
1268 | "-M q35 " | |
1269 | "-device ide-hd,drive=drive0 ", | |
1270 | debug_path, | |
1271 | tmp_path); | |
1272 | ||
1273 | dst = ahci_boot("-drive file=%s,if=none,id=drive0," | |
1274 | "format=qcow2,cache=writeback," | |
1275 | "rerror=stop,werror=stop " | |
1276 | "-M q35 " | |
1277 | "-device ide-hd,drive=drive0 " | |
1278 | "-incoming %s", | |
1279 | tmp_path, uri); | |
1280 | ||
1281 | set_context(src->parent); | |
1282 | ||
1283 | /* Initialize and prepare */ | |
1284 | port = ahci_port_select(src); | |
1285 | ahci_port_clear(src, port); | |
d7531638 | 1286 | generate_pattern(tx, bufsize, AHCI_SECTOR_SIZE); |
5d1cf091 JS |
1287 | |
1288 | /* create DMA source buffer and write pattern */ | |
1289 | ptr = ahci_alloc(src, bufsize); | |
1290 | g_assert(ptr); | |
1291 | memwrite(ptr, tx, bufsize); | |
1292 | ||
1293 | /* Write, trigger the VM to stop, migrate, then resume. */ | |
8146d7dc | 1294 | cmd = ahci_guest_io_halt(src, port, cmd_write, |
5d1cf091 JS |
1295 | ptr, bufsize, 0); |
1296 | ahci_migrate(src, dst, uri); | |
1297 | ahci_guest_io_resume(dst, cmd); | |
1298 | ahci_free(dst, ptr); | |
1299 | ||
1300 | /* Read back */ | |
8146d7dc | 1301 | ahci_io(dst, port, cmd_read, rx, bufsize, 0); |
5d1cf091 JS |
1302 | |
1303 | /* Verify TX and RX are identical */ | |
1304 | g_assert_cmphex(memcmp(tx, rx, bufsize), ==, 0); | |
1305 | ||
1306 | /* Cleanup and go home. */ | |
1307 | ahci_shutdown(src); | |
1308 | ahci_shutdown(dst); | |
1309 | g_free(rx); | |
1310 | g_free(tx); | |
6d9e7295 | 1311 | g_free(uri); |
5d1cf091 JS |
1312 | } |
1313 | ||
8146d7dc JS |
1314 | static void test_migrate_halted_dma(void) |
1315 | { | |
1316 | ahci_migrate_halted_io(CMD_READ_DMA, CMD_WRITE_DMA); | |
1317 | } | |
1318 | ||
1319 | static void test_migrate_halted_ncq(void) | |
1320 | { | |
1321 | ahci_migrate_halted_io(READ_FPDMA_QUEUED, WRITE_FPDMA_QUEUED); | |
1322 | } | |
1323 | ||
a606ce50 JS |
1324 | /** |
1325 | * Migration test: Try to flush, migrate, then resume. | |
1326 | */ | |
1327 | static void test_flush_migrate(void) | |
1328 | { | |
1329 | AHCIQState *src, *dst; | |
1330 | AHCICommand *cmd; | |
1331 | uint8_t px; | |
1332 | const char *s; | |
6d9e7295 | 1333 | char *uri = g_strdup_printf("unix:%s", mig_socket); |
a606ce50 JS |
1334 | |
1335 | prepare_blkdebug_script(debug_path, "flush_to_disk"); | |
1336 | ||
1337 | src = ahci_boot_and_enable("-drive file=blkdebug:%s:%s,if=none,id=drive0," | |
1338 | "cache=writeback,rerror=stop,werror=stop " | |
1339 | "-M q35 " | |
1340 | "-device ide-hd,drive=drive0 ", | |
1341 | debug_path, tmp_path); | |
1342 | dst = ahci_boot("-drive file=%s,if=none,id=drive0," | |
1343 | "cache=writeback,rerror=stop,werror=stop " | |
1344 | "-M q35 " | |
1345 | "-device ide-hd,drive=drive0 " | |
1346 | "-incoming %s", tmp_path, uri); | |
1347 | ||
1348 | set_context(src->parent); | |
1349 | ||
1350 | /* Issue Flush Command */ | |
1351 | px = ahci_port_select(src); | |
1352 | ahci_port_clear(src, px); | |
1353 | cmd = ahci_command_create(CMD_FLUSH_CACHE); | |
1354 | ahci_command_commit(src, cmd, px); | |
1355 | ahci_command_issue_async(src, cmd); | |
1356 | qmp_eventwait("STOP"); | |
1357 | ||
1358 | /* Migrate over */ | |
1359 | ahci_migrate(src, dst, uri); | |
1360 | ||
1361 | /* Complete the command */ | |
1362 | s = "{'execute':'cont' }"; | |
1363 | qmp_async(s); | |
1364 | qmp_eventwait("RESUME"); | |
1365 | ahci_command_wait(dst, cmd); | |
1366 | ahci_command_verify(dst, cmd); | |
1367 | ||
1368 | ahci_command_free(cmd); | |
1369 | ahci_shutdown(src); | |
1370 | ahci_shutdown(dst); | |
6d9e7295 | 1371 | g_free(uri); |
a606ce50 JS |
1372 | } |
1373 | ||
0d3e9d1f JS |
1374 | static void test_max(void) |
1375 | { | |
1376 | AHCIQState *ahci; | |
1377 | ||
1378 | ahci = ahci_boot_and_enable(NULL); | |
1379 | ahci_test_max(ahci); | |
1380 | ahci_shutdown(ahci); | |
1381 | } | |
1382 | ||
d31a3ebc JS |
1383 | static void test_reset(void) |
1384 | { | |
1385 | AHCIQState *ahci; | |
1386 | int i; | |
1387 | ||
1388 | ahci = ahci_boot(NULL); | |
1389 | ahci_test_pci_spec(ahci); | |
1390 | ahci_pci_enable(ahci); | |
1391 | ||
1392 | for (i = 0; i < 2; i++) { | |
1393 | ahci_test_hba_spec(ahci); | |
1394 | ahci_hba_enable(ahci); | |
1395 | ahci_test_identify(ahci); | |
1396 | ahci_test_io_rw_simple(ahci, 4096, 0, | |
1397 | CMD_READ_DMA_EXT, | |
1398 | CMD_WRITE_DMA_EXT); | |
1399 | ahci_set(ahci, AHCI_GHC, AHCI_GHC_HR); | |
1400 | ahci_clean_mem(ahci); | |
1401 | } | |
1402 | ||
1403 | ahci_shutdown(ahci); | |
1404 | } | |
1405 | ||
26ad0045 JS |
1406 | static void test_ncq_simple(void) |
1407 | { | |
1408 | AHCIQState *ahci; | |
1409 | ||
1410 | ahci = ahci_boot_and_enable(NULL); | |
1411 | ahci_test_io_rw_simple(ahci, 4096, 0, | |
1412 | READ_FPDMA_QUEUED, | |
1413 | WRITE_FPDMA_QUEUED); | |
1414 | ahci_shutdown(ahci); | |
1415 | } | |
1416 | ||
bda39dc2 JS |
1417 | /******************************************************************************/ |
1418 | /* AHCI I/O Test Matrix Definitions */ | |
1419 | ||
1420 | enum BuffLen { | |
1421 | LEN_BEGIN = 0, | |
1422 | LEN_SIMPLE = LEN_BEGIN, | |
1423 | LEN_DOUBLE, | |
1424 | LEN_LONG, | |
1425 | LEN_SHORT, | |
1426 | NUM_LENGTHS | |
1427 | }; | |
1428 | ||
1429 | static const char *buff_len_str[NUM_LENGTHS] = { "simple", "double", | |
1430 | "long", "short" }; | |
1431 | ||
1432 | enum AddrMode { | |
1433 | ADDR_MODE_BEGIN = 0, | |
1434 | ADDR_MODE_LBA28 = ADDR_MODE_BEGIN, | |
1435 | ADDR_MODE_LBA48, | |
1436 | NUM_ADDR_MODES | |
1437 | }; | |
1438 | ||
1439 | static const char *addr_mode_str[NUM_ADDR_MODES] = { "lba28", "lba48" }; | |
1440 | ||
1441 | enum IOMode { | |
1442 | MODE_BEGIN = 0, | |
1443 | MODE_PIO = MODE_BEGIN, | |
1444 | MODE_DMA, | |
1445 | NUM_MODES | |
1446 | }; | |
1447 | ||
1448 | static const char *io_mode_str[NUM_MODES] = { "pio", "dma" }; | |
1449 | ||
1450 | enum IOOps { | |
1451 | IO_BEGIN = 0, | |
1452 | IO_READ = IO_BEGIN, | |
1453 | IO_WRITE, | |
1454 | NUM_IO_OPS | |
1455 | }; | |
1456 | ||
727be1a7 JS |
1457 | enum OffsetType { |
1458 | OFFSET_BEGIN = 0, | |
1459 | OFFSET_ZERO = OFFSET_BEGIN, | |
1460 | OFFSET_LOW, | |
1461 | OFFSET_HIGH, | |
1462 | NUM_OFFSETS | |
1463 | }; | |
1464 | ||
1465 | static const char *offset_str[NUM_OFFSETS] = { "zero", "low", "high" }; | |
1466 | ||
bda39dc2 JS |
1467 | typedef struct AHCIIOTestOptions { |
1468 | enum BuffLen length; | |
1469 | enum AddrMode address_type; | |
1470 | enum IOMode io_type; | |
727be1a7 | 1471 | enum OffsetType offset; |
bda39dc2 JS |
1472 | } AHCIIOTestOptions; |
1473 | ||
727be1a7 JS |
1474 | static uint64_t offset_sector(enum OffsetType ofst, |
1475 | enum AddrMode addr_type, | |
1476 | uint64_t buffsize) | |
1477 | { | |
1478 | uint64_t ceil; | |
1479 | uint64_t nsectors; | |
1480 | ||
1481 | switch (ofst) { | |
1482 | case OFFSET_ZERO: | |
1483 | return 0; | |
1484 | case OFFSET_LOW: | |
1485 | return 1; | |
1486 | case OFFSET_HIGH: | |
1487 | ceil = (addr_type == ADDR_MODE_LBA28) ? 0xfffffff : 0xffffffffffff; | |
1488 | ceil = MIN(ceil, TEST_IMAGE_SECTORS - 1); | |
1489 | nsectors = buffsize / AHCI_SECTOR_SIZE; | |
1490 | return ceil - nsectors + 1; | |
1491 | default: | |
1492 | g_assert_not_reached(); | |
1493 | } | |
1494 | } | |
1495 | ||
81705ee4 | 1496 | /** |
bda39dc2 | 1497 | * Table of possible I/O ATA commands given a set of enumerations. |
81705ee4 | 1498 | */ |
bda39dc2 JS |
1499 | static const uint8_t io_cmds[NUM_MODES][NUM_ADDR_MODES][NUM_IO_OPS] = { |
1500 | [MODE_PIO] = { | |
1501 | [ADDR_MODE_LBA28] = { | |
1502 | [IO_READ] = CMD_READ_PIO, | |
1503 | [IO_WRITE] = CMD_WRITE_PIO }, | |
1504 | [ADDR_MODE_LBA48] = { | |
1505 | [IO_READ] = CMD_READ_PIO_EXT, | |
1506 | [IO_WRITE] = CMD_WRITE_PIO_EXT } | |
1507 | }, | |
1508 | [MODE_DMA] = { | |
1509 | [ADDR_MODE_LBA28] = { | |
1510 | [IO_READ] = CMD_READ_DMA, | |
1511 | [IO_WRITE] = CMD_WRITE_DMA }, | |
1512 | [ADDR_MODE_LBA48] = { | |
1513 | [IO_READ] = CMD_READ_DMA_EXT, | |
1514 | [IO_WRITE] = CMD_WRITE_DMA_EXT } | |
1515 | } | |
1516 | }; | |
1517 | ||
1518 | /** | |
1519 | * Test a Read/Write pattern using various commands, addressing modes, | |
1520 | * transfer modes, and buffer sizes. | |
1521 | */ | |
1522 | static void test_io_rw_interface(enum AddrMode lba48, enum IOMode dma, | |
727be1a7 | 1523 | unsigned bufsize, uint64_t sector) |
81705ee4 JS |
1524 | { |
1525 | AHCIQState *ahci; | |
1526 | ||
debaaa11 | 1527 | ahci = ahci_boot_and_enable(NULL); |
727be1a7 | 1528 | ahci_test_io_rw_simple(ahci, bufsize, sector, |
bda39dc2 JS |
1529 | io_cmds[dma][lba48][IO_READ], |
1530 | io_cmds[dma][lba48][IO_WRITE]); | |
81705ee4 JS |
1531 | ahci_shutdown(ahci); |
1532 | } | |
1533 | ||
bda39dc2 JS |
1534 | /** |
1535 | * Demultiplex the test data and invoke the actual test routine. | |
1536 | */ | |
1537 | static void test_io_interface(gconstpointer opaque) | |
d6c403ed | 1538 | { |
bda39dc2 JS |
1539 | AHCIIOTestOptions *opts = (AHCIIOTestOptions *)opaque; |
1540 | unsigned bufsize; | |
727be1a7 | 1541 | uint64_t sector; |
d6c403ed | 1542 | |
bda39dc2 JS |
1543 | switch (opts->length) { |
1544 | case LEN_SIMPLE: | |
1545 | bufsize = 4096; | |
1546 | break; | |
1547 | case LEN_DOUBLE: | |
1548 | bufsize = 8192; | |
1549 | break; | |
1550 | case LEN_LONG: | |
1551 | bufsize = 4096 * 64; | |
1552 | break; | |
1553 | case LEN_SHORT: | |
1554 | bufsize = 512; | |
1555 | break; | |
1556 | default: | |
1557 | g_assert_not_reached(); | |
1558 | } | |
d6c403ed | 1559 | |
727be1a7 JS |
1560 | sector = offset_sector(opts->offset, opts->address_type, bufsize); |
1561 | test_io_rw_interface(opts->address_type, opts->io_type, bufsize, sector); | |
bda39dc2 JS |
1562 | g_free(opts); |
1563 | return; | |
d6c403ed JS |
1564 | } |
1565 | ||
bda39dc2 | 1566 | static void create_ahci_io_test(enum IOMode type, enum AddrMode addr, |
727be1a7 | 1567 | enum BuffLen len, enum OffsetType offset) |
d6c403ed | 1568 | { |
bda39dc2 JS |
1569 | char *name; |
1570 | AHCIIOTestOptions *opts = g_malloc(sizeof(AHCIIOTestOptions)); | |
1571 | ||
1572 | opts->length = len; | |
1573 | opts->address_type = addr; | |
1574 | opts->io_type = type; | |
727be1a7 | 1575 | opts->offset = offset; |
bda39dc2 | 1576 | |
53f77e45 | 1577 | name = g_strdup_printf("ahci/io/%s/%s/%s/%s", |
bda39dc2 JS |
1578 | io_mode_str[type], |
1579 | addr_mode_str[addr], | |
727be1a7 JS |
1580 | buff_len_str[len], |
1581 | offset_str[offset]); | |
bda39dc2 | 1582 | |
53f77e45 | 1583 | qtest_add_data_func(name, opts, test_io_interface); |
bda39dc2 | 1584 | g_free(name); |
d6c403ed JS |
1585 | } |
1586 | ||
1cd1031d JS |
1587 | /******************************************************************************/ |
1588 | ||
1589 | int main(int argc, char **argv) | |
1590 | { | |
1591 | const char *arch; | |
1cd1031d | 1592 | int ret; |
cf5aa89e | 1593 | int fd; |
8840a843 | 1594 | int c; |
727be1a7 | 1595 | int i, j, k, m; |
8840a843 JS |
1596 | |
1597 | static struct option long_options[] = { | |
1598 | {"pedantic", no_argument, 0, 'p' }, | |
1599 | {0, 0, 0, 0}, | |
1600 | }; | |
1cd1031d JS |
1601 | |
1602 | /* Should be first to utilize g_test functionality, So we can see errors. */ | |
1603 | g_test_init(&argc, &argv, NULL); | |
1604 | ||
8840a843 JS |
1605 | while (1) { |
1606 | c = getopt_long(argc, argv, "", long_options, NULL); | |
1607 | if (c == -1) { | |
1608 | break; | |
1609 | } | |
1610 | switch (c) { | |
1611 | case -1: | |
1612 | break; | |
1613 | case 'p': | |
1614 | ahci_pedantic = 1; | |
1615 | break; | |
1616 | default: | |
1617 | fprintf(stderr, "Unrecognized ahci_test option.\n"); | |
1618 | g_assert_not_reached(); | |
1619 | } | |
1620 | } | |
1621 | ||
1cd1031d JS |
1622 | /* Check architecture */ |
1623 | arch = qtest_get_arch(); | |
1624 | if (strcmp(arch, "i386") && strcmp(arch, "x86_64")) { | |
1625 | g_test_message("Skipping test for non-x86"); | |
1626 | return 0; | |
1627 | } | |
1628 | ||
122fdf2d JS |
1629 | /* Create a temporary qcow2 image */ |
1630 | close(mkstemp(tmp_path)); | |
1631 | mkqcow2(tmp_path, TEST_IMAGE_SIZE_MB); | |
1cd1031d | 1632 | |
cf5aa89e JS |
1633 | /* Create temporary blkdebug instructions */ |
1634 | fd = mkstemp(debug_path); | |
1635 | g_assert(fd >= 0); | |
1636 | close(fd); | |
1637 | ||
6d9e7295 JS |
1638 | /* Reserve a hollow file to use as a socket for migration tests */ |
1639 | fd = mkstemp(mig_socket); | |
1640 | g_assert(fd >= 0); | |
1641 | close(fd); | |
1642 | ||
1cd1031d JS |
1643 | /* Run the tests */ |
1644 | qtest_add_func("/ahci/sanity", test_sanity); | |
8840a843 | 1645 | qtest_add_func("/ahci/pci_spec", test_pci_spec); |
96d6d3ba | 1646 | qtest_add_func("/ahci/pci_enable", test_pci_enable); |
c2f3029f | 1647 | qtest_add_func("/ahci/hba_spec", test_hba_spec); |
dbc180e5 | 1648 | qtest_add_func("/ahci/hba_enable", test_hba_enable); |
0fa781e3 | 1649 | qtest_add_func("/ahci/identify", test_identify); |
bda39dc2 JS |
1650 | |
1651 | for (i = MODE_BEGIN; i < NUM_MODES; i++) { | |
1652 | for (j = ADDR_MODE_BEGIN; j < NUM_ADDR_MODES; j++) { | |
1653 | for (k = LEN_BEGIN; k < NUM_LENGTHS; k++) { | |
727be1a7 JS |
1654 | for (m = OFFSET_BEGIN; m < NUM_OFFSETS; m++) { |
1655 | create_ahci_io_test(i, j, k, m); | |
1656 | } | |
bda39dc2 JS |
1657 | } |
1658 | } | |
1659 | } | |
1cd1031d | 1660 | |
e0c59cc7 JS |
1661 | qtest_add_func("/ahci/io/dma/lba28/fragmented", test_dma_fragmented); |
1662 | ||
4e217074 | 1663 | qtest_add_func("/ahci/flush/simple", test_flush); |
cf5aa89e | 1664 | qtest_add_func("/ahci/flush/retry", test_flush_retry); |
a606ce50 | 1665 | qtest_add_func("/ahci/flush/migrate", test_flush_migrate); |
4e217074 | 1666 | |
278128ab | 1667 | qtest_add_func("/ahci/migrate/sanity", test_migrate_sanity); |
5d1cf091 | 1668 | qtest_add_func("/ahci/migrate/dma/simple", test_migrate_dma); |
189d1b61 | 1669 | qtest_add_func("/ahci/io/dma/lba28/retry", test_halted_dma); |
5d1cf091 | 1670 | qtest_add_func("/ahci/migrate/dma/halted", test_migrate_halted_dma); |
278128ab | 1671 | |
0d3e9d1f | 1672 | qtest_add_func("/ahci/max", test_max); |
d31a3ebc | 1673 | qtest_add_func("/ahci/reset", test_reset); |
0d3e9d1f | 1674 | |
26ad0045 | 1675 | qtest_add_func("/ahci/io/ncq/simple", test_ncq_simple); |
07a1ee79 | 1676 | qtest_add_func("/ahci/migrate/ncq/simple", test_migrate_ncq); |
7f6cf5ee | 1677 | qtest_add_func("/ahci/io/ncq/retry", test_halted_ncq); |
8146d7dc | 1678 | qtest_add_func("/ahci/migrate/ncq/halted", test_migrate_halted_ncq); |
26ad0045 | 1679 | |
1cd1031d JS |
1680 | ret = g_test_run(); |
1681 | ||
1682 | /* Cleanup */ | |
1683 | unlink(tmp_path); | |
cf5aa89e | 1684 | unlink(debug_path); |
6d9e7295 | 1685 | unlink(mig_socket); |
1cd1031d JS |
1686 | |
1687 | return ret; | |
1688 | } |