]>
Commit | Line | Data |
---|---|---|
4ce7ff6e AJ |
1 | /* |
2 | * QEMU MIPS Jazz support | |
3 | * | |
4 | * Copyright (c) 2007-2008 Hervé Poussineau | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
c684822a | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a PB |
27 | #include "hw/mips/mips.h" |
28 | #include "hw/mips/cpudevs.h" | |
29 | #include "hw/i386/pc.h" | |
55f613ac | 30 | #include "hw/dma/i8257.h" |
0d09e41a | 31 | #include "hw/char/serial.h" |
bb3d5ea8 | 32 | #include "hw/char/parallel.h" |
0d09e41a PB |
33 | #include "hw/isa/isa.h" |
34 | #include "hw/block/fdc.h" | |
9c17d615 PB |
35 | #include "sysemu/sysemu.h" |
36 | #include "sysemu/arch_init.h" | |
83c9f4ca | 37 | #include "hw/boards.h" |
1422e32d | 38 | #include "net/net.h" |
0d09e41a PB |
39 | #include "hw/scsi/esp.h" |
40 | #include "hw/mips/bios.h" | |
83c9f4ca | 41 | #include "hw/loader.h" |
0d09e41a PB |
42 | #include "hw/timer/mc146818rtc.h" |
43 | #include "hw/timer/i8254.h" | |
866e2b37 | 44 | #include "hw/display/vga.h" |
0d09e41a | 45 | #include "hw/audio/pcspk.h" |
47973a2d | 46 | #include "hw/input/i8042.h" |
83c9f4ca | 47 | #include "hw/sysbus.h" |
022c62cb | 48 | #include "exec/address-spaces.h" |
38c8894f | 49 | #include "sysemu/qtest.h" |
e688df6b | 50 | #include "qapi/error.h" |
2e985fe0 | 51 | #include "qemu/error-report.h" |
f348b6d1 | 52 | #include "qemu/help_option.h" |
4ce7ff6e | 53 | |
4ce7ff6e AJ |
54 | enum jazz_model_e |
55 | { | |
56 | JAZZ_MAGNUM, | |
c171148c | 57 | JAZZ_PICA61, |
4ce7ff6e AJ |
58 | }; |
59 | ||
60 | static void main_cpu_reset(void *opaque) | |
61 | { | |
f37f435a AF |
62 | MIPSCPU *cpu = opaque; |
63 | ||
64 | cpu_reset(CPU(cpu)); | |
4ce7ff6e AJ |
65 | } |
66 | ||
a8170e5e | 67 | static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size) |
4ce7ff6e | 68 | { |
5c63bcf7 | 69 | uint8_t val; |
5c9eb028 PM |
70 | address_space_read(&address_space_memory, 0x90000071, |
71 | MEMTXATTRS_UNSPECIFIED, &val, 1); | |
5c63bcf7 | 72 | return val; |
4ce7ff6e AJ |
73 | } |
74 | ||
a8170e5e | 75 | static void rtc_write(void *opaque, hwaddr addr, |
60581b37 | 76 | uint64_t val, unsigned size) |
4ce7ff6e | 77 | { |
5c63bcf7 | 78 | uint8_t buf = val & 0xff; |
5c9eb028 PM |
79 | address_space_write(&address_space_memory, 0x90000071, |
80 | MEMTXATTRS_UNSPECIFIED, &buf, 1); | |
4ce7ff6e AJ |
81 | } |
82 | ||
60581b37 AK |
83 | static const MemoryRegionOps rtc_ops = { |
84 | .read = rtc_read, | |
85 | .write = rtc_write, | |
86 | .endianness = DEVICE_NATIVE_ENDIAN, | |
4ce7ff6e AJ |
87 | }; |
88 | ||
a8170e5e | 89 | static uint64_t dma_dummy_read(void *opaque, hwaddr addr, |
60581b37 | 90 | unsigned size) |
c6945b15 AJ |
91 | { |
92 | /* Nothing to do. That is only to ensure that | |
93 | * the current DMA acknowledge cycle is completed. */ | |
60581b37 | 94 | return 0xff; |
c6945b15 AJ |
95 | } |
96 | ||
a8170e5e | 97 | static void dma_dummy_write(void *opaque, hwaddr addr, |
60581b37 AK |
98 | uint64_t val, unsigned size) |
99 | { | |
100 | /* Nothing to do. That is only to ensure that | |
101 | * the current DMA acknowledge cycle is completed. */ | |
102 | } | |
c6945b15 | 103 | |
60581b37 AK |
104 | static const MemoryRegionOps dma_dummy_ops = { |
105 | .read = dma_dummy_read, | |
106 | .write = dma_dummy_write, | |
107 | .endianness = DEVICE_NATIVE_ENDIAN, | |
c6945b15 AJ |
108 | }; |
109 | ||
4ce7ff6e AJ |
110 | #define MAGNUM_BIOS_SIZE_MAX 0x7e000 |
111 | #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX) | |
112 | ||
54e75558 HP |
113 | static CPUUnassignedAccess real_do_unassigned_access; |
114 | static void mips_jazz_do_unassigned_access(CPUState *cpu, hwaddr addr, | |
115 | bool is_write, bool is_exec, | |
116 | int opaque, unsigned size) | |
117 | { | |
118 | if (!is_exec) { | |
119 | /* ignore invalid access (ie do not raise exception) */ | |
120 | return; | |
121 | } | |
122 | (*real_do_unassigned_access)(cpu, addr, is_write, is_exec, opaque, size); | |
123 | } | |
124 | ||
f33772c8 | 125 | static void mips_jazz_init(MachineState *machine, |
c2d0d012 | 126 | enum jazz_model_e jazz_model) |
4ce7ff6e | 127 | { |
f33772c8 | 128 | MemoryRegion *address_space = get_system_memory(); |
5cea8590 | 129 | char *filename; |
4ce7ff6e | 130 | int bios_size, n; |
6bd8da65 | 131 | MIPSCPU *cpu; |
54e75558 | 132 | CPUClass *cc; |
61c56c8c | 133 | CPUMIPSState *env; |
d791d60f | 134 | qemu_irq *i8259; |
c6945b15 | 135 | rc4030_dma *dmas; |
3df9d748 | 136 | IOMMUMemoryRegion *rc4030_dma_mr; |
5c63bcf7 HP |
137 | MemoryRegion *isa_mem = g_new(MemoryRegion, 1); |
138 | MemoryRegion *isa_io = g_new(MemoryRegion, 1); | |
60581b37 | 139 | MemoryRegion *rtc = g_new(MemoryRegion, 1); |
dbff76ac | 140 | MemoryRegion *i8042 = g_new(MemoryRegion, 1); |
60581b37 | 141 | MemoryRegion *dma_dummy = g_new(MemoryRegion, 1); |
a65f56ee | 142 | NICInfo *nd; |
d791d60f | 143 | DeviceState *dev, *rc4030; |
cd3e2409 | 144 | SysBusDevice *sysbus; |
48a18b3c | 145 | ISABus *isa_bus; |
64d7e9a4 | 146 | ISADevice *pit; |
fd8014e1 | 147 | DriveInfo *fds[MAX_FD]; |
60581b37 AK |
148 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
149 | MemoryRegion *bios = g_new(MemoryRegion, 1); | |
150 | MemoryRegion *bios2 = g_new(MemoryRegion, 1); | |
09eb69a5 | 151 | SysBusESPState *sysbus_esp; |
148b2ba1 | 152 | ESPState *esp; |
4ce7ff6e AJ |
153 | |
154 | /* init CPUs */ | |
3469e656 | 155 | cpu = MIPS_CPU(cpu_create(machine->cpu_type)); |
6bd8da65 | 156 | env = &cpu->env; |
f37f435a | 157 | qemu_register_reset(main_cpu_reset, cpu); |
4ce7ff6e | 158 | |
54e75558 HP |
159 | /* Chipset returns 0 in invalid reads and do not raise data exceptions. |
160 | * However, we can't simply add a global memory region to catch | |
161 | * everything, as memory core directly call unassigned_mem_read/write | |
162 | * on some invalid accesses, which call do_unassigned_access on the | |
163 | * CPU, which raise an exception. | |
164 | * Handle that case by hijacking the do_unassigned_access method on | |
165 | * the CPU, and do not raise exceptions for data access. */ | |
166 | cc = CPU_GET_CLASS(cpu); | |
167 | real_do_unassigned_access = cc->do_unassigned_access; | |
168 | cc->do_unassigned_access = mips_jazz_do_unassigned_access; | |
169 | ||
4ce7ff6e | 170 | /* allocate RAM */ |
6a926fbc DM |
171 | memory_region_allocate_system_memory(ram, NULL, "mips_jazz.ram", |
172 | machine->ram_size); | |
60581b37 | 173 | memory_region_add_subregion(address_space, 0, ram); |
dcac9679 | 174 | |
98a99ce0 | 175 | memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE, |
f8ed85ac | 176 | &error_fatal); |
60581b37 | 177 | memory_region_set_readonly(bios, true); |
2c9b15ca | 178 | memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios, |
60581b37 AK |
179 | 0, MAGNUM_BIOS_SIZE); |
180 | memory_region_add_subregion(address_space, 0x1fc00000LL, bios); | |
181 | memory_region_add_subregion(address_space, 0xfff00000LL, bios2); | |
4ce7ff6e AJ |
182 | |
183 | /* load the BIOS image. */ | |
c6945b15 AJ |
184 | if (bios_name == NULL) |
185 | bios_name = BIOS_FILENAME; | |
5cea8590 PB |
186 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
187 | if (filename) { | |
188 | bios_size = load_image_targphys(filename, 0xfff00000LL, | |
189 | MAGNUM_BIOS_SIZE); | |
7267c094 | 190 | g_free(filename); |
5cea8590 PB |
191 | } else { |
192 | bios_size = -1; | |
193 | } | |
38c8894f | 194 | if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) { |
2e985fe0 AJ |
195 | error_report("Could not load MIPS bios '%s'", bios_name); |
196 | exit(1); | |
4ce7ff6e AJ |
197 | } |
198 | ||
4ce7ff6e | 199 | /* Init CPU internal devices */ |
5a975d43 PB |
200 | cpu_mips_irq_init_cpu(cpu); |
201 | cpu_mips_clock_init(cpu); | |
4ce7ff6e AJ |
202 | |
203 | /* Chipset */ | |
d791d60f HP |
204 | rc4030 = rc4030_init(&dmas, &rc4030_dma_mr); |
205 | sysbus = SYS_BUS_DEVICE(rc4030); | |
206 | sysbus_connect_irq(sysbus, 0, env->irq[6]); | |
207 | sysbus_connect_irq(sysbus, 1, env->irq[3]); | |
208 | memory_region_add_subregion(address_space, 0x80000000, | |
209 | sysbus_mmio_get_region(sysbus, 0)); | |
210 | memory_region_add_subregion(address_space, 0xf0000000, | |
211 | sysbus_mmio_get_region(sysbus, 1)); | |
2c9b15ca | 212 | memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, NULL, "dummy_dma", 0x1000); |
60581b37 | 213 | memory_region_add_subregion(address_space, 0x8000d000, dma_dummy); |
4ce7ff6e | 214 | |
5c63bcf7 HP |
215 | /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */ |
216 | memory_region_init(isa_io, NULL, "isa-io", 0x00010000); | |
217 | memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000); | |
218 | memory_region_add_subregion(address_space, 0x90000000, isa_io); | |
219 | memory_region_add_subregion(address_space, 0x91000000, isa_mem); | |
d10e5432 | 220 | isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort); |
5c63bcf7 | 221 | |
4ce7ff6e | 222 | /* ISA devices */ |
48a18b3c HP |
223 | i8259 = i8259_init(isa_bus, env->irq[4]); |
224 | isa_bus_irqs(isa_bus, i8259); | |
55f613ac | 225 | i8257_dma_init(isa_bus, 0); |
acf695ec | 226 | pit = i8254_pit_init(isa_bus, 0x40, 0, NULL); |
302fe51b | 227 | pcspk_init(isa_bus, pit); |
4ce7ff6e | 228 | |
4ce7ff6e AJ |
229 | /* Video card */ |
230 | switch (jazz_model) { | |
231 | case JAZZ_MAGNUM: | |
97a3f6ff HP |
232 | dev = qdev_create(NULL, "sysbus-g364"); |
233 | qdev_init_nofail(dev); | |
1356b98d | 234 | sysbus = SYS_BUS_DEVICE(dev); |
97a3f6ff HP |
235 | sysbus_mmio_map(sysbus, 0, 0x60080000); |
236 | sysbus_mmio_map(sysbus, 1, 0x40000000); | |
d791d60f | 237 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3)); |
97a3f6ff HP |
238 | { |
239 | /* Simple ROM, so user doesn't have to provide one */ | |
60581b37 | 240 | MemoryRegion *rom_mr = g_new(MemoryRegion, 1); |
98a99ce0 | 241 | memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000, |
f8ed85ac | 242 | &error_fatal); |
60581b37 AK |
243 | memory_region_set_readonly(rom_mr, true); |
244 | uint8_t *rom = memory_region_get_ram_ptr(rom_mr); | |
245 | memory_region_add_subregion(address_space, 0x60000000, rom_mr); | |
97a3f6ff HP |
246 | rom[0] = 0x10; /* Mips G364 */ |
247 | } | |
4ce7ff6e | 248 | break; |
c171148c | 249 | case JAZZ_PICA61: |
be20f9e9 | 250 | isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory()); |
c171148c | 251 | break; |
4ce7ff6e AJ |
252 | default: |
253 | break; | |
254 | } | |
255 | ||
256 | /* Network controller */ | |
a65f56ee AJ |
257 | for (n = 0; n < nb_nics; n++) { |
258 | nd = &nd_table[n]; | |
259 | if (!nd->model) | |
7267c094 | 260 | nd->model = g_strdup("dp83932"); |
a65f56ee | 261 | if (strcmp(nd->model, "dp83932") == 0) { |
104655a5 HP |
262 | qemu_check_nic_model(nd, "dp83932"); |
263 | ||
264 | dev = qdev_create(NULL, "dp8393x"); | |
265 | qdev_set_nic_properties(dev, nd); | |
266 | qdev_prop_set_uint8(dev, "it_shift", 2); | |
267 | qdev_prop_set_ptr(dev, "dma_mr", rc4030_dma_mr); | |
268 | qdev_init_nofail(dev); | |
269 | sysbus = SYS_BUS_DEVICE(dev); | |
270 | sysbus_mmio_map(sysbus, 0, 0x80001000); | |
89ae0ff9 | 271 | sysbus_mmio_map(sysbus, 1, 0x8000b000); |
104655a5 | 272 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4)); |
a65f56ee | 273 | break; |
c8057f95 | 274 | } else if (is_help_option(nd->model)) { |
bd6e1d81 | 275 | error_report("Supported NICs: dp83932"); |
a65f56ee AJ |
276 | exit(1); |
277 | } else { | |
bd6e1d81 | 278 | error_report("Unsupported NIC: %s", nd->model); |
a65f56ee AJ |
279 | exit(1); |
280 | } | |
281 | } | |
4ce7ff6e AJ |
282 | |
283 | /* SCSI adapter */ | |
09eb69a5 MCA |
284 | dev = qdev_create(NULL, TYPE_ESP); |
285 | sysbus_esp = ESP_STATE(dev); | |
286 | esp = &sysbus_esp->esp; | |
287 | esp->dma_memory_read = rc4030_dma_read; | |
288 | esp->dma_memory_write = rc4030_dma_write; | |
289 | esp->dma_opaque = dmas[0]; | |
290 | sysbus_esp->it_shift = 0; | |
291 | /* XXX for now until rc4030 has been changed to use DMA enable signal */ | |
292 | esp->dma_enabled = 1; | |
293 | qdev_init_nofail(dev); | |
294 | ||
295 | sysbus = SYS_BUS_DEVICE(dev); | |
296 | sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5)); | |
297 | sysbus_mmio_map(sysbus, 0, 0x80002000); | |
298 | ||
148b2ba1 | 299 | scsi_bus_legacy_handle_cmdline(&esp->bus); |
4ce7ff6e AJ |
300 | |
301 | /* Floppy */ | |
4ce7ff6e | 302 | for (n = 0; n < MAX_FD; n++) { |
fd8014e1 | 303 | fds[n] = drive_get(IF_FLOPPY, 0, n); |
4ce7ff6e | 304 | } |
020e2986 HP |
305 | /* FIXME: we should enable DMA with a custom IsaDma device */ |
306 | fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds); | |
4ce7ff6e AJ |
307 | |
308 | /* Real time clock */ | |
6c646a11 | 309 | mc146818_rtc_init(isa_bus, 1980, NULL); |
2c9b15ca | 310 | memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000); |
60581b37 | 311 | memory_region_add_subregion(address_space, 0x80004000, rtc); |
4ce7ff6e AJ |
312 | |
313 | /* Keyboard (i8042) */ | |
d791d60f HP |
314 | i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7), |
315 | i8042, 0x1000, 0x1); | |
dbff76ac | 316 | memory_region_add_subregion(address_space, 0x80005000, i8042); |
4ce7ff6e AJ |
317 | |
318 | /* Serial ports */ | |
9bca0edb | 319 | if (serial_hd(0)) { |
d791d60f HP |
320 | serial_mm_init(address_space, 0x80006000, 0, |
321 | qdev_get_gpio_in(rc4030, 8), 8000000/16, | |
9bca0edb | 322 | serial_hd(0), DEVICE_NATIVE_ENDIAN); |
2d48377a | 323 | } |
9bca0edb | 324 | if (serial_hd(1)) { |
d791d60f HP |
325 | serial_mm_init(address_space, 0x80007000, 0, |
326 | qdev_get_gpio_in(rc4030, 9), 8000000/16, | |
9bca0edb | 327 | serial_hd(1), DEVICE_NATIVE_ENDIAN); |
2d48377a | 328 | } |
4ce7ff6e AJ |
329 | |
330 | /* Parallel port */ | |
331 | if (parallel_hds[0]) | |
d791d60f HP |
332 | parallel_mm_init(address_space, 0x80008000, 0, |
333 | qdev_get_gpio_in(rc4030, 0), parallel_hds[0]); | |
4ce7ff6e | 334 | |
4ce7ff6e | 335 | /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */ |
4ce7ff6e | 336 | |
cd3e2409 HP |
337 | /* NVRAM */ |
338 | dev = qdev_create(NULL, "ds1225y"); | |
339 | qdev_init_nofail(dev); | |
1356b98d | 340 | sysbus = SYS_BUS_DEVICE(dev); |
cd3e2409 | 341 | sysbus_mmio_map(sysbus, 0, 0x80009000); |
4ce7ff6e AJ |
342 | |
343 | /* LED indicator */ | |
b39506e4 | 344 | sysbus_create_simple("jazz-led", 0x8000f000, NULL); |
4ce7ff6e AJ |
345 | } |
346 | ||
347 | static | |
3ef96221 | 348 | void mips_magnum_init(MachineState *machine) |
4ce7ff6e | 349 | { |
f33772c8 | 350 | mips_jazz_init(machine, JAZZ_MAGNUM); |
4ce7ff6e AJ |
351 | } |
352 | ||
c171148c | 353 | static |
3ef96221 | 354 | void mips_pica61_init(MachineState *machine) |
c171148c | 355 | { |
f33772c8 | 356 | mips_jazz_init(machine, JAZZ_PICA61); |
c171148c AJ |
357 | } |
358 | ||
8a661aea | 359 | static void mips_magnum_class_init(ObjectClass *oc, void *data) |
e264d29d | 360 | { |
8a661aea AF |
361 | MachineClass *mc = MACHINE_CLASS(oc); |
362 | ||
e264d29d EH |
363 | mc->desc = "MIPS Magnum"; |
364 | mc->init = mips_magnum_init; | |
365 | mc->block_default_type = IF_SCSI; | |
3469e656 | 366 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
e264d29d | 367 | } |
c171148c | 368 | |
8a661aea AF |
369 | static const TypeInfo mips_magnum_type = { |
370 | .name = MACHINE_TYPE_NAME("magnum"), | |
371 | .parent = TYPE_MACHINE, | |
372 | .class_init = mips_magnum_class_init, | |
373 | }; | |
f80f9ec9 | 374 | |
8a661aea | 375 | static void mips_pica61_class_init(ObjectClass *oc, void *data) |
f80f9ec9 | 376 | { |
8a661aea AF |
377 | MachineClass *mc = MACHINE_CLASS(oc); |
378 | ||
e264d29d EH |
379 | mc->desc = "Acer Pica 61"; |
380 | mc->init = mips_pica61_init; | |
381 | mc->block_default_type = IF_SCSI; | |
3469e656 | 382 | mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000"); |
f80f9ec9 AL |
383 | } |
384 | ||
8a661aea AF |
385 | static const TypeInfo mips_pica61_type = { |
386 | .name = MACHINE_TYPE_NAME("pica61"), | |
387 | .parent = TYPE_MACHINE, | |
388 | .class_init = mips_pica61_class_init, | |
389 | }; | |
390 | ||
391 | static void mips_jazz_machine_init(void) | |
392 | { | |
393 | type_register_static(&mips_magnum_type); | |
394 | type_register_static(&mips_pica61_type); | |
395 | } | |
396 | ||
0e6aac87 | 397 | type_init(mips_jazz_machine_init) |