]>
Commit | Line | Data |
---|---|---|
4acb54ba EI |
1 | /* |
2 | * Xilinx MicroBlaze emulation for qemu: main translation routines. | |
3 | * | |
4 | * Copyright (c) 2009 Edgar E. Iglesias. | |
dadc1064 | 5 | * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. |
4acb54ba EI |
6 | * |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * Lesser General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
4acb54ba EI |
19 | */ |
20 | ||
8fd9dece | 21 | #include "qemu/osdep.h" |
4acb54ba | 22 | #include "cpu.h" |
76cad711 | 23 | #include "disas/disas.h" |
63c91552 | 24 | #include "exec/exec-all.h" |
dcb32f1d | 25 | #include "tcg/tcg-op.h" |
2ef6175a | 26 | #include "exec/helper-proto.h" |
4acb54ba | 27 | #include "microblaze-decode.h" |
f08b6170 | 28 | #include "exec/cpu_ldst.h" |
2ef6175a | 29 | #include "exec/helper-gen.h" |
77fc6f5e | 30 | #include "exec/translator.h" |
90c84c56 | 31 | #include "qemu/qemu-print.h" |
4acb54ba | 32 | |
a7e30d84 | 33 | #include "trace-tcg.h" |
508127e2 | 34 | #include "exec/log.h" |
a7e30d84 LV |
35 | |
36 | ||
4acb54ba EI |
37 | #define SIM_COMPAT 0 |
38 | #define DISAS_GNU 1 | |
39 | #define DISAS_MB 1 | |
40 | #if DISAS_MB && !SIM_COMPAT | |
41 | # define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) | |
42 | #else | |
43 | # define LOG_DIS(...) do { } while (0) | |
44 | #endif | |
45 | ||
46 | #define D(x) | |
47 | ||
48 | #define EXTRACT_FIELD(src, start, end) \ | |
49 | (((src) >> start) & ((1 << (end - start + 1)) - 1)) | |
50 | ||
77fc6f5e LV |
51 | /* is_jmp field values */ |
52 | #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ | |
53 | #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ | |
54 | #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */ | |
55 | ||
cfeea807 EI |
56 | static TCGv_i32 env_debug; |
57 | static TCGv_i32 cpu_R[32]; | |
0a22f8cf | 58 | static TCGv_i64 cpu_SR[14]; |
cfeea807 EI |
59 | static TCGv_i32 env_imm; |
60 | static TCGv_i32 env_btaken; | |
43d318b2 | 61 | static TCGv_i64 env_btarget; |
cfeea807 | 62 | static TCGv_i32 env_iflags; |
403322ea | 63 | static TCGv env_res_addr; |
cfeea807 | 64 | static TCGv_i32 env_res_val; |
4acb54ba | 65 | |
022c62cb | 66 | #include "exec/gen-icount.h" |
4acb54ba EI |
67 | |
68 | /* This is the state at translation time. */ | |
69 | typedef struct DisasContext { | |
0063ebd6 | 70 | MicroBlazeCPU *cpu; |
cfeea807 | 71 | uint32_t pc; |
4acb54ba EI |
72 | |
73 | /* Decoder. */ | |
74 | int type_b; | |
75 | uint32_t ir; | |
76 | uint8_t opcode; | |
77 | uint8_t rd, ra, rb; | |
78 | uint16_t imm; | |
79 | ||
80 | unsigned int cpustate_changed; | |
81 | unsigned int delayed_branch; | |
82 | unsigned int tb_flags, synced_flags; /* tb dependent flags. */ | |
83 | unsigned int clear_imm; | |
84 | int is_jmp; | |
85 | ||
844bab60 EI |
86 | #define JMP_NOJMP 0 |
87 | #define JMP_DIRECT 1 | |
88 | #define JMP_DIRECT_CC 2 | |
89 | #define JMP_INDIRECT 3 | |
4acb54ba EI |
90 | unsigned int jmp; |
91 | uint32_t jmp_pc; | |
92 | ||
93 | int abort_at_next_insn; | |
4acb54ba EI |
94 | struct TranslationBlock *tb; |
95 | int singlestep_enabled; | |
96 | } DisasContext; | |
97 | ||
38972938 | 98 | static const char *regnames[] = |
4acb54ba EI |
99 | { |
100 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | |
101 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", | |
102 | "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", | |
103 | "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", | |
104 | }; | |
105 | ||
38972938 | 106 | static const char *special_regnames[] = |
4acb54ba | 107 | { |
0031eef2 EI |
108 | "rpc", "rmsr", "sr2", "rear", "sr4", "resr", "sr6", "rfsr", |
109 | "sr8", "sr9", "sr10", "rbtr", "sr12", "redr" | |
4acb54ba EI |
110 | }; |
111 | ||
4acb54ba EI |
112 | static inline void t_sync_flags(DisasContext *dc) |
113 | { | |
4abf79a4 | 114 | /* Synch the tb dependent flags between translator and runtime. */ |
4acb54ba | 115 | if (dc->tb_flags != dc->synced_flags) { |
cfeea807 | 116 | tcg_gen_movi_i32(env_iflags, dc->tb_flags); |
4acb54ba EI |
117 | dc->synced_flags = dc->tb_flags; |
118 | } | |
119 | } | |
120 | ||
121 | static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index) | |
122 | { | |
123 | TCGv_i32 tmp = tcg_const_i32(index); | |
124 | ||
125 | t_sync_flags(dc); | |
0a22f8cf | 126 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); |
64254eba | 127 | gen_helper_raise_exception(cpu_env, tmp); |
4acb54ba EI |
128 | tcg_temp_free_i32(tmp); |
129 | dc->is_jmp = DISAS_UPDATE; | |
130 | } | |
131 | ||
90aa39a1 SF |
132 | static inline bool use_goto_tb(DisasContext *dc, target_ulong dest) |
133 | { | |
134 | #ifndef CONFIG_USER_ONLY | |
135 | return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); | |
136 | #else | |
137 | return true; | |
138 | #endif | |
139 | } | |
140 | ||
4acb54ba EI |
141 | static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) |
142 | { | |
90aa39a1 | 143 | if (use_goto_tb(dc, dest)) { |
4acb54ba | 144 | tcg_gen_goto_tb(n); |
0a22f8cf | 145 | tcg_gen_movi_i64(cpu_SR[SR_PC], dest); |
07ea28b4 | 146 | tcg_gen_exit_tb(dc->tb, n); |
4acb54ba | 147 | } else { |
0a22f8cf | 148 | tcg_gen_movi_i64(cpu_SR[SR_PC], dest); |
07ea28b4 | 149 | tcg_gen_exit_tb(NULL, 0); |
4acb54ba EI |
150 | } |
151 | } | |
152 | ||
cfeea807 | 153 | static void read_carry(DisasContext *dc, TCGv_i32 d) |
ee8b246f | 154 | { |
0a22f8cf EI |
155 | tcg_gen_extrl_i64_i32(d, cpu_SR[SR_MSR]); |
156 | tcg_gen_shri_i32(d, d, 31); | |
ee8b246f EI |
157 | } |
158 | ||
04ec7df7 EI |
159 | /* |
160 | * write_carry sets the carry bits in MSR based on bit 0 of v. | |
161 | * v[31:1] are ignored. | |
162 | */ | |
cfeea807 | 163 | static void write_carry(DisasContext *dc, TCGv_i32 v) |
ee8b246f | 164 | { |
0a22f8cf EI |
165 | TCGv_i64 t0 = tcg_temp_new_i64(); |
166 | tcg_gen_extu_i32_i64(t0, v); | |
167 | /* Deposit bit 0 into MSR_C and the alias MSR_CC. */ | |
168 | tcg_gen_deposit_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0, 2, 1); | |
169 | tcg_gen_deposit_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0, 31, 1); | |
170 | tcg_temp_free_i64(t0); | |
ee8b246f EI |
171 | } |
172 | ||
65ab5eb4 | 173 | static void write_carryi(DisasContext *dc, bool carry) |
8cc9b43f | 174 | { |
cfeea807 EI |
175 | TCGv_i32 t0 = tcg_temp_new_i32(); |
176 | tcg_gen_movi_i32(t0, carry); | |
8cc9b43f | 177 | write_carry(dc, t0); |
cfeea807 | 178 | tcg_temp_free_i32(t0); |
8cc9b43f PC |
179 | } |
180 | ||
9ba8cd45 EI |
181 | /* |
182 | * Returns true if the insn an illegal operation. | |
183 | * If exceptions are enabled, an exception is raised. | |
184 | */ | |
185 | static bool trap_illegal(DisasContext *dc, bool cond) | |
186 | { | |
187 | if (cond && (dc->tb_flags & MSR_EE_FLAG) | |
5143fdf3 | 188 | && dc->cpu->cfg.illegal_opcode_exception) { |
0a22f8cf | 189 | tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); |
9ba8cd45 EI |
190 | t_gen_raise_exception(dc, EXCP_HW_EXCP); |
191 | } | |
192 | return cond; | |
193 | } | |
194 | ||
bdfc1e88 EI |
195 | /* |
196 | * Returns true if the insn is illegal in userspace. | |
197 | * If exceptions are enabled, an exception is raised. | |
198 | */ | |
199 | static bool trap_userspace(DisasContext *dc, bool cond) | |
200 | { | |
201 | int mem_index = cpu_mmu_index(&dc->cpu->env, false); | |
202 | bool cond_user = cond && mem_index == MMU_USER_IDX; | |
203 | ||
204 | if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) { | |
0a22f8cf | 205 | tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); |
bdfc1e88 EI |
206 | t_gen_raise_exception(dc, EXCP_HW_EXCP); |
207 | } | |
208 | return cond_user; | |
209 | } | |
210 | ||
61204ce8 EI |
211 | /* True if ALU operand b is a small immediate that may deserve |
212 | faster treatment. */ | |
213 | static inline int dec_alu_op_b_is_small_imm(DisasContext *dc) | |
214 | { | |
215 | /* Immediate insn without the imm prefix ? */ | |
216 | return dc->type_b && !(dc->tb_flags & IMM_FLAG); | |
217 | } | |
218 | ||
cfeea807 | 219 | static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc) |
4acb54ba EI |
220 | { |
221 | if (dc->type_b) { | |
222 | if (dc->tb_flags & IMM_FLAG) | |
cfeea807 | 223 | tcg_gen_ori_i32(env_imm, env_imm, dc->imm); |
4acb54ba | 224 | else |
cfeea807 | 225 | tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm)); |
4acb54ba EI |
226 | return &env_imm; |
227 | } else | |
228 | return &cpu_R[dc->rb]; | |
229 | } | |
230 | ||
231 | static void dec_add(DisasContext *dc) | |
232 | { | |
233 | unsigned int k, c; | |
cfeea807 | 234 | TCGv_i32 cf; |
4acb54ba EI |
235 | |
236 | k = dc->opcode & 4; | |
237 | c = dc->opcode & 2; | |
238 | ||
239 | LOG_DIS("add%s%s%s r%d r%d r%d\n", | |
240 | dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "", | |
241 | dc->rd, dc->ra, dc->rb); | |
242 | ||
40cbf5b7 EI |
243 | /* Take care of the easy cases first. */ |
244 | if (k) { | |
245 | /* k - keep carry, no need to update MSR. */ | |
246 | /* If rd == r0, it's a nop. */ | |
247 | if (dc->rd) { | |
cfeea807 | 248 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
40cbf5b7 EI |
249 | |
250 | if (c) { | |
251 | /* c - Add carry into the result. */ | |
cfeea807 | 252 | cf = tcg_temp_new_i32(); |
40cbf5b7 EI |
253 | |
254 | read_carry(dc, cf); | |
cfeea807 EI |
255 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); |
256 | tcg_temp_free_i32(cf); | |
40cbf5b7 EI |
257 | } |
258 | } | |
259 | return; | |
260 | } | |
261 | ||
262 | /* From now on, we can assume k is zero. So we need to update MSR. */ | |
263 | /* Extract carry. */ | |
cfeea807 | 264 | cf = tcg_temp_new_i32(); |
40cbf5b7 EI |
265 | if (c) { |
266 | read_carry(dc, cf); | |
267 | } else { | |
cfeea807 | 268 | tcg_gen_movi_i32(cf, 0); |
40cbf5b7 EI |
269 | } |
270 | ||
271 | if (dc->rd) { | |
cfeea807 | 272 | TCGv_i32 ncf = tcg_temp_new_i32(); |
5d0bb823 | 273 | gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); |
cfeea807 EI |
274 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
275 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); | |
40cbf5b7 | 276 | write_carry(dc, ncf); |
cfeea807 | 277 | tcg_temp_free_i32(ncf); |
40cbf5b7 | 278 | } else { |
5d0bb823 | 279 | gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); |
40cbf5b7 | 280 | write_carry(dc, cf); |
4acb54ba | 281 | } |
cfeea807 | 282 | tcg_temp_free_i32(cf); |
4acb54ba EI |
283 | } |
284 | ||
285 | static void dec_sub(DisasContext *dc) | |
286 | { | |
287 | unsigned int u, cmp, k, c; | |
cfeea807 | 288 | TCGv_i32 cf, na; |
4acb54ba EI |
289 | |
290 | u = dc->imm & 2; | |
291 | k = dc->opcode & 4; | |
292 | c = dc->opcode & 2; | |
293 | cmp = (dc->imm & 1) && (!dc->type_b) && k; | |
294 | ||
295 | if (cmp) { | |
296 | LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir); | |
297 | if (dc->rd) { | |
298 | if (u) | |
299 | gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); | |
300 | else | |
301 | gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); | |
302 | } | |
e0a42ebc EI |
303 | return; |
304 | } | |
305 | ||
306 | LOG_DIS("sub%s%s r%d, r%d r%d\n", | |
307 | k ? "k" : "", c ? "c" : "", dc->rd, dc->ra, dc->rb); | |
308 | ||
309 | /* Take care of the easy cases first. */ | |
310 | if (k) { | |
311 | /* k - keep carry, no need to update MSR. */ | |
312 | /* If rd == r0, it's a nop. */ | |
313 | if (dc->rd) { | |
cfeea807 | 314 | tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]); |
e0a42ebc EI |
315 | |
316 | if (c) { | |
317 | /* c - Add carry into the result. */ | |
cfeea807 | 318 | cf = tcg_temp_new_i32(); |
e0a42ebc EI |
319 | |
320 | read_carry(dc, cf); | |
cfeea807 EI |
321 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); |
322 | tcg_temp_free_i32(cf); | |
e0a42ebc EI |
323 | } |
324 | } | |
325 | return; | |
326 | } | |
327 | ||
328 | /* From now on, we can assume k is zero. So we need to update MSR. */ | |
329 | /* Extract carry. And complement a into na. */ | |
cfeea807 EI |
330 | cf = tcg_temp_new_i32(); |
331 | na = tcg_temp_new_i32(); | |
e0a42ebc EI |
332 | if (c) { |
333 | read_carry(dc, cf); | |
334 | } else { | |
cfeea807 | 335 | tcg_gen_movi_i32(cf, 1); |
e0a42ebc EI |
336 | } |
337 | ||
338 | /* d = b + ~a + c. carry defaults to 1. */ | |
cfeea807 | 339 | tcg_gen_not_i32(na, cpu_R[dc->ra]); |
e0a42ebc EI |
340 | |
341 | if (dc->rd) { | |
cfeea807 | 342 | TCGv_i32 ncf = tcg_temp_new_i32(); |
5d0bb823 | 343 | gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf); |
cfeea807 EI |
344 | tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc))); |
345 | tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); | |
e0a42ebc | 346 | write_carry(dc, ncf); |
cfeea807 | 347 | tcg_temp_free_i32(ncf); |
e0a42ebc | 348 | } else { |
5d0bb823 | 349 | gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf); |
e0a42ebc | 350 | write_carry(dc, cf); |
4acb54ba | 351 | } |
cfeea807 EI |
352 | tcg_temp_free_i32(cf); |
353 | tcg_temp_free_i32(na); | |
4acb54ba EI |
354 | } |
355 | ||
356 | static void dec_pattern(DisasContext *dc) | |
357 | { | |
358 | unsigned int mode; | |
4acb54ba | 359 | |
9ba8cd45 EI |
360 | if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { |
361 | return; | |
1567a005 EI |
362 | } |
363 | ||
4acb54ba EI |
364 | mode = dc->opcode & 3; |
365 | switch (mode) { | |
366 | case 0: | |
367 | /* pcmpbf. */ | |
368 | LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
369 | if (dc->rd) | |
370 | gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); | |
371 | break; | |
372 | case 2: | |
373 | LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
374 | if (dc->rd) { | |
cfeea807 | 375 | tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd], |
86112805 | 376 | cpu_R[dc->ra], cpu_R[dc->rb]); |
4acb54ba EI |
377 | } |
378 | break; | |
379 | case 3: | |
380 | LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
4acb54ba | 381 | if (dc->rd) { |
cfeea807 | 382 | tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd], |
86112805 | 383 | cpu_R[dc->ra], cpu_R[dc->rb]); |
4acb54ba EI |
384 | } |
385 | break; | |
386 | default: | |
0063ebd6 | 387 | cpu_abort(CPU(dc->cpu), |
4acb54ba EI |
388 | "unsupported pattern insn opcode=%x\n", dc->opcode); |
389 | break; | |
390 | } | |
391 | } | |
392 | ||
393 | static void dec_and(DisasContext *dc) | |
394 | { | |
395 | unsigned int not; | |
396 | ||
397 | if (!dc->type_b && (dc->imm & (1 << 10))) { | |
398 | dec_pattern(dc); | |
399 | return; | |
400 | } | |
401 | ||
402 | not = dc->opcode & (1 << 1); | |
403 | LOG_DIS("and%s\n", not ? "n" : ""); | |
404 | ||
405 | if (!dc->rd) | |
406 | return; | |
407 | ||
408 | if (not) { | |
cfeea807 | 409 | tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
4acb54ba | 410 | } else |
cfeea807 | 411 | tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
4acb54ba EI |
412 | } |
413 | ||
414 | static void dec_or(DisasContext *dc) | |
415 | { | |
416 | if (!dc->type_b && (dc->imm & (1 << 10))) { | |
417 | dec_pattern(dc); | |
418 | return; | |
419 | } | |
420 | ||
421 | LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm); | |
422 | if (dc->rd) | |
cfeea807 | 423 | tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
4acb54ba EI |
424 | } |
425 | ||
426 | static void dec_xor(DisasContext *dc) | |
427 | { | |
428 | if (!dc->type_b && (dc->imm & (1 << 10))) { | |
429 | dec_pattern(dc); | |
430 | return; | |
431 | } | |
432 | ||
433 | LOG_DIS("xor r%d\n", dc->rd); | |
434 | if (dc->rd) | |
cfeea807 | 435 | tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
4acb54ba EI |
436 | } |
437 | ||
cfeea807 | 438 | static inline void msr_read(DisasContext *dc, TCGv_i32 d) |
4acb54ba | 439 | { |
0a22f8cf | 440 | tcg_gen_extrl_i64_i32(d, cpu_SR[SR_MSR]); |
4acb54ba EI |
441 | } |
442 | ||
cfeea807 | 443 | static inline void msr_write(DisasContext *dc, TCGv_i32 v) |
4acb54ba | 444 | { |
0a22f8cf | 445 | TCGv_i64 t; |
97b833c5 | 446 | |
0a22f8cf | 447 | t = tcg_temp_new_i64(); |
4acb54ba | 448 | dc->cpustate_changed = 1; |
97b833c5 | 449 | /* PVR bit is not writable. */ |
0a22f8cf EI |
450 | tcg_gen_extu_i32_i64(t, v); |
451 | tcg_gen_andi_i64(t, t, ~MSR_PVR); | |
452 | tcg_gen_andi_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], MSR_PVR); | |
453 | tcg_gen_or_i64(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t); | |
454 | tcg_temp_free_i64(t); | |
4acb54ba EI |
455 | } |
456 | ||
457 | static void dec_msr(DisasContext *dc) | |
458 | { | |
0063ebd6 | 459 | CPUState *cs = CPU(dc->cpu); |
cfeea807 | 460 | TCGv_i32 t0, t1; |
2023e9a3 | 461 | unsigned int sr, rn; |
f0f7e7f7 | 462 | bool to, clrset, extended = false; |
4acb54ba | 463 | |
2023e9a3 EI |
464 | sr = extract32(dc->imm, 0, 14); |
465 | to = extract32(dc->imm, 14, 1); | |
466 | clrset = extract32(dc->imm, 15, 1) == 0; | |
4acb54ba | 467 | dc->type_b = 1; |
2023e9a3 | 468 | if (to) { |
4acb54ba | 469 | dc->cpustate_changed = 1; |
f0f7e7f7 EI |
470 | } |
471 | ||
472 | /* Extended MSRs are only available if addr_size > 32. */ | |
473 | if (dc->cpu->cfg.addr_size > 32) { | |
474 | /* The E-bit is encoded differently for To/From MSR. */ | |
475 | static const unsigned int e_bit[] = { 19, 24 }; | |
476 | ||
477 | extended = extract32(dc->imm, e_bit[to], 1); | |
2023e9a3 | 478 | } |
4acb54ba EI |
479 | |
480 | /* msrclr and msrset. */ | |
2023e9a3 EI |
481 | if (clrset) { |
482 | bool clr = extract32(dc->ir, 16, 1); | |
4acb54ba EI |
483 | |
484 | LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set", | |
485 | dc->rd, dc->imm); | |
1567a005 | 486 | |
56837509 | 487 | if (!dc->cpu->cfg.use_msr_instr) { |
1567a005 EI |
488 | /* nop??? */ |
489 | return; | |
490 | } | |
491 | ||
bdfc1e88 | 492 | if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) { |
1567a005 EI |
493 | return; |
494 | } | |
495 | ||
4acb54ba EI |
496 | if (dc->rd) |
497 | msr_read(dc, cpu_R[dc->rd]); | |
498 | ||
cfeea807 EI |
499 | t0 = tcg_temp_new_i32(); |
500 | t1 = tcg_temp_new_i32(); | |
4acb54ba | 501 | msr_read(dc, t0); |
cfeea807 | 502 | tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc))); |
4acb54ba EI |
503 | |
504 | if (clr) { | |
cfeea807 EI |
505 | tcg_gen_not_i32(t1, t1); |
506 | tcg_gen_and_i32(t0, t0, t1); | |
4acb54ba | 507 | } else |
cfeea807 | 508 | tcg_gen_or_i32(t0, t0, t1); |
4acb54ba | 509 | msr_write(dc, t0); |
cfeea807 EI |
510 | tcg_temp_free_i32(t0); |
511 | tcg_temp_free_i32(t1); | |
0a22f8cf | 512 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc + 4); |
4acb54ba EI |
513 | dc->is_jmp = DISAS_UPDATE; |
514 | return; | |
515 | } | |
516 | ||
bdfc1e88 EI |
517 | if (trap_userspace(dc, to)) { |
518 | return; | |
1567a005 EI |
519 | } |
520 | ||
4acb54ba EI |
521 | #if !defined(CONFIG_USER_ONLY) |
522 | /* Catch read/writes to the mmu block. */ | |
523 | if ((sr & ~0xff) == 0x1000) { | |
f0f7e7f7 | 524 | TCGv_i32 tmp_ext = tcg_const_i32(extended); |
05a9a651 EI |
525 | TCGv_i32 tmp_sr; |
526 | ||
4acb54ba | 527 | sr &= 7; |
05a9a651 | 528 | tmp_sr = tcg_const_i32(sr); |
4acb54ba | 529 | LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); |
05a9a651 | 530 | if (to) { |
f0f7e7f7 | 531 | gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]); |
05a9a651 | 532 | } else { |
f0f7e7f7 | 533 | gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr); |
05a9a651 EI |
534 | } |
535 | tcg_temp_free_i32(tmp_sr); | |
f0f7e7f7 | 536 | tcg_temp_free_i32(tmp_ext); |
4acb54ba EI |
537 | return; |
538 | } | |
539 | #endif | |
540 | ||
541 | if (to) { | |
542 | LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); | |
543 | switch (sr) { | |
544 | case 0: | |
545 | break; | |
546 | case 1: | |
547 | msr_write(dc, cpu_R[dc->ra]); | |
548 | break; | |
351527b7 EI |
549 | case SR_EAR: |
550 | case SR_ESR: | |
ab6dd380 | 551 | case SR_FSR: |
0a22f8cf | 552 | tcg_gen_extu_i32_i64(cpu_SR[sr], cpu_R[dc->ra]); |
4acb54ba | 553 | break; |
5818dee5 | 554 | case 0x800: |
cfeea807 EI |
555 | tcg_gen_st_i32(cpu_R[dc->ra], |
556 | cpu_env, offsetof(CPUMBState, slr)); | |
5818dee5 EI |
557 | break; |
558 | case 0x802: | |
cfeea807 EI |
559 | tcg_gen_st_i32(cpu_R[dc->ra], |
560 | cpu_env, offsetof(CPUMBState, shr)); | |
5818dee5 | 561 | break; |
4acb54ba | 562 | default: |
0063ebd6 | 563 | cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr); |
4acb54ba EI |
564 | break; |
565 | } | |
566 | } else { | |
567 | LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm); | |
568 | ||
569 | switch (sr) { | |
570 | case 0: | |
cfeea807 | 571 | tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); |
4acb54ba EI |
572 | break; |
573 | case 1: | |
574 | msr_read(dc, cpu_R[dc->rd]); | |
575 | break; | |
351527b7 | 576 | case SR_EAR: |
a1b48e3a EI |
577 | if (extended) { |
578 | tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_SR[sr]); | |
579 | break; | |
580 | } | |
351527b7 EI |
581 | case SR_ESR: |
582 | case SR_FSR: | |
583 | case SR_BTR: | |
0a22f8cf | 584 | tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_SR[sr]); |
4acb54ba | 585 | break; |
5818dee5 | 586 | case 0x800: |
cfeea807 EI |
587 | tcg_gen_ld_i32(cpu_R[dc->rd], |
588 | cpu_env, offsetof(CPUMBState, slr)); | |
5818dee5 EI |
589 | break; |
590 | case 0x802: | |
cfeea807 EI |
591 | tcg_gen_ld_i32(cpu_R[dc->rd], |
592 | cpu_env, offsetof(CPUMBState, shr)); | |
5818dee5 | 593 | break; |
351527b7 | 594 | case 0x2000 ... 0x200c: |
4acb54ba | 595 | rn = sr & 0xf; |
cfeea807 | 596 | tcg_gen_ld_i32(cpu_R[dc->rd], |
68cee38a | 597 | cpu_env, offsetof(CPUMBState, pvr.regs[rn])); |
4acb54ba EI |
598 | break; |
599 | default: | |
a47dddd7 | 600 | cpu_abort(cs, "unknown mfs reg %x\n", sr); |
4acb54ba EI |
601 | break; |
602 | } | |
603 | } | |
ee7dbcf8 EI |
604 | |
605 | if (dc->rd == 0) { | |
cfeea807 | 606 | tcg_gen_movi_i32(cpu_R[0], 0); |
ee7dbcf8 | 607 | } |
4acb54ba EI |
608 | } |
609 | ||
4acb54ba EI |
610 | /* Multiplier unit. */ |
611 | static void dec_mul(DisasContext *dc) | |
612 | { | |
cfeea807 | 613 | TCGv_i32 tmp; |
4acb54ba EI |
614 | unsigned int subcode; |
615 | ||
9ba8cd45 | 616 | if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) { |
1567a005 EI |
617 | return; |
618 | } | |
619 | ||
4acb54ba | 620 | subcode = dc->imm & 3; |
4acb54ba EI |
621 | |
622 | if (dc->type_b) { | |
623 | LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm); | |
cfeea807 | 624 | tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
16ece88d | 625 | return; |
4acb54ba EI |
626 | } |
627 | ||
1567a005 | 628 | /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */ |
9b964318 | 629 | if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) { |
1567a005 EI |
630 | /* nop??? */ |
631 | } | |
632 | ||
cfeea807 | 633 | tmp = tcg_temp_new_i32(); |
4acb54ba EI |
634 | switch (subcode) { |
635 | case 0: | |
636 | LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
cfeea807 | 637 | tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); |
4acb54ba EI |
638 | break; |
639 | case 1: | |
640 | LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
cfeea807 EI |
641 | tcg_gen_muls2_i32(tmp, cpu_R[dc->rd], |
642 | cpu_R[dc->ra], cpu_R[dc->rb]); | |
4acb54ba EI |
643 | break; |
644 | case 2: | |
645 | LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
cfeea807 EI |
646 | tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd], |
647 | cpu_R[dc->ra], cpu_R[dc->rb]); | |
4acb54ba EI |
648 | break; |
649 | case 3: | |
650 | LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); | |
cfeea807 | 651 | tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); |
4acb54ba EI |
652 | break; |
653 | default: | |
0063ebd6 | 654 | cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode); |
4acb54ba EI |
655 | break; |
656 | } | |
cfeea807 | 657 | tcg_temp_free_i32(tmp); |
4acb54ba EI |
658 | } |
659 | ||
660 | /* Div unit. */ | |
661 | static void dec_div(DisasContext *dc) | |
662 | { | |
663 | unsigned int u; | |
664 | ||
665 | u = dc->imm & 2; | |
666 | LOG_DIS("div\n"); | |
667 | ||
9ba8cd45 EI |
668 | if (trap_illegal(dc, !dc->cpu->cfg.use_div)) { |
669 | return; | |
1567a005 EI |
670 | } |
671 | ||
4acb54ba | 672 | if (u) |
64254eba BS |
673 | gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), |
674 | cpu_R[dc->ra]); | |
4acb54ba | 675 | else |
64254eba BS |
676 | gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), |
677 | cpu_R[dc->ra]); | |
4acb54ba | 678 | if (!dc->rd) |
cfeea807 | 679 | tcg_gen_movi_i32(cpu_R[dc->rd], 0); |
4acb54ba EI |
680 | } |
681 | ||
682 | static void dec_barrel(DisasContext *dc) | |
683 | { | |
cfeea807 | 684 | TCGv_i32 t0; |
faa48d74 | 685 | unsigned int imm_w, imm_s; |
d09b2585 | 686 | bool s, t, e = false, i = false; |
4acb54ba | 687 | |
9ba8cd45 | 688 | if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) { |
1567a005 EI |
689 | return; |
690 | } | |
691 | ||
faa48d74 EI |
692 | if (dc->type_b) { |
693 | /* Insert and extract are only available in immediate mode. */ | |
d09b2585 | 694 | i = extract32(dc->imm, 15, 1); |
faa48d74 EI |
695 | e = extract32(dc->imm, 14, 1); |
696 | } | |
e3e84983 EI |
697 | s = extract32(dc->imm, 10, 1); |
698 | t = extract32(dc->imm, 9, 1); | |
faa48d74 EI |
699 | imm_w = extract32(dc->imm, 6, 5); |
700 | imm_s = extract32(dc->imm, 0, 5); | |
4acb54ba | 701 | |
faa48d74 EI |
702 | LOG_DIS("bs%s%s%s r%d r%d r%d\n", |
703 | e ? "e" : "", | |
4acb54ba EI |
704 | s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb); |
705 | ||
faa48d74 EI |
706 | if (e) { |
707 | if (imm_w + imm_s > 32 || imm_w == 0) { | |
708 | /* These inputs have an undefined behavior. */ | |
709 | qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n", | |
710 | imm_w, imm_s); | |
711 | } else { | |
712 | tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w); | |
713 | } | |
d09b2585 EI |
714 | } else if (i) { |
715 | int width = imm_w - imm_s + 1; | |
716 | ||
717 | if (imm_w < imm_s) { | |
718 | /* These inputs have an undefined behavior. */ | |
719 | qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n", | |
720 | imm_w, imm_s); | |
721 | } else { | |
722 | tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra], | |
723 | imm_s, width); | |
724 | } | |
faa48d74 | 725 | } else { |
cfeea807 | 726 | t0 = tcg_temp_new_i32(); |
4acb54ba | 727 | |
cfeea807 EI |
728 | tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc))); |
729 | tcg_gen_andi_i32(t0, t0, 31); | |
4acb54ba | 730 | |
faa48d74 | 731 | if (s) { |
cfeea807 | 732 | tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); |
2acf6d53 | 733 | } else { |
faa48d74 | 734 | if (t) { |
cfeea807 | 735 | tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); |
faa48d74 | 736 | } else { |
cfeea807 | 737 | tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); |
faa48d74 | 738 | } |
2acf6d53 | 739 | } |
cfeea807 | 740 | tcg_temp_free_i32(t0); |
4acb54ba EI |
741 | } |
742 | } | |
743 | ||
744 | static void dec_bit(DisasContext *dc) | |
745 | { | |
0063ebd6 | 746 | CPUState *cs = CPU(dc->cpu); |
cfeea807 | 747 | TCGv_i32 t0; |
4acb54ba EI |
748 | unsigned int op; |
749 | ||
ace2e4da | 750 | op = dc->ir & ((1 << 9) - 1); |
4acb54ba EI |
751 | switch (op) { |
752 | case 0x21: | |
753 | /* src. */ | |
cfeea807 | 754 | t0 = tcg_temp_new_i32(); |
4acb54ba EI |
755 | |
756 | LOG_DIS("src r%d r%d\n", dc->rd, dc->ra); | |
0a22f8cf EI |
757 | tcg_gen_extrl_i64_i32(t0, cpu_SR[SR_MSR]); |
758 | tcg_gen_andi_i32(t0, t0, MSR_CC); | |
09b9f113 | 759 | write_carry(dc, cpu_R[dc->ra]); |
4acb54ba | 760 | if (dc->rd) { |
cfeea807 EI |
761 | tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); |
762 | tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0); | |
4acb54ba | 763 | } |
cfeea807 | 764 | tcg_temp_free_i32(t0); |
4acb54ba EI |
765 | break; |
766 | ||
767 | case 0x1: | |
768 | case 0x41: | |
769 | /* srl. */ | |
4acb54ba EI |
770 | LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra); |
771 | ||
bb3cb951 EI |
772 | /* Update carry. Note that write carry only looks at the LSB. */ |
773 | write_carry(dc, cpu_R[dc->ra]); | |
4acb54ba EI |
774 | if (dc->rd) { |
775 | if (op == 0x41) | |
cfeea807 | 776 | tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); |
4acb54ba | 777 | else |
cfeea807 | 778 | tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); |
4acb54ba EI |
779 | } |
780 | break; | |
781 | case 0x60: | |
782 | LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra); | |
783 | tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); | |
784 | break; | |
785 | case 0x61: | |
786 | LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra); | |
787 | tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); | |
788 | break; | |
789 | case 0x64: | |
f062a3c7 EI |
790 | case 0x66: |
791 | case 0x74: | |
792 | case 0x76: | |
4acb54ba EI |
793 | /* wdc. */ |
794 | LOG_DIS("wdc r%d\n", dc->ra); | |
bdfc1e88 | 795 | trap_userspace(dc, true); |
4acb54ba EI |
796 | break; |
797 | case 0x68: | |
798 | /* wic. */ | |
799 | LOG_DIS("wic r%d\n", dc->ra); | |
bdfc1e88 | 800 | trap_userspace(dc, true); |
4acb54ba | 801 | break; |
48b5e96f | 802 | case 0xe0: |
9ba8cd45 EI |
803 | if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { |
804 | return; | |
48b5e96f | 805 | } |
8fc5239e | 806 | if (dc->cpu->cfg.use_pcmp_instr) { |
5318420c | 807 | tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32); |
48b5e96f EI |
808 | } |
809 | break; | |
ace2e4da PC |
810 | case 0x1e0: |
811 | /* swapb */ | |
812 | LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra); | |
813 | tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]); | |
814 | break; | |
b8c6a5d9 | 815 | case 0x1e2: |
ace2e4da PC |
816 | /*swaph */ |
817 | LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra); | |
818 | tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16); | |
819 | break; | |
4acb54ba | 820 | default: |
a47dddd7 AF |
821 | cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n", |
822 | dc->pc, op, dc->rd, dc->ra, dc->rb); | |
4acb54ba EI |
823 | break; |
824 | } | |
825 | } | |
826 | ||
827 | static inline void sync_jmpstate(DisasContext *dc) | |
828 | { | |
844bab60 EI |
829 | if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { |
830 | if (dc->jmp == JMP_DIRECT) { | |
cfeea807 | 831 | tcg_gen_movi_i32(env_btaken, 1); |
844bab60 | 832 | } |
23979dc5 | 833 | dc->jmp = JMP_INDIRECT; |
43d318b2 | 834 | tcg_gen_movi_i64(env_btarget, dc->jmp_pc); |
4acb54ba EI |
835 | } |
836 | } | |
837 | ||
838 | static void dec_imm(DisasContext *dc) | |
839 | { | |
840 | LOG_DIS("imm %x\n", dc->imm << 16); | |
cfeea807 | 841 | tcg_gen_movi_i32(env_imm, (dc->imm << 16)); |
4acb54ba EI |
842 | dc->tb_flags |= IMM_FLAG; |
843 | dc->clear_imm = 0; | |
844 | } | |
845 | ||
d248e1be | 846 | static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t) |
4acb54ba | 847 | { |
0e9033c8 EI |
848 | bool extimm = dc->tb_flags & IMM_FLAG; |
849 | /* Should be set to true if r1 is used by loadstores. */ | |
850 | bool stackprot = false; | |
403322ea | 851 | TCGv_i32 t32; |
5818dee5 EI |
852 | |
853 | /* All load/stores use ra. */ | |
9aaaa181 | 854 | if (dc->ra == 1 && dc->cpu->cfg.stackprot) { |
0e9033c8 | 855 | stackprot = true; |
5818dee5 | 856 | } |
4acb54ba | 857 | |
9ef55357 | 858 | /* Treat the common cases first. */ |
4acb54ba | 859 | if (!dc->type_b) { |
d248e1be EI |
860 | if (ea) { |
861 | int addr_size = dc->cpu->cfg.addr_size; | |
862 | ||
863 | if (addr_size == 32) { | |
864 | tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); | |
865 | return; | |
866 | } | |
867 | ||
868 | tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]); | |
869 | if (addr_size < 64) { | |
870 | /* Mask off out of range bits. */ | |
871 | tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size)); | |
872 | } | |
873 | return; | |
874 | } | |
875 | ||
0dc4af5c | 876 | /* If any of the regs is r0, set t to the value of the other reg. */ |
4b5ef0b5 | 877 | if (dc->ra == 0) { |
403322ea | 878 | tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); |
0dc4af5c | 879 | return; |
4b5ef0b5 | 880 | } else if (dc->rb == 0) { |
403322ea | 881 | tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]); |
0dc4af5c | 882 | return; |
4b5ef0b5 EI |
883 | } |
884 | ||
9aaaa181 | 885 | if (dc->rb == 1 && dc->cpu->cfg.stackprot) { |
0e9033c8 | 886 | stackprot = true; |
5818dee5 EI |
887 | } |
888 | ||
403322ea EI |
889 | t32 = tcg_temp_new_i32(); |
890 | tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]); | |
891 | tcg_gen_extu_i32_tl(t, t32); | |
892 | tcg_temp_free_i32(t32); | |
5818dee5 EI |
893 | |
894 | if (stackprot) { | |
0a87e691 | 895 | gen_helper_stackprot(cpu_env, t); |
5818dee5 | 896 | } |
0dc4af5c | 897 | return; |
4acb54ba EI |
898 | } |
899 | /* Immediate. */ | |
403322ea | 900 | t32 = tcg_temp_new_i32(); |
4acb54ba | 901 | if (!extimm) { |
f7a66e3a | 902 | tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm); |
4acb54ba | 903 | } else { |
403322ea | 904 | tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc))); |
4acb54ba | 905 | } |
403322ea EI |
906 | tcg_gen_extu_i32_tl(t, t32); |
907 | tcg_temp_free_i32(t32); | |
4acb54ba | 908 | |
5818dee5 | 909 | if (stackprot) { |
0a87e691 | 910 | gen_helper_stackprot(cpu_env, t); |
5818dee5 | 911 | } |
0dc4af5c | 912 | return; |
4acb54ba EI |
913 | } |
914 | ||
915 | static void dec_load(DisasContext *dc) | |
916 | { | |
403322ea EI |
917 | TCGv_i32 v; |
918 | TCGv addr; | |
8534063a | 919 | unsigned int size; |
d248e1be EI |
920 | bool rev = false, ex = false, ea = false; |
921 | int mem_index = cpu_mmu_index(&dc->cpu->env, false); | |
14776ab5 | 922 | MemOp mop; |
4acb54ba | 923 | |
47acdd63 RH |
924 | mop = dc->opcode & 3; |
925 | size = 1 << mop; | |
9f8beb66 | 926 | if (!dc->type_b) { |
d248e1be | 927 | ea = extract32(dc->ir, 7, 1); |
8534063a EI |
928 | rev = extract32(dc->ir, 9, 1); |
929 | ex = extract32(dc->ir, 10, 1); | |
9f8beb66 | 930 | } |
47acdd63 RH |
931 | mop |= MO_TE; |
932 | if (rev) { | |
933 | mop ^= MO_BSWAP; | |
934 | } | |
9f8beb66 | 935 | |
9ba8cd45 | 936 | if (trap_illegal(dc, size > 4)) { |
0187688f EI |
937 | return; |
938 | } | |
4acb54ba | 939 | |
d248e1be EI |
940 | if (trap_userspace(dc, ea)) { |
941 | return; | |
942 | } | |
943 | ||
944 | LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", | |
945 | ex ? "x" : "", | |
946 | ea ? "ea" : ""); | |
9f8beb66 | 947 | |
4acb54ba | 948 | t_sync_flags(dc); |
403322ea | 949 | addr = tcg_temp_new(); |
d248e1be EI |
950 | compute_ldst_addr(dc, ea, addr); |
951 | /* Extended addressing bypasses the MMU. */ | |
952 | mem_index = ea ? MMU_NOMMU_IDX : mem_index; | |
4acb54ba | 953 | |
9f8beb66 EI |
954 | /* |
955 | * When doing reverse accesses we need to do two things. | |
956 | * | |
4ff9786c | 957 | * 1. Reverse the address wrt endianness. |
9f8beb66 EI |
958 | * 2. Byteswap the data lanes on the way back into the CPU core. |
959 | */ | |
960 | if (rev && size != 4) { | |
961 | /* Endian reverse the address. t is addr. */ | |
962 | switch (size) { | |
963 | case 1: | |
964 | { | |
a6338015 | 965 | tcg_gen_xori_tl(addr, addr, 3); |
9f8beb66 EI |
966 | break; |
967 | } | |
968 | ||
969 | case 2: | |
970 | /* 00 -> 10 | |
971 | 10 -> 00. */ | |
403322ea | 972 | tcg_gen_xori_tl(addr, addr, 2); |
9f8beb66 EI |
973 | break; |
974 | default: | |
0063ebd6 | 975 | cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); |
9f8beb66 EI |
976 | break; |
977 | } | |
978 | } | |
979 | ||
8cc9b43f PC |
980 | /* lwx does not throw unaligned access errors, so force alignment */ |
981 | if (ex) { | |
403322ea | 982 | tcg_gen_andi_tl(addr, addr, ~3); |
8cc9b43f PC |
983 | } |
984 | ||
4acb54ba EI |
985 | /* If we get a fault on a dslot, the jmpstate better be in sync. */ |
986 | sync_jmpstate(dc); | |
968a40f6 EI |
987 | |
988 | /* Verify alignment if needed. */ | |
47acdd63 RH |
989 | /* |
990 | * Microblaze gives MMU faults priority over faults due to | |
991 | * unaligned addresses. That's why we speculatively do the load | |
992 | * into v. If the load succeeds, we verify alignment of the | |
993 | * address and if that succeeds we write into the destination reg. | |
994 | */ | |
cfeea807 | 995 | v = tcg_temp_new_i32(); |
d248e1be | 996 | tcg_gen_qemu_ld_i32(v, addr, mem_index, mop); |
a12f6507 | 997 | |
1507e5f6 | 998 | if (dc->cpu->cfg.unaligned_exceptions && size > 1) { |
a6338015 EI |
999 | TCGv_i32 t0 = tcg_const_i32(0); |
1000 | TCGv_i32 treg = tcg_const_i32(dc->rd); | |
1001 | TCGv_i32 tsize = tcg_const_i32(size - 1); | |
1002 | ||
0a22f8cf | 1003 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); |
a6338015 EI |
1004 | gen_helper_memalign(cpu_env, addr, treg, t0, tsize); |
1005 | ||
1006 | tcg_temp_free_i32(t0); | |
1007 | tcg_temp_free_i32(treg); | |
1008 | tcg_temp_free_i32(tsize); | |
4acb54ba EI |
1009 | } |
1010 | ||
47acdd63 | 1011 | if (ex) { |
403322ea | 1012 | tcg_gen_mov_tl(env_res_addr, addr); |
cfeea807 | 1013 | tcg_gen_mov_i32(env_res_val, v); |
47acdd63 RH |
1014 | } |
1015 | if (dc->rd) { | |
cfeea807 | 1016 | tcg_gen_mov_i32(cpu_R[dc->rd], v); |
47acdd63 | 1017 | } |
cfeea807 | 1018 | tcg_temp_free_i32(v); |
47acdd63 | 1019 | |
8cc9b43f | 1020 | if (ex) { /* lwx */ |
b6af0975 | 1021 | /* no support for AXI exclusive so always clear C */ |
8cc9b43f | 1022 | write_carryi(dc, 0); |
8cc9b43f PC |
1023 | } |
1024 | ||
403322ea | 1025 | tcg_temp_free(addr); |
4acb54ba EI |
1026 | } |
1027 | ||
4acb54ba EI |
1028 | static void dec_store(DisasContext *dc) |
1029 | { | |
403322ea | 1030 | TCGv addr; |
42a268c2 | 1031 | TCGLabel *swx_skip = NULL; |
b51b3d43 | 1032 | unsigned int size; |
d248e1be EI |
1033 | bool rev = false, ex = false, ea = false; |
1034 | int mem_index = cpu_mmu_index(&dc->cpu->env, false); | |
14776ab5 | 1035 | MemOp mop; |
4acb54ba | 1036 | |
47acdd63 RH |
1037 | mop = dc->opcode & 3; |
1038 | size = 1 << mop; | |
9f8beb66 | 1039 | if (!dc->type_b) { |
d248e1be | 1040 | ea = extract32(dc->ir, 7, 1); |
b51b3d43 EI |
1041 | rev = extract32(dc->ir, 9, 1); |
1042 | ex = extract32(dc->ir, 10, 1); | |
9f8beb66 | 1043 | } |
47acdd63 RH |
1044 | mop |= MO_TE; |
1045 | if (rev) { | |
1046 | mop ^= MO_BSWAP; | |
1047 | } | |
4acb54ba | 1048 | |
9ba8cd45 | 1049 | if (trap_illegal(dc, size > 4)) { |
0187688f EI |
1050 | return; |
1051 | } | |
1052 | ||
d248e1be EI |
1053 | trap_userspace(dc, ea); |
1054 | ||
1055 | LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", | |
1056 | ex ? "x" : "", | |
1057 | ea ? "ea" : ""); | |
4acb54ba EI |
1058 | t_sync_flags(dc); |
1059 | /* If we get a fault on a dslot, the jmpstate better be in sync. */ | |
1060 | sync_jmpstate(dc); | |
0dc4af5c | 1061 | /* SWX needs a temp_local. */ |
403322ea | 1062 | addr = ex ? tcg_temp_local_new() : tcg_temp_new(); |
d248e1be EI |
1063 | compute_ldst_addr(dc, ea, addr); |
1064 | /* Extended addressing bypasses the MMU. */ | |
1065 | mem_index = ea ? MMU_NOMMU_IDX : mem_index; | |
968a40f6 | 1066 | |
8cc9b43f | 1067 | if (ex) { /* swx */ |
cfeea807 | 1068 | TCGv_i32 tval; |
8cc9b43f | 1069 | |
8cc9b43f | 1070 | /* swx does not throw unaligned access errors, so force alignment */ |
403322ea | 1071 | tcg_gen_andi_tl(addr, addr, ~3); |
8cc9b43f | 1072 | |
8cc9b43f PC |
1073 | write_carryi(dc, 1); |
1074 | swx_skip = gen_new_label(); | |
403322ea | 1075 | tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip); |
11a76217 EI |
1076 | |
1077 | /* Compare the value loaded at lwx with current contents of | |
1078 | the reserved location. | |
1079 | FIXME: This only works for system emulation where we can expect | |
1080 | this compare and the following write to be atomic. For user | |
1081 | emulation we need to add atomicity between threads. */ | |
cfeea807 | 1082 | tval = tcg_temp_new_i32(); |
0dc4af5c EI |
1083 | tcg_gen_qemu_ld_i32(tval, addr, cpu_mmu_index(&dc->cpu->env, false), |
1084 | MO_TEUL); | |
cfeea807 | 1085 | tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip); |
8cc9b43f | 1086 | write_carryi(dc, 0); |
cfeea807 | 1087 | tcg_temp_free_i32(tval); |
8cc9b43f PC |
1088 | } |
1089 | ||
9f8beb66 EI |
1090 | if (rev && size != 4) { |
1091 | /* Endian reverse the address. t is addr. */ | |
1092 | switch (size) { | |
1093 | case 1: | |
1094 | { | |
a6338015 | 1095 | tcg_gen_xori_tl(addr, addr, 3); |
9f8beb66 EI |
1096 | break; |
1097 | } | |
1098 | ||
1099 | case 2: | |
1100 | /* 00 -> 10 | |
1101 | 10 -> 00. */ | |
1102 | /* Force addr into the temp. */ | |
403322ea | 1103 | tcg_gen_xori_tl(addr, addr, 2); |
9f8beb66 EI |
1104 | break; |
1105 | default: | |
0063ebd6 | 1106 | cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); |
9f8beb66 EI |
1107 | break; |
1108 | } | |
9f8beb66 | 1109 | } |
d248e1be | 1110 | tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop); |
a12f6507 | 1111 | |
968a40f6 | 1112 | /* Verify alignment if needed. */ |
1507e5f6 | 1113 | if (dc->cpu->cfg.unaligned_exceptions && size > 1) { |
a6338015 EI |
1114 | TCGv_i32 t1 = tcg_const_i32(1); |
1115 | TCGv_i32 treg = tcg_const_i32(dc->rd); | |
1116 | TCGv_i32 tsize = tcg_const_i32(size - 1); | |
1117 | ||
0a22f8cf | 1118 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); |
a12f6507 | 1119 | /* FIXME: if the alignment is wrong, we should restore the value |
4abf79a4 | 1120 | * in memory. One possible way to achieve this is to probe |
9f8beb66 EI |
1121 | * the MMU prior to the memaccess, thay way we could put |
1122 | * the alignment checks in between the probe and the mem | |
1123 | * access. | |
a12f6507 | 1124 | */ |
a6338015 EI |
1125 | gen_helper_memalign(cpu_env, addr, treg, t1, tsize); |
1126 | ||
1127 | tcg_temp_free_i32(t1); | |
1128 | tcg_temp_free_i32(treg); | |
1129 | tcg_temp_free_i32(tsize); | |
968a40f6 | 1130 | } |
083dbf48 | 1131 | |
8cc9b43f PC |
1132 | if (ex) { |
1133 | gen_set_label(swx_skip); | |
8cc9b43f | 1134 | } |
968a40f6 | 1135 | |
403322ea | 1136 | tcg_temp_free(addr); |
4acb54ba EI |
1137 | } |
1138 | ||
1139 | static inline void eval_cc(DisasContext *dc, unsigned int cc, | |
9e6e1828 | 1140 | TCGv_i32 d, TCGv_i32 a) |
4acb54ba | 1141 | { |
d89b86e9 EI |
1142 | static const int mb_to_tcg_cc[] = { |
1143 | [CC_EQ] = TCG_COND_EQ, | |
1144 | [CC_NE] = TCG_COND_NE, | |
1145 | [CC_LT] = TCG_COND_LT, | |
1146 | [CC_LE] = TCG_COND_LE, | |
1147 | [CC_GE] = TCG_COND_GE, | |
1148 | [CC_GT] = TCG_COND_GT, | |
1149 | }; | |
1150 | ||
4acb54ba | 1151 | switch (cc) { |
d89b86e9 EI |
1152 | case CC_EQ: |
1153 | case CC_NE: | |
1154 | case CC_LT: | |
1155 | case CC_LE: | |
1156 | case CC_GE: | |
1157 | case CC_GT: | |
9e6e1828 | 1158 | tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0); |
d89b86e9 EI |
1159 | break; |
1160 | default: | |
1161 | cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc); | |
1162 | break; | |
4acb54ba EI |
1163 | } |
1164 | } | |
1165 | ||
43d318b2 | 1166 | static void eval_cond_jmp(DisasContext *dc, TCGv_i64 pc_true, TCGv_i64 pc_false) |
4acb54ba | 1167 | { |
e956caf2 EI |
1168 | TCGv_i64 tmp_btaken = tcg_temp_new_i64(); |
1169 | TCGv_i64 tmp_zero = tcg_const_i64(0); | |
1170 | ||
1171 | tcg_gen_extu_i32_i64(tmp_btaken, env_btaken); | |
1172 | tcg_gen_movcond_i64(TCG_COND_NE, cpu_SR[SR_PC], | |
1173 | tmp_btaken, tmp_zero, | |
1174 | pc_true, pc_false); | |
1175 | ||
1176 | tcg_temp_free_i64(tmp_btaken); | |
1177 | tcg_temp_free_i64(tmp_zero); | |
4acb54ba EI |
1178 | } |
1179 | ||
f91c60f0 EI |
1180 | static void dec_setup_dslot(DisasContext *dc) |
1181 | { | |
1182 | TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)); | |
1183 | ||
1184 | dc->delayed_branch = 2; | |
1185 | dc->tb_flags |= D_FLAG; | |
1186 | ||
1187 | tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm)); | |
1188 | tcg_temp_free_i32(tmp); | |
1189 | } | |
1190 | ||
4acb54ba EI |
1191 | static void dec_bcc(DisasContext *dc) |
1192 | { | |
1193 | unsigned int cc; | |
1194 | unsigned int dslot; | |
1195 | ||
1196 | cc = EXTRACT_FIELD(dc->ir, 21, 23); | |
1197 | dslot = dc->ir & (1 << 25); | |
1198 | LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm); | |
1199 | ||
1200 | dc->delayed_branch = 1; | |
1201 | if (dslot) { | |
f91c60f0 | 1202 | dec_setup_dslot(dc); |
4acb54ba EI |
1203 | } |
1204 | ||
61204ce8 EI |
1205 | if (dec_alu_op_b_is_small_imm(dc)) { |
1206 | int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend. */ | |
1207 | ||
43d318b2 | 1208 | tcg_gen_movi_i64(env_btarget, dc->pc + offset); |
844bab60 | 1209 | dc->jmp = JMP_DIRECT_CC; |
23979dc5 | 1210 | dc->jmp_pc = dc->pc + offset; |
61204ce8 | 1211 | } else { |
23979dc5 | 1212 | dc->jmp = JMP_INDIRECT; |
43d318b2 EI |
1213 | tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc))); |
1214 | tcg_gen_addi_i64(env_btarget, env_btarget, dc->pc); | |
1215 | tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX); | |
61204ce8 | 1216 | } |
9e6e1828 | 1217 | eval_cc(dc, cc, env_btaken, cpu_R[dc->ra]); |
4acb54ba EI |
1218 | } |
1219 | ||
1220 | static void dec_br(DisasContext *dc) | |
1221 | { | |
9f6113c7 | 1222 | unsigned int dslot, link, abs, mbar; |
4acb54ba EI |
1223 | |
1224 | dslot = dc->ir & (1 << 20); | |
1225 | abs = dc->ir & (1 << 19); | |
1226 | link = dc->ir & (1 << 18); | |
9f6113c7 EI |
1227 | |
1228 | /* Memory barrier. */ | |
1229 | mbar = (dc->ir >> 16) & 31; | |
1230 | if (mbar == 2 && dc->imm == 4) { | |
5d45de97 EI |
1231 | /* mbar IMM & 16 decodes to sleep. */ |
1232 | if (dc->rd & 16) { | |
1233 | TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT); | |
1234 | TCGv_i32 tmp_1 = tcg_const_i32(1); | |
1235 | ||
1236 | LOG_DIS("sleep\n"); | |
1237 | ||
1238 | t_sync_flags(dc); | |
1239 | tcg_gen_st_i32(tmp_1, cpu_env, | |
1240 | -offsetof(MicroBlazeCPU, env) | |
1241 | +offsetof(CPUState, halted)); | |
0a22f8cf | 1242 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc + 4); |
5d45de97 EI |
1243 | gen_helper_raise_exception(cpu_env, tmp_hlt); |
1244 | tcg_temp_free_i32(tmp_hlt); | |
1245 | tcg_temp_free_i32(tmp_1); | |
1246 | return; | |
1247 | } | |
9f6113c7 EI |
1248 | LOG_DIS("mbar %d\n", dc->rd); |
1249 | /* Break the TB. */ | |
1250 | dc->cpustate_changed = 1; | |
1251 | return; | |
1252 | } | |
1253 | ||
4acb54ba EI |
1254 | LOG_DIS("br%s%s%s%s imm=%x\n", |
1255 | abs ? "a" : "", link ? "l" : "", | |
1256 | dc->type_b ? "i" : "", dslot ? "d" : "", | |
1257 | dc->imm); | |
1258 | ||
1259 | dc->delayed_branch = 1; | |
1260 | if (dslot) { | |
f91c60f0 | 1261 | dec_setup_dslot(dc); |
4acb54ba EI |
1262 | } |
1263 | if (link && dc->rd) | |
cfeea807 | 1264 | tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); |
4acb54ba EI |
1265 | |
1266 | dc->jmp = JMP_INDIRECT; | |
1267 | if (abs) { | |
cfeea807 | 1268 | tcg_gen_movi_i32(env_btaken, 1); |
43d318b2 | 1269 | tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc))); |
ff21f70a EI |
1270 | if (link && !dslot) { |
1271 | if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18)) | |
1272 | t_gen_raise_exception(dc, EXCP_BREAK); | |
1273 | if (dc->imm == 0) { | |
bdfc1e88 | 1274 | if (trap_userspace(dc, true)) { |
ff21f70a EI |
1275 | return; |
1276 | } | |
1277 | ||
1278 | t_gen_raise_exception(dc, EXCP_DEBUG); | |
1279 | } | |
1280 | } | |
4acb54ba | 1281 | } else { |
61204ce8 EI |
1282 | if (dec_alu_op_b_is_small_imm(dc)) { |
1283 | dc->jmp = JMP_DIRECT; | |
1284 | dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm); | |
1285 | } else { | |
cfeea807 | 1286 | tcg_gen_movi_i32(env_btaken, 1); |
43d318b2 EI |
1287 | tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc))); |
1288 | tcg_gen_addi_i64(env_btarget, env_btarget, dc->pc); | |
1289 | tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX); | |
4acb54ba EI |
1290 | } |
1291 | } | |
1292 | } | |
1293 | ||
1294 | static inline void do_rti(DisasContext *dc) | |
1295 | { | |
cfeea807 EI |
1296 | TCGv_i32 t0, t1; |
1297 | t0 = tcg_temp_new_i32(); | |
1298 | t1 = tcg_temp_new_i32(); | |
0a22f8cf EI |
1299 | tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); |
1300 | tcg_gen_shri_i32(t0, t1, 1); | |
1301 | tcg_gen_ori_i32(t1, t1, MSR_IE); | |
cfeea807 EI |
1302 | tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); |
1303 | ||
1304 | tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); | |
1305 | tcg_gen_or_i32(t1, t1, t0); | |
4acb54ba | 1306 | msr_write(dc, t1); |
cfeea807 EI |
1307 | tcg_temp_free_i32(t1); |
1308 | tcg_temp_free_i32(t0); | |
4acb54ba EI |
1309 | dc->tb_flags &= ~DRTI_FLAG; |
1310 | } | |
1311 | ||
1312 | static inline void do_rtb(DisasContext *dc) | |
1313 | { | |
cfeea807 EI |
1314 | TCGv_i32 t0, t1; |
1315 | t0 = tcg_temp_new_i32(); | |
1316 | t1 = tcg_temp_new_i32(); | |
0a22f8cf EI |
1317 | tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); |
1318 | tcg_gen_andi_i32(t1, t1, ~MSR_BIP); | |
cfeea807 EI |
1319 | tcg_gen_shri_i32(t0, t1, 1); |
1320 | tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); | |
1321 | ||
1322 | tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); | |
1323 | tcg_gen_or_i32(t1, t1, t0); | |
4acb54ba | 1324 | msr_write(dc, t1); |
cfeea807 EI |
1325 | tcg_temp_free_i32(t1); |
1326 | tcg_temp_free_i32(t0); | |
4acb54ba EI |
1327 | dc->tb_flags &= ~DRTB_FLAG; |
1328 | } | |
1329 | ||
1330 | static inline void do_rte(DisasContext *dc) | |
1331 | { | |
cfeea807 EI |
1332 | TCGv_i32 t0, t1; |
1333 | t0 = tcg_temp_new_i32(); | |
1334 | t1 = tcg_temp_new_i32(); | |
4acb54ba | 1335 | |
0a22f8cf EI |
1336 | tcg_gen_extrl_i64_i32(t1, cpu_SR[SR_MSR]); |
1337 | tcg_gen_ori_i32(t1, t1, MSR_EE); | |
cfeea807 EI |
1338 | tcg_gen_andi_i32(t1, t1, ~MSR_EIP); |
1339 | tcg_gen_shri_i32(t0, t1, 1); | |
1340 | tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); | |
4acb54ba | 1341 | |
cfeea807 EI |
1342 | tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); |
1343 | tcg_gen_or_i32(t1, t1, t0); | |
4acb54ba | 1344 | msr_write(dc, t1); |
cfeea807 EI |
1345 | tcg_temp_free_i32(t1); |
1346 | tcg_temp_free_i32(t0); | |
4acb54ba EI |
1347 | dc->tb_flags &= ~DRTE_FLAG; |
1348 | } | |
1349 | ||
1350 | static void dec_rts(DisasContext *dc) | |
1351 | { | |
1352 | unsigned int b_bit, i_bit, e_bit; | |
43d318b2 | 1353 | TCGv_i64 tmp64; |
4acb54ba EI |
1354 | |
1355 | i_bit = dc->ir & (1 << 21); | |
1356 | b_bit = dc->ir & (1 << 22); | |
1357 | e_bit = dc->ir & (1 << 23); | |
1358 | ||
bdfc1e88 EI |
1359 | if (trap_userspace(dc, i_bit || b_bit || e_bit)) { |
1360 | return; | |
1361 | } | |
1362 | ||
f91c60f0 | 1363 | dec_setup_dslot(dc); |
4acb54ba EI |
1364 | |
1365 | if (i_bit) { | |
1366 | LOG_DIS("rtid ir=%x\n", dc->ir); | |
1367 | dc->tb_flags |= DRTI_FLAG; | |
1368 | } else if (b_bit) { | |
1369 | LOG_DIS("rtbd ir=%x\n", dc->ir); | |
1370 | dc->tb_flags |= DRTB_FLAG; | |
1371 | } else if (e_bit) { | |
1372 | LOG_DIS("rted ir=%x\n", dc->ir); | |
1373 | dc->tb_flags |= DRTE_FLAG; | |
1374 | } else | |
1375 | LOG_DIS("rts ir=%x\n", dc->ir); | |
1376 | ||
23979dc5 | 1377 | dc->jmp = JMP_INDIRECT; |
cfeea807 | 1378 | tcg_gen_movi_i32(env_btaken, 1); |
43d318b2 EI |
1379 | |
1380 | tmp64 = tcg_temp_new_i64(); | |
1381 | tcg_gen_extu_i32_i64(env_btarget, *(dec_alu_op_b(dc))); | |
1382 | tcg_gen_extu_i32_i64(tmp64, cpu_R[dc->ra]); | |
1383 | tcg_gen_add_i64(env_btarget, env_btarget, tmp64); | |
1384 | tcg_gen_andi_i64(env_btarget, env_btarget, UINT32_MAX); | |
1385 | tcg_temp_free_i64(tmp64); | |
4acb54ba EI |
1386 | } |
1387 | ||
97694c57 EI |
1388 | static int dec_check_fpuv2(DisasContext *dc) |
1389 | { | |
be67e9ab | 1390 | if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) { |
0a22f8cf | 1391 | tcg_gen_movi_i64(cpu_SR[SR_ESR], ESR_EC_FPU); |
97694c57 EI |
1392 | t_gen_raise_exception(dc, EXCP_HW_EXCP); |
1393 | } | |
be67e9ab | 1394 | return (dc->cpu->cfg.use_fpu == 2) ? 0 : PVR2_USE_FPU2_MASK; |
97694c57 EI |
1395 | } |
1396 | ||
1567a005 EI |
1397 | static void dec_fpu(DisasContext *dc) |
1398 | { | |
97694c57 EI |
1399 | unsigned int fpu_insn; |
1400 | ||
9ba8cd45 | 1401 | if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) { |
1567a005 EI |
1402 | return; |
1403 | } | |
1404 | ||
97694c57 EI |
1405 | fpu_insn = (dc->ir >> 7) & 7; |
1406 | ||
1407 | switch (fpu_insn) { | |
1408 | case 0: | |
64254eba BS |
1409 | gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], |
1410 | cpu_R[dc->rb]); | |
97694c57 EI |
1411 | break; |
1412 | ||
1413 | case 1: | |
64254eba BS |
1414 | gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], |
1415 | cpu_R[dc->rb]); | |
97694c57 EI |
1416 | break; |
1417 | ||
1418 | case 2: | |
64254eba BS |
1419 | gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], |
1420 | cpu_R[dc->rb]); | |
97694c57 EI |
1421 | break; |
1422 | ||
1423 | case 3: | |
64254eba BS |
1424 | gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], |
1425 | cpu_R[dc->rb]); | |
97694c57 EI |
1426 | break; |
1427 | ||
1428 | case 4: | |
1429 | switch ((dc->ir >> 4) & 7) { | |
1430 | case 0: | |
64254eba | 1431 | gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1432 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1433 | break; | |
1434 | case 1: | |
64254eba | 1435 | gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1436 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1437 | break; | |
1438 | case 2: | |
64254eba | 1439 | gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1440 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1441 | break; | |
1442 | case 3: | |
64254eba | 1443 | gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1444 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1445 | break; | |
1446 | case 4: | |
64254eba | 1447 | gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1448 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1449 | break; | |
1450 | case 5: | |
64254eba | 1451 | gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1452 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1453 | break; | |
1454 | case 6: | |
64254eba | 1455 | gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env, |
97694c57 EI |
1456 | cpu_R[dc->ra], cpu_R[dc->rb]); |
1457 | break; | |
1458 | default: | |
71547a3b BS |
1459 | qemu_log_mask(LOG_UNIMP, |
1460 | "unimplemented fcmp fpu_insn=%x pc=%x" | |
1461 | " opc=%x\n", | |
1462 | fpu_insn, dc->pc, dc->opcode); | |
97694c57 EI |
1463 | dc->abort_at_next_insn = 1; |
1464 | break; | |
1465 | } | |
1466 | break; | |
1467 | ||
1468 | case 5: | |
1469 | if (!dec_check_fpuv2(dc)) { | |
1470 | return; | |
1471 | } | |
64254eba | 1472 | gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); |
97694c57 EI |
1473 | break; |
1474 | ||
1475 | case 6: | |
1476 | if (!dec_check_fpuv2(dc)) { | |
1477 | return; | |
1478 | } | |
64254eba | 1479 | gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); |
97694c57 EI |
1480 | break; |
1481 | ||
1482 | case 7: | |
1483 | if (!dec_check_fpuv2(dc)) { | |
1484 | return; | |
1485 | } | |
64254eba | 1486 | gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); |
97694c57 EI |
1487 | break; |
1488 | ||
1489 | default: | |
71547a3b BS |
1490 | qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x" |
1491 | " opc=%x\n", | |
1492 | fpu_insn, dc->pc, dc->opcode); | |
97694c57 EI |
1493 | dc->abort_at_next_insn = 1; |
1494 | break; | |
1495 | } | |
1567a005 EI |
1496 | } |
1497 | ||
4acb54ba EI |
1498 | static void dec_null(DisasContext *dc) |
1499 | { | |
9ba8cd45 | 1500 | if (trap_illegal(dc, true)) { |
02b33596 EI |
1501 | return; |
1502 | } | |
1d512a65 | 1503 | qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode); |
4acb54ba EI |
1504 | dc->abort_at_next_insn = 1; |
1505 | } | |
1506 | ||
6d76d23e EI |
1507 | /* Insns connected to FSL or AXI stream attached devices. */ |
1508 | static void dec_stream(DisasContext *dc) | |
1509 | { | |
6d76d23e EI |
1510 | TCGv_i32 t_id, t_ctrl; |
1511 | int ctrl; | |
1512 | ||
1513 | LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put", | |
1514 | dc->type_b ? "" : "d", dc->imm); | |
1515 | ||
bdfc1e88 | 1516 | if (trap_userspace(dc, true)) { |
6d76d23e EI |
1517 | return; |
1518 | } | |
1519 | ||
cfeea807 | 1520 | t_id = tcg_temp_new_i32(); |
6d76d23e | 1521 | if (dc->type_b) { |
cfeea807 | 1522 | tcg_gen_movi_i32(t_id, dc->imm & 0xf); |
6d76d23e EI |
1523 | ctrl = dc->imm >> 10; |
1524 | } else { | |
cfeea807 | 1525 | tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf); |
6d76d23e EI |
1526 | ctrl = dc->imm >> 5; |
1527 | } | |
1528 | ||
cfeea807 | 1529 | t_ctrl = tcg_const_i32(ctrl); |
6d76d23e EI |
1530 | |
1531 | if (dc->rd == 0) { | |
1532 | gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]); | |
1533 | } else { | |
1534 | gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl); | |
1535 | } | |
cfeea807 EI |
1536 | tcg_temp_free_i32(t_id); |
1537 | tcg_temp_free_i32(t_ctrl); | |
6d76d23e EI |
1538 | } |
1539 | ||
4acb54ba EI |
1540 | static struct decoder_info { |
1541 | struct { | |
1542 | uint32_t bits; | |
1543 | uint32_t mask; | |
1544 | }; | |
1545 | void (*dec)(DisasContext *dc); | |
1546 | } decinfo[] = { | |
1547 | {DEC_ADD, dec_add}, | |
1548 | {DEC_SUB, dec_sub}, | |
1549 | {DEC_AND, dec_and}, | |
1550 | {DEC_XOR, dec_xor}, | |
1551 | {DEC_OR, dec_or}, | |
1552 | {DEC_BIT, dec_bit}, | |
1553 | {DEC_BARREL, dec_barrel}, | |
1554 | {DEC_LD, dec_load}, | |
1555 | {DEC_ST, dec_store}, | |
1556 | {DEC_IMM, dec_imm}, | |
1557 | {DEC_BR, dec_br}, | |
1558 | {DEC_BCC, dec_bcc}, | |
1559 | {DEC_RTS, dec_rts}, | |
1567a005 | 1560 | {DEC_FPU, dec_fpu}, |
4acb54ba EI |
1561 | {DEC_MUL, dec_mul}, |
1562 | {DEC_DIV, dec_div}, | |
1563 | {DEC_MSR, dec_msr}, | |
6d76d23e | 1564 | {DEC_STREAM, dec_stream}, |
4acb54ba EI |
1565 | {{0, 0}, dec_null} |
1566 | }; | |
1567 | ||
64254eba | 1568 | static inline void decode(DisasContext *dc, uint32_t ir) |
4acb54ba | 1569 | { |
4acb54ba EI |
1570 | int i; |
1571 | ||
64254eba | 1572 | dc->ir = ir; |
4acb54ba EI |
1573 | LOG_DIS("%8.8x\t", dc->ir); |
1574 | ||
462c2544 | 1575 | if (ir == 0) { |
1ee1bd28 | 1576 | trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal); |
462c2544 EI |
1577 | /* Don't decode nop/zero instructions any further. */ |
1578 | return; | |
4acb54ba | 1579 | } |
462c2544 | 1580 | |
4acb54ba EI |
1581 | /* bit 2 seems to indicate insn type. */ |
1582 | dc->type_b = ir & (1 << 29); | |
1583 | ||
1584 | dc->opcode = EXTRACT_FIELD(ir, 26, 31); | |
1585 | dc->rd = EXTRACT_FIELD(ir, 21, 25); | |
1586 | dc->ra = EXTRACT_FIELD(ir, 16, 20); | |
1587 | dc->rb = EXTRACT_FIELD(ir, 11, 15); | |
1588 | dc->imm = EXTRACT_FIELD(ir, 0, 15); | |
1589 | ||
1590 | /* Large switch for all insns. */ | |
1591 | for (i = 0; i < ARRAY_SIZE(decinfo); i++) { | |
1592 | if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) { | |
1593 | decinfo[i].dec(dc); | |
1594 | break; | |
1595 | } | |
1596 | } | |
1597 | } | |
1598 | ||
4acb54ba | 1599 | /* generate intermediate code for basic block 'tb'. */ |
8b86d6d2 | 1600 | void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) |
4acb54ba | 1601 | { |
9c489ea6 | 1602 | CPUMBState *env = cs->env_ptr; |
f5c7e93a | 1603 | MicroBlazeCPU *cpu = env_archcpu(env); |
4acb54ba | 1604 | uint32_t pc_start; |
4acb54ba EI |
1605 | struct DisasContext ctx; |
1606 | struct DisasContext *dc = &ctx; | |
56371527 | 1607 | uint32_t page_start, org_flags; |
cfeea807 | 1608 | uint32_t npc; |
4acb54ba | 1609 | int num_insns; |
4acb54ba | 1610 | |
4acb54ba | 1611 | pc_start = tb->pc; |
0063ebd6 | 1612 | dc->cpu = cpu; |
4acb54ba EI |
1613 | dc->tb = tb; |
1614 | org_flags = dc->synced_flags = dc->tb_flags = tb->flags; | |
1615 | ||
4acb54ba EI |
1616 | dc->is_jmp = DISAS_NEXT; |
1617 | dc->jmp = 0; | |
1618 | dc->delayed_branch = !!(dc->tb_flags & D_FLAG); | |
23979dc5 EI |
1619 | if (dc->delayed_branch) { |
1620 | dc->jmp = JMP_INDIRECT; | |
1621 | } | |
4acb54ba | 1622 | dc->pc = pc_start; |
ed2803da | 1623 | dc->singlestep_enabled = cs->singlestep_enabled; |
4acb54ba EI |
1624 | dc->cpustate_changed = 0; |
1625 | dc->abort_at_next_insn = 0; | |
4acb54ba | 1626 | |
a47dddd7 AF |
1627 | if (pc_start & 3) { |
1628 | cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start); | |
1629 | } | |
4acb54ba | 1630 | |
56371527 | 1631 | page_start = pc_start & TARGET_PAGE_MASK; |
4acb54ba | 1632 | num_insns = 0; |
4acb54ba | 1633 | |
cd42d5b2 | 1634 | gen_tb_start(tb); |
4acb54ba EI |
1635 | do |
1636 | { | |
667b8e29 | 1637 | tcg_gen_insn_start(dc->pc); |
959082fc | 1638 | num_insns++; |
4acb54ba | 1639 | |
b933066a RH |
1640 | #if SIM_COMPAT |
1641 | if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { | |
0a22f8cf | 1642 | tcg_gen_movi_i64(cpu_SR[SR_PC], dc->pc); |
b933066a RH |
1643 | gen_helper_debug(); |
1644 | } | |
1645 | #endif | |
1646 | ||
1647 | if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { | |
1648 | t_gen_raise_exception(dc, EXCP_DEBUG); | |
1649 | dc->is_jmp = DISAS_UPDATE; | |
522a0d4e RH |
1650 | /* The address covered by the breakpoint must be included in |
1651 | [tb->pc, tb->pc + tb->size) in order to for it to be | |
1652 | properly cleared -- thus we increment the PC here so that | |
1653 | the logic setting tb->size below does the right thing. */ | |
1654 | dc->pc += 4; | |
b933066a RH |
1655 | break; |
1656 | } | |
1657 | ||
4acb54ba EI |
1658 | /* Pretty disas. */ |
1659 | LOG_DIS("%8.8x:\t", dc->pc); | |
1660 | ||
c5a49c63 | 1661 | if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { |
4acb54ba | 1662 | gen_io_start(); |
959082fc | 1663 | } |
4acb54ba EI |
1664 | |
1665 | dc->clear_imm = 1; | |
64254eba | 1666 | decode(dc, cpu_ldl_code(env, dc->pc)); |
4acb54ba EI |
1667 | if (dc->clear_imm) |
1668 | dc->tb_flags &= ~IMM_FLAG; | |
4acb54ba | 1669 | dc->pc += 4; |
4acb54ba EI |
1670 | |
1671 | if (dc->delayed_branch) { | |
1672 | dc->delayed_branch--; | |
1673 | if (!dc->delayed_branch) { | |
1674 | if (dc->tb_flags & DRTI_FLAG) | |
1675 | do_rti(dc); | |
1676 | if (dc->tb_flags & DRTB_FLAG) | |
1677 | do_rtb(dc); | |
1678 | if (dc->tb_flags & DRTE_FLAG) | |
1679 | do_rte(dc); | |
1680 | /* Clear the delay slot flag. */ | |
1681 | dc->tb_flags &= ~D_FLAG; | |
1682 | /* If it is a direct jump, try direct chaining. */ | |
23979dc5 | 1683 | if (dc->jmp == JMP_INDIRECT) { |
c49a41b0 EI |
1684 | TCGv_i64 tmp_pc = tcg_const_i64(dc->pc); |
1685 | eval_cond_jmp(dc, env_btarget, tmp_pc); | |
1686 | tcg_temp_free_i64(tmp_pc); | |
1687 | ||
4acb54ba | 1688 | dc->is_jmp = DISAS_JUMP; |
23979dc5 | 1689 | } else if (dc->jmp == JMP_DIRECT) { |
844bab60 EI |
1690 | t_sync_flags(dc); |
1691 | gen_goto_tb(dc, 0, dc->jmp_pc); | |
1692 | dc->is_jmp = DISAS_TB_JUMP; | |
1693 | } else if (dc->jmp == JMP_DIRECT_CC) { | |
42a268c2 | 1694 | TCGLabel *l1 = gen_new_label(); |
23979dc5 | 1695 | t_sync_flags(dc); |
23979dc5 | 1696 | /* Conditional jmp. */ |
cfeea807 | 1697 | tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1); |
23979dc5 EI |
1698 | gen_goto_tb(dc, 1, dc->pc); |
1699 | gen_set_label(l1); | |
1700 | gen_goto_tb(dc, 0, dc->jmp_pc); | |
1701 | ||
1702 | dc->is_jmp = DISAS_TB_JUMP; | |
4acb54ba EI |
1703 | } |
1704 | break; | |
1705 | } | |
1706 | } | |
ed2803da | 1707 | if (cs->singlestep_enabled) { |
4acb54ba | 1708 | break; |
ed2803da | 1709 | } |
4acb54ba | 1710 | } while (!dc->is_jmp && !dc->cpustate_changed |
fe700adb RH |
1711 | && !tcg_op_buf_full() |
1712 | && !singlestep | |
56371527 | 1713 | && (dc->pc - page_start < TARGET_PAGE_SIZE) |
fe700adb | 1714 | && num_insns < max_insns); |
4acb54ba EI |
1715 | |
1716 | npc = dc->pc; | |
844bab60 | 1717 | if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { |
4acb54ba EI |
1718 | if (dc->tb_flags & D_FLAG) { |
1719 | dc->is_jmp = DISAS_UPDATE; | |
0a22f8cf | 1720 | tcg_gen_movi_i64(cpu_SR[SR_PC], npc); |
4acb54ba EI |
1721 | sync_jmpstate(dc); |
1722 | } else | |
1723 | npc = dc->jmp_pc; | |
1724 | } | |
1725 | ||
4acb54ba EI |
1726 | /* Force an update if the per-tb cpu state has changed. */ |
1727 | if (dc->is_jmp == DISAS_NEXT | |
1728 | && (dc->cpustate_changed || org_flags != dc->tb_flags)) { | |
1729 | dc->is_jmp = DISAS_UPDATE; | |
0a22f8cf | 1730 | tcg_gen_movi_i64(cpu_SR[SR_PC], npc); |
4acb54ba EI |
1731 | } |
1732 | t_sync_flags(dc); | |
1733 | ||
ed2803da | 1734 | if (unlikely(cs->singlestep_enabled)) { |
6c5f738d EI |
1735 | TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); |
1736 | ||
1737 | if (dc->is_jmp != DISAS_JUMP) { | |
0a22f8cf | 1738 | tcg_gen_movi_i64(cpu_SR[SR_PC], npc); |
6c5f738d | 1739 | } |
64254eba | 1740 | gen_helper_raise_exception(cpu_env, tmp); |
6c5f738d | 1741 | tcg_temp_free_i32(tmp); |
4acb54ba EI |
1742 | } else { |
1743 | switch(dc->is_jmp) { | |
1744 | case DISAS_NEXT: | |
1745 | gen_goto_tb(dc, 1, npc); | |
1746 | break; | |
1747 | default: | |
1748 | case DISAS_JUMP: | |
1749 | case DISAS_UPDATE: | |
1750 | /* indicate that the hash table must be used | |
1751 | to find the next TB */ | |
07ea28b4 | 1752 | tcg_gen_exit_tb(NULL, 0); |
4acb54ba EI |
1753 | break; |
1754 | case DISAS_TB_JUMP: | |
1755 | /* nothing more to generate */ | |
1756 | break; | |
1757 | } | |
1758 | } | |
806f352d | 1759 | gen_tb_end(tb, num_insns); |
0a7df5da | 1760 | |
4e5e1215 RH |
1761 | tb->size = dc->pc - pc_start; |
1762 | tb->icount = num_insns; | |
4acb54ba EI |
1763 | |
1764 | #ifdef DEBUG_DISAS | |
1765 | #if !SIM_COMPAT | |
4910e6e4 RH |
1766 | if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) |
1767 | && qemu_log_in_addr_range(pc_start)) { | |
fc59d2d8 | 1768 | FILE *logfile = qemu_log_lock(); |
f01a5e7e | 1769 | qemu_log("--------------\n"); |
1d48474d | 1770 | log_target_disas(cs, pc_start, dc->pc - pc_start); |
fc59d2d8 | 1771 | qemu_log_unlock(logfile); |
4acb54ba EI |
1772 | } |
1773 | #endif | |
1774 | #endif | |
1775 | assert(!dc->abort_at_next_insn); | |
1776 | } | |
1777 | ||
90c84c56 | 1778 | void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags) |
4acb54ba | 1779 | { |
878096ee AF |
1780 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); |
1781 | CPUMBState *env = &cpu->env; | |
4acb54ba EI |
1782 | int i; |
1783 | ||
90c84c56 | 1784 | if (!env) { |
4acb54ba | 1785 | return; |
90c84c56 | 1786 | } |
4acb54ba | 1787 | |
90c84c56 MA |
1788 | qemu_fprintf(f, "IN: PC=%" PRIx64 " %s\n", |
1789 | env->sregs[SR_PC], lookup_symbol(env->sregs[SR_PC])); | |
1790 | qemu_fprintf(f, "rmsr=%" PRIx64 " resr=%" PRIx64 " rear=%" PRIx64 " " | |
1791 | "debug=%x imm=%x iflags=%x fsr=%" PRIx64 "\n", | |
1792 | env->sregs[SR_MSR], env->sregs[SR_ESR], env->sregs[SR_EAR], | |
1793 | env->debug, env->imm, env->iflags, env->sregs[SR_FSR]); | |
1794 | qemu_fprintf(f, "btaken=%d btarget=%" PRIx64 " mode=%s(saved=%s) " | |
1795 | "eip=%d ie=%d\n", | |
1796 | env->btaken, env->btarget, | |
1797 | (env->sregs[SR_MSR] & MSR_UM) ? "user" : "kernel", | |
1798 | (env->sregs[SR_MSR] & MSR_UMS) ? "user" : "kernel", | |
1799 | (bool)(env->sregs[SR_MSR] & MSR_EIP), | |
1800 | (bool)(env->sregs[SR_MSR] & MSR_IE)); | |
17c52a43 | 1801 | |
4acb54ba | 1802 | for (i = 0; i < 32; i++) { |
90c84c56 | 1803 | qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]); |
4acb54ba | 1804 | if ((i + 1) % 4 == 0) |
90c84c56 | 1805 | qemu_fprintf(f, "\n"); |
4acb54ba | 1806 | } |
90c84c56 | 1807 | qemu_fprintf(f, "\n\n"); |
4acb54ba EI |
1808 | } |
1809 | ||
cd0c24f9 AF |
1810 | void mb_tcg_init(void) |
1811 | { | |
1812 | int i; | |
4acb54ba | 1813 | |
cfeea807 | 1814 | env_debug = tcg_global_mem_new_i32(cpu_env, |
68cee38a | 1815 | offsetof(CPUMBState, debug), |
4acb54ba | 1816 | "debug0"); |
cfeea807 | 1817 | env_iflags = tcg_global_mem_new_i32(cpu_env, |
68cee38a | 1818 | offsetof(CPUMBState, iflags), |
4acb54ba | 1819 | "iflags"); |
cfeea807 | 1820 | env_imm = tcg_global_mem_new_i32(cpu_env, |
68cee38a | 1821 | offsetof(CPUMBState, imm), |
4acb54ba | 1822 | "imm"); |
43d318b2 | 1823 | env_btarget = tcg_global_mem_new_i64(cpu_env, |
68cee38a | 1824 | offsetof(CPUMBState, btarget), |
4acb54ba | 1825 | "btarget"); |
cfeea807 | 1826 | env_btaken = tcg_global_mem_new_i32(cpu_env, |
68cee38a | 1827 | offsetof(CPUMBState, btaken), |
4acb54ba | 1828 | "btaken"); |
403322ea | 1829 | env_res_addr = tcg_global_mem_new(cpu_env, |
4a536270 EI |
1830 | offsetof(CPUMBState, res_addr), |
1831 | "res_addr"); | |
cfeea807 | 1832 | env_res_val = tcg_global_mem_new_i32(cpu_env, |
11a76217 EI |
1833 | offsetof(CPUMBState, res_val), |
1834 | "res_val"); | |
4acb54ba | 1835 | for (i = 0; i < ARRAY_SIZE(cpu_R); i++) { |
cfeea807 | 1836 | cpu_R[i] = tcg_global_mem_new_i32(cpu_env, |
68cee38a | 1837 | offsetof(CPUMBState, regs[i]), |
4acb54ba EI |
1838 | regnames[i]); |
1839 | } | |
1840 | for (i = 0; i < ARRAY_SIZE(cpu_SR); i++) { | |
0a22f8cf | 1841 | cpu_SR[i] = tcg_global_mem_new_i64(cpu_env, |
68cee38a | 1842 | offsetof(CPUMBState, sregs[i]), |
4acb54ba EI |
1843 | special_regnames[i]); |
1844 | } | |
4acb54ba EI |
1845 | } |
1846 | ||
bad729e2 RH |
1847 | void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb, |
1848 | target_ulong *data) | |
4acb54ba | 1849 | { |
bad729e2 | 1850 | env->sregs[SR_PC] = data[0]; |
4acb54ba | 1851 | } |