]> Git Repo - qemu.git/blame - hw/mips_jazz.c
qdev: remove baked in notion of aliases (v2)
[qemu.git] / hw / mips_jazz.c
CommitLineData
4ce7ff6e
AJ
1/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25#include "hw.h"
26#include "mips.h"
b970ea8f 27#include "mips_cpudevs.h"
4ce7ff6e
AJ
28#include "pc.h"
29#include "isa.h"
30#include "fdc.h"
31#include "sysemu.h"
0dfa5ef9 32#include "arch_init.h"
4ce7ff6e
AJ
33#include "boards.h"
34#include "net.h"
1cd3af54 35#include "esp.h"
bba831e8 36#include "mips-bios.h"
ca20cf32 37#include "loader.h"
1d914fa0 38#include "mc146818rtc.h"
2446333c 39#include "blockdev.h"
cd3e2409 40#include "sysbus.h"
be20f9e9 41#include "exec-memory.h"
4ce7ff6e 42
4ce7ff6e
AJ
43enum jazz_model_e
44{
45 JAZZ_MAGNUM,
c171148c 46 JAZZ_PICA61,
4ce7ff6e
AJ
47};
48
49static void main_cpu_reset(void *opaque)
50{
51 CPUState *env = opaque;
52 cpu_reset(env);
53}
54
60581b37 55static uint64_t rtc_read(void *opaque, target_phys_addr_t addr, unsigned size)
4ce7ff6e 56{
afcea8cb 57 return cpu_inw(0x71);
4ce7ff6e
AJ
58}
59
60581b37
AK
60static void rtc_write(void *opaque, target_phys_addr_t addr,
61 uint64_t val, unsigned size)
4ce7ff6e 62{
afcea8cb 63 cpu_outw(0x71, val & 0xff);
4ce7ff6e
AJ
64}
65
60581b37
AK
66static const MemoryRegionOps rtc_ops = {
67 .read = rtc_read,
68 .write = rtc_write,
69 .endianness = DEVICE_NATIVE_ENDIAN,
4ce7ff6e
AJ
70};
71
60581b37
AK
72static uint64_t dma_dummy_read(void *opaque, target_phys_addr_t addr,
73 unsigned size)
c6945b15
AJ
74{
75 /* Nothing to do. That is only to ensure that
76 * the current DMA acknowledge cycle is completed. */
60581b37 77 return 0xff;
c6945b15
AJ
78}
79
60581b37
AK
80static void dma_dummy_write(void *opaque, target_phys_addr_t addr,
81 uint64_t val, unsigned size)
82{
83 /* Nothing to do. That is only to ensure that
84 * the current DMA acknowledge cycle is completed. */
85}
c6945b15 86
60581b37
AK
87static const MemoryRegionOps dma_dummy_ops = {
88 .read = dma_dummy_read,
89 .write = dma_dummy_write,
90 .endianness = DEVICE_NATIVE_ENDIAN,
c6945b15
AJ
91};
92
4ce7ff6e
AJ
93#define MAGNUM_BIOS_SIZE_MAX 0x7e000
94#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
95
4556bd8b
BS
96static void cpu_request_exit(void *opaque, int irq, int level)
97{
98 CPUState *env = cpu_single_env;
99
100 if (env && level) {
101 cpu_exit(env);
102 }
103}
104
c2d0d012
RH
105static void mips_jazz_init(MemoryRegion *address_space,
106 MemoryRegion *address_space_io,
107 ram_addr_t ram_size,
108 const char *cpu_model,
109 enum jazz_model_e jazz_model)
4ce7ff6e 110{
5cea8590 111 char *filename;
4ce7ff6e
AJ
112 int bios_size, n;
113 CPUState *env;
114 qemu_irq *rc4030, *i8259;
c6945b15 115 rc4030_dma *dmas;
68238a9e 116 void* rc4030_opaque;
60581b37 117 MemoryRegion *rtc = g_new(MemoryRegion, 1);
dbff76ac 118 MemoryRegion *i8042 = g_new(MemoryRegion, 1);
60581b37 119 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
a65f56ee 120 NICInfo *nd;
cd3e2409
HP
121 DeviceState *dev;
122 SysBusDevice *sysbus;
48a18b3c 123 ISABus *isa_bus;
64d7e9a4 124 ISADevice *pit;
fd8014e1 125 DriveInfo *fds[MAX_FD];
73d74342 126 qemu_irq esp_reset, dma_enable;
4556bd8b 127 qemu_irq *cpu_exit_irq;
60581b37
AK
128 MemoryRegion *ram = g_new(MemoryRegion, 1);
129 MemoryRegion *bios = g_new(MemoryRegion, 1);
130 MemoryRegion *bios2 = g_new(MemoryRegion, 1);
4ce7ff6e
AJ
131
132 /* init CPUs */
133 if (cpu_model == NULL) {
134#ifdef TARGET_MIPS64
135 cpu_model = "R4000";
136#else
137 /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
138 cpu_model = "24Kf";
139#endif
140 }
141 env = cpu_init(cpu_model);
142 if (!env) {
143 fprintf(stderr, "Unable to find CPU definition\n");
144 exit(1);
145 }
a08d4367 146 qemu_register_reset(main_cpu_reset, env);
4ce7ff6e
AJ
147
148 /* allocate RAM */
c5705a77
AK
149 memory_region_init_ram(ram, "mips_jazz.ram", ram_size);
150 vmstate_register_ram_global(ram);
60581b37 151 memory_region_add_subregion(address_space, 0, ram);
dcac9679 152
c5705a77
AK
153 memory_region_init_ram(bios, "mips_jazz.bios", MAGNUM_BIOS_SIZE);
154 vmstate_register_ram_global(bios);
60581b37
AK
155 memory_region_set_readonly(bios, true);
156 memory_region_init_alias(bios2, "mips_jazz.bios", bios,
157 0, MAGNUM_BIOS_SIZE);
158 memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
159 memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
4ce7ff6e
AJ
160
161 /* load the BIOS image. */
c6945b15
AJ
162 if (bios_name == NULL)
163 bios_name = BIOS_FILENAME;
5cea8590
PB
164 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
165 if (filename) {
166 bios_size = load_image_targphys(filename, 0xfff00000LL,
167 MAGNUM_BIOS_SIZE);
7267c094 168 g_free(filename);
5cea8590
PB
169 } else {
170 bios_size = -1;
171 }
4ce7ff6e
AJ
172 if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
173 fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
5cea8590 174 bios_name);
4ce7ff6e
AJ
175 exit(1);
176 }
177
4ce7ff6e
AJ
178 /* Init CPU internal devices */
179 cpu_mips_irq_init_cpu(env);
180 cpu_mips_clock_init(env);
181
182 /* Chipset */
3054434d
AK
183 rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas,
184 address_space);
60581b37
AK
185 memory_region_init_io(dma_dummy, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
186 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
4ce7ff6e
AJ
187
188 /* ISA devices */
48a18b3c
HP
189 isa_bus = isa_bus_new(NULL, address_space_io);
190 i8259 = i8259_init(isa_bus, env->irq[4]);
191 isa_bus_irqs(isa_bus, i8259);
4556bd8b
BS
192 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
193 DMA_init(0, cpu_exit_irq);
48a18b3c 194 pit = pit_init(isa_bus, 0x40, 0);
4ce7ff6e
AJ
195 pcspk_init(pit);
196
197 /* ISA IO space at 0x90000000 */
968d683c 198 isa_mmio_init(0x90000000, 0x01000000);
4ce7ff6e
AJ
199 isa_mem_base = 0x11000000;
200
201 /* Video card */
202 switch (jazz_model) {
203 case JAZZ_MAGNUM:
97a3f6ff
HP
204 dev = qdev_create(NULL, "sysbus-g364");
205 qdev_init_nofail(dev);
206 sysbus = sysbus_from_qdev(dev);
207 sysbus_mmio_map(sysbus, 0, 0x60080000);
208 sysbus_mmio_map(sysbus, 1, 0x40000000);
209 sysbus_connect_irq(sysbus, 0, rc4030[3]);
210 {
211 /* Simple ROM, so user doesn't have to provide one */
60581b37 212 MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
c5705a77
AK
213 memory_region_init_ram(rom_mr, "g364fb.rom", 0x80000);
214 vmstate_register_ram_global(rom_mr);
60581b37
AK
215 memory_region_set_readonly(rom_mr, true);
216 uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
217 memory_region_add_subregion(address_space, 0x60000000, rom_mr);
97a3f6ff
HP
218 rom[0] = 0x10; /* Mips G364 */
219 }
4ce7ff6e 220 break;
c171148c 221 case JAZZ_PICA61:
be20f9e9 222 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
c171148c 223 break;
4ce7ff6e
AJ
224 default:
225 break;
226 }
227
228 /* Network controller */
a65f56ee
AJ
229 for (n = 0; n < nb_nics; n++) {
230 nd = &nd_table[n];
231 if (!nd->model)
7267c094 232 nd->model = g_strdup("dp83932");
a65f56ee 233 if (strcmp(nd->model, "dp83932") == 0) {
024e5bb6 234 dp83932_init(nd, 0x80001000, 2, get_system_memory(), rc4030[4],
a65f56ee
AJ
235 rc4030_opaque, rc4030_dma_memory_rw);
236 break;
237 } else if (strcmp(nd->model, "?") == 0) {
238 fprintf(stderr, "qemu: Supported NICs: dp83932\n");
239 exit(1);
240 } else {
241 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
242 exit(1);
243 }
244 }
4ce7ff6e
AJ
245
246 /* SCSI adapter */
cfb9de9c
PB
247 esp_init(0x80002000, 0,
248 rc4030_dma_read, rc4030_dma_write, dmas[0],
73d74342 249 rc4030[5], &esp_reset, &dma_enable);
4ce7ff6e
AJ
250
251 /* Floppy */
252 if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
253 fprintf(stderr, "qemu: too many floppy drives\n");
254 exit(1);
255 }
256 for (n = 0; n < MAX_FD; n++) {
fd8014e1 257 fds[n] = drive_get(IF_FLOPPY, 0, n);
4ce7ff6e 258 }
2091ba23 259 fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
4ce7ff6e
AJ
260
261 /* Real time clock */
48a18b3c 262 rtc_init(isa_bus, 1980, NULL);
60581b37
AK
263 memory_region_init_io(rtc, &rtc_ops, NULL, "rtc", 0x1000);
264 memory_region_add_subregion(address_space, 0x80004000, rtc);
4ce7ff6e
AJ
265
266 /* Keyboard (i8042) */
dbff76ac
RH
267 i8042_mm_init(rc4030[6], rc4030[7], i8042, 0x1000, 0x1);
268 memory_region_add_subregion(address_space, 0x80005000, i8042);
4ce7ff6e
AJ
269
270 /* Serial ports */
2d48377a 271 if (serial_hds[0]) {
39186d8a
RH
272 serial_mm_init(address_space, 0x80006000, 0, rc4030[8], 8000000/16,
273 serial_hds[0], DEVICE_NATIVE_ENDIAN);
2d48377a
BS
274 }
275 if (serial_hds[1]) {
39186d8a
RH
276 serial_mm_init(address_space, 0x80007000, 0, rc4030[9], 8000000/16,
277 serial_hds[1], DEVICE_NATIVE_ENDIAN);
2d48377a 278 }
4ce7ff6e
AJ
279
280 /* Parallel port */
281 if (parallel_hds[0])
63858cd9
AK
282 parallel_mm_init(address_space, 0x80008000, 0, rc4030[0],
283 parallel_hds[0]);
4ce7ff6e
AJ
284
285 /* Sound card */
286 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
4a0f031d 287 audio_init(isa_bus, NULL);
4ce7ff6e 288
cd3e2409
HP
289 /* NVRAM */
290 dev = qdev_create(NULL, "ds1225y");
291 qdev_init_nofail(dev);
292 sysbus = sysbus_from_qdev(dev);
293 sysbus_mmio_map(sysbus, 0, 0x80009000);
4ce7ff6e
AJ
294
295 /* LED indicator */
c6017850 296 jazz_led_init(address_space, 0x8000f000);
4ce7ff6e
AJ
297}
298
299static
c227f099 300void mips_magnum_init (ram_addr_t ram_size,
3023f332 301 const char *boot_device,
4ce7ff6e
AJ
302 const char *kernel_filename, const char *kernel_cmdline,
303 const char *initrd_filename, const char *cpu_model)
304{
c2d0d012
RH
305 mips_jazz_init(get_system_memory(), get_system_io(),
306 ram_size, cpu_model, JAZZ_MAGNUM);
4ce7ff6e
AJ
307}
308
c171148c 309static
c227f099 310void mips_pica61_init (ram_addr_t ram_size,
3023f332 311 const char *boot_device,
c171148c
AJ
312 const char *kernel_filename, const char *kernel_cmdline,
313 const char *initrd_filename, const char *cpu_model)
314{
c2d0d012
RH
315 mips_jazz_init(get_system_memory(), get_system_io(),
316 ram_size, cpu_model, JAZZ_PICA61);
c171148c
AJ
317}
318
f80f9ec9 319static QEMUMachine mips_magnum_machine = {
eec2743e
TS
320 .name = "magnum",
321 .desc = "MIPS Magnum",
322 .init = mips_magnum_init,
c6945b15 323 .use_scsi = 1,
4ce7ff6e 324};
c171148c 325
f80f9ec9 326static QEMUMachine mips_pica61_machine = {
eec2743e
TS
327 .name = "pica61",
328 .desc = "Acer Pica 61",
329 .init = mips_pica61_init,
c6945b15 330 .use_scsi = 1,
c171148c 331};
f80f9ec9
AL
332
333static void mips_jazz_machine_init(void)
334{
335 qemu_register_machine(&mips_magnum_machine);
336 qemu_register_machine(&mips_pica61_machine);
337}
338
339machine_init(mips_jazz_machine_init);
This page took 0.578911 seconds and 4 git commands to generate.