]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
1de7afc9 | 19 | #include "qemu/thread.h" |
0d09e41a PB |
20 | #include "hw/i386/apic_internal.h" |
21 | #include "hw/i386/apic.h" | |
22 | #include "hw/i386/ioapic.h" | |
83c9f4ca | 23 | #include "hw/pci/msi.h" |
1de7afc9 | 24 | #include "qemu/host-utils.h" |
d8023f31 | 25 | #include "trace.h" |
0d09e41a PB |
26 | #include "hw/i386/pc.h" |
27 | #include "hw/i386/apic-msidef.h" | |
574bbf7b | 28 | |
d3e9db93 FB |
29 | #define MAX_APIC_WORDS 8 |
30 | ||
e5ad936b JK |
31 | #define SYNC_FROM_VAPIC 0x1 |
32 | #define SYNC_TO_VAPIC 0x2 | |
33 | #define SYNC_ISR_IRR_TO_VAPIC 0x4 | |
34 | ||
dae01685 | 35 | static APICCommonState *local_apics[MAX_APICS + 1]; |
73822ec8 | 36 | |
dae01685 JK |
37 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode); |
38 | static void apic_update_irq(APICCommonState *s); | |
610626af AL |
39 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
40 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 41 | |
3b63c04e | 42 | /* Find first bit starting from msb */ |
edf9735e | 43 | static int apic_fls_bit(uint32_t value) |
3b63c04e AJ |
44 | { |
45 | return 31 - clz32(value); | |
46 | } | |
47 | ||
e95f5491 | 48 | /* Find first bit starting from lsb */ |
edf9735e | 49 | static int apic_ffs_bit(uint32_t value) |
d3e9db93 | 50 | { |
bb7e7293 | 51 | return ctz32(value); |
d3e9db93 FB |
52 | } |
53 | ||
edf9735e | 54 | static inline void apic_set_bit(uint32_t *tab, int index) |
d3e9db93 FB |
55 | { |
56 | int i, mask; | |
57 | i = index >> 5; | |
58 | mask = 1 << (index & 0x1f); | |
59 | tab[i] |= mask; | |
60 | } | |
61 | ||
edf9735e | 62 | static inline void apic_reset_bit(uint32_t *tab, int index) |
d3e9db93 FB |
63 | { |
64 | int i, mask; | |
65 | i = index >> 5; | |
66 | mask = 1 << (index & 0x1f); | |
67 | tab[i] &= ~mask; | |
68 | } | |
69 | ||
edf9735e | 70 | static inline int apic_get_bit(uint32_t *tab, int index) |
73822ec8 AL |
71 | { |
72 | int i, mask; | |
73 | i = index >> 5; | |
74 | mask = 1 << (index & 0x1f); | |
75 | return !!(tab[i] & mask); | |
76 | } | |
77 | ||
e5ad936b JK |
78 | /* return -1 if no bit is set */ |
79 | static int get_highest_priority_int(uint32_t *tab) | |
80 | { | |
81 | int i; | |
82 | for (i = 7; i >= 0; i--) { | |
83 | if (tab[i] != 0) { | |
edf9735e | 84 | return i * 32 + apic_fls_bit(tab[i]); |
e5ad936b JK |
85 | } |
86 | } | |
87 | return -1; | |
88 | } | |
89 | ||
90 | static void apic_sync_vapic(APICCommonState *s, int sync_type) | |
91 | { | |
92 | VAPICState vapic_state; | |
93 | size_t length; | |
94 | off_t start; | |
95 | int vector; | |
96 | ||
97 | if (!s->vapic_paddr) { | |
98 | return; | |
99 | } | |
100 | if (sync_type & SYNC_FROM_VAPIC) { | |
eb6282f2 SW |
101 | cpu_physical_memory_read(s->vapic_paddr, &vapic_state, |
102 | sizeof(vapic_state)); | |
e5ad936b JK |
103 | s->tpr = vapic_state.tpr; |
104 | } | |
105 | if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) { | |
106 | start = offsetof(VAPICState, isr); | |
107 | length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr); | |
108 | ||
109 | if (sync_type & SYNC_TO_VAPIC) { | |
60e82579 | 110 | assert(qemu_cpu_is_self(CPU(s->cpu))); |
e5ad936b JK |
111 | |
112 | vapic_state.tpr = s->tpr; | |
113 | vapic_state.enabled = 1; | |
114 | start = 0; | |
115 | length = sizeof(VAPICState); | |
116 | } | |
117 | ||
118 | vector = get_highest_priority_int(s->isr); | |
119 | if (vector < 0) { | |
120 | vector = 0; | |
121 | } | |
122 | vapic_state.isr = vector & 0xf0; | |
123 | ||
124 | vapic_state.zero = 0; | |
125 | ||
126 | vector = get_highest_priority_int(s->irr); | |
127 | if (vector < 0) { | |
128 | vector = 0; | |
129 | } | |
130 | vapic_state.irr = vector & 0xff; | |
131 | ||
2a221651 EI |
132 | cpu_physical_memory_write_rom(&address_space_memory, |
133 | s->vapic_paddr + start, | |
e5ad936b JK |
134 | ((void *)&vapic_state) + start, length); |
135 | } | |
136 | } | |
137 | ||
138 | static void apic_vapic_base_update(APICCommonState *s) | |
139 | { | |
140 | apic_sync_vapic(s, SYNC_TO_VAPIC); | |
141 | } | |
142 | ||
dae01685 | 143 | static void apic_local_deliver(APICCommonState *s, int vector) |
a5b38b51 | 144 | { |
a5b38b51 AJ |
145 | uint32_t lvt = s->lvt[vector]; |
146 | int trigger_mode; | |
147 | ||
d8023f31 BS |
148 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
149 | ||
a5b38b51 AJ |
150 | if (lvt & APIC_LVT_MASKED) |
151 | return; | |
152 | ||
153 | switch ((lvt >> 8) & 7) { | |
154 | case APIC_DM_SMI: | |
c3affe56 | 155 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
156 | break; |
157 | ||
158 | case APIC_DM_NMI: | |
c3affe56 | 159 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
160 | break; |
161 | ||
162 | case APIC_DM_EXTINT: | |
c3affe56 | 163 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
164 | break; |
165 | ||
166 | case APIC_DM_FIXED: | |
167 | trigger_mode = APIC_TRIGGER_EDGE; | |
168 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
169 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
170 | trigger_mode = APIC_TRIGGER_LEVEL; | |
171 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
172 | } | |
173 | } | |
174 | ||
d3b0c9e9 | 175 | void apic_deliver_pic_intr(DeviceState *dev, int level) |
1a7de94a | 176 | { |
d3b0c9e9 | 177 | APICCommonState *s = APIC_COMMON(dev); |
92a16d7a | 178 | |
cf6d64bf BS |
179 | if (level) { |
180 | apic_local_deliver(s, APIC_LVT_LINT0); | |
181 | } else { | |
1a7de94a AJ |
182 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
183 | ||
184 | switch ((lvt >> 8) & 7) { | |
185 | case APIC_DM_FIXED: | |
186 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
187 | break; | |
edf9735e | 188 | apic_reset_bit(s->irr, lvt & 0xff); |
1a7de94a AJ |
189 | /* fall through */ |
190 | case APIC_DM_EXTINT: | |
8092cb71 | 191 | apic_update_irq(s); |
1a7de94a AJ |
192 | break; |
193 | } | |
194 | } | |
195 | } | |
196 | ||
dae01685 | 197 | static void apic_external_nmi(APICCommonState *s) |
02c09195 | 198 | { |
02c09195 JK |
199 | apic_local_deliver(s, APIC_LVT_LINT1); |
200 | } | |
201 | ||
d3e9db93 FB |
202 | #define foreach_apic(apic, deliver_bitmask, code) \ |
203 | {\ | |
6d55574a | 204 | int __i, __j;\ |
d3e9db93 | 205 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ |
6d55574a | 206 | uint32_t __mask = deliver_bitmask[__i];\ |
d3e9db93 FB |
207 | if (__mask) {\ |
208 | for(__j = 0; __j < 32; __j++) {\ | |
6d55574a | 209 | if (__mask & (1U << __j)) {\ |
d3e9db93 FB |
210 | apic = local_apics[__i * 32 + __j];\ |
211 | if (apic) {\ | |
212 | code;\ | |
213 | }\ | |
214 | }\ | |
215 | }\ | |
216 | }\ | |
217 | }\ | |
218 | } | |
219 | ||
5fafdf24 | 220 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
1f6f408c | 221 | uint8_t delivery_mode, uint8_t vector_num, |
d592d303 FB |
222 | uint8_t trigger_mode) |
223 | { | |
dae01685 | 224 | APICCommonState *apic_iter; |
d592d303 FB |
225 | |
226 | switch (delivery_mode) { | |
227 | case APIC_DM_LOWPRI: | |
8dd69b8f | 228 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
229 | { |
230 | int i, d; | |
231 | d = -1; | |
232 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
233 | if (deliver_bitmask[i]) { | |
edf9735e | 234 | d = i * 32 + apic_ffs_bit(deliver_bitmask[i]); |
d3e9db93 FB |
235 | break; |
236 | } | |
237 | } | |
238 | if (d >= 0) { | |
239 | apic_iter = local_apics[d]; | |
240 | if (apic_iter) { | |
241 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
242 | } | |
243 | } | |
8dd69b8f | 244 | } |
d3e9db93 | 245 | return; |
8dd69b8f | 246 | |
d592d303 | 247 | case APIC_DM_FIXED: |
d592d303 FB |
248 | break; |
249 | ||
250 | case APIC_DM_SMI: | |
e2eb9d3e | 251 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 252 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI) |
60671e58 | 253 | ); |
e2eb9d3e AJ |
254 | return; |
255 | ||
d592d303 | 256 | case APIC_DM_NMI: |
e2eb9d3e | 257 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 258 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI) |
60671e58 | 259 | ); |
e2eb9d3e | 260 | return; |
d592d303 FB |
261 | |
262 | case APIC_DM_INIT: | |
263 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 264 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 265 | cpu_interrupt(CPU(apic_iter->cpu), |
60671e58 AF |
266 | CPU_INTERRUPT_INIT) |
267 | ); | |
d592d303 | 268 | return; |
3b46e624 | 269 | |
d592d303 | 270 | case APIC_DM_EXTINT: |
b1fc0348 | 271 | /* handled in I/O APIC code */ |
d592d303 FB |
272 | break; |
273 | ||
274 | default: | |
275 | return; | |
276 | } | |
277 | ||
5fafdf24 | 278 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 279 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 280 | } |
574bbf7b | 281 | |
1f6f408c JK |
282 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, |
283 | uint8_t vector_num, uint8_t trigger_mode) | |
610626af AL |
284 | { |
285 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
286 | ||
d8023f31 | 287 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
1f6f408c | 288 | trigger_mode); |
d8023f31 | 289 | |
610626af | 290 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
1f6f408c | 291 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
610626af AL |
292 | } |
293 | ||
dae01685 | 294 | static void apic_set_base(APICCommonState *s, uint64_t val) |
574bbf7b | 295 | { |
5fafdf24 | 296 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
297 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
298 | /* if disabled, cannot be enabled again */ | |
299 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
300 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
60671e58 | 301 | cpu_clear_apic_feature(&s->cpu->env); |
574bbf7b FB |
302 | s->spurious_vec &= ~APIC_SV_ENABLE; |
303 | } | |
304 | } | |
305 | ||
dae01685 | 306 | static void apic_set_tpr(APICCommonState *s, uint8_t val) |
574bbf7b | 307 | { |
e5ad936b JK |
308 | /* Updates from cr8 are ignored while the VAPIC is active */ |
309 | if (!s->vapic_paddr) { | |
310 | s->tpr = val << 4; | |
311 | apic_update_irq(s); | |
312 | } | |
9230e66e FB |
313 | } |
314 | ||
e5ad936b | 315 | static uint8_t apic_get_tpr(APICCommonState *s) |
d592d303 | 316 | { |
e5ad936b JK |
317 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
318 | return s->tpr >> 4; | |
d592d303 FB |
319 | } |
320 | ||
dae01685 | 321 | static int apic_get_ppr(APICCommonState *s) |
574bbf7b FB |
322 | { |
323 | int tpr, isrv, ppr; | |
324 | ||
325 | tpr = (s->tpr >> 4); | |
326 | isrv = get_highest_priority_int(s->isr); | |
327 | if (isrv < 0) | |
328 | isrv = 0; | |
329 | isrv >>= 4; | |
330 | if (tpr >= isrv) | |
331 | ppr = s->tpr; | |
332 | else | |
333 | ppr = isrv << 4; | |
334 | return ppr; | |
335 | } | |
336 | ||
dae01685 | 337 | static int apic_get_arb_pri(APICCommonState *s) |
d592d303 FB |
338 | { |
339 | /* XXX: arbitration */ | |
340 | return 0; | |
341 | } | |
342 | ||
0fbfbb59 GN |
343 | |
344 | /* | |
345 | * <0 - low prio interrupt, | |
346 | * 0 - no interrupt, | |
347 | * >0 - interrupt number | |
348 | */ | |
dae01685 | 349 | static int apic_irq_pending(APICCommonState *s) |
574bbf7b | 350 | { |
d592d303 | 351 | int irrv, ppr; |
60e68042 PB |
352 | |
353 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
354 | return 0; | |
355 | } | |
356 | ||
574bbf7b | 357 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
358 | if (irrv < 0) { |
359 | return 0; | |
360 | } | |
d592d303 | 361 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
362 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
363 | return -1; | |
364 | } | |
365 | ||
366 | return irrv; | |
367 | } | |
368 | ||
369 | /* signal the CPU if an irq is pending */ | |
dae01685 | 370 | static void apic_update_irq(APICCommonState *s) |
0fbfbb59 | 371 | { |
c3affe56 | 372 | CPUState *cpu; |
60e82579 | 373 | |
c3affe56 | 374 | cpu = CPU(s->cpu); |
60e82579 | 375 | if (!qemu_cpu_is_self(cpu)) { |
c3affe56 | 376 | cpu_interrupt(cpu, CPU_INTERRUPT_POLL); |
5d62c43a | 377 | } else if (apic_irq_pending(s) > 0) { |
c3affe56 | 378 | cpu_interrupt(cpu, CPU_INTERRUPT_HARD); |
8092cb71 PB |
379 | } else if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) { |
380 | cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD); | |
0fbfbb59 | 381 | } |
574bbf7b FB |
382 | } |
383 | ||
d3b0c9e9 | 384 | void apic_poll_irq(DeviceState *dev) |
e5ad936b | 385 | { |
d3b0c9e9 | 386 | APICCommonState *s = APIC_COMMON(dev); |
e5ad936b JK |
387 | |
388 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
389 | apic_update_irq(s); | |
390 | } | |
391 | ||
dae01685 | 392 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode) |
574bbf7b | 393 | { |
edf9735e | 394 | apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num)); |
73822ec8 | 395 | |
edf9735e | 396 | apic_set_bit(s->irr, vector_num); |
574bbf7b | 397 | if (trigger_mode) |
edf9735e | 398 | apic_set_bit(s->tmr, vector_num); |
574bbf7b | 399 | else |
edf9735e | 400 | apic_reset_bit(s->tmr, vector_num); |
e5ad936b JK |
401 | if (s->vapic_paddr) { |
402 | apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC); | |
403 | /* | |
404 | * The vcpu thread needs to see the new IRR before we pull its current | |
405 | * TPR value. That way, if we miss a lowering of the TRP, the guest | |
406 | * has the chance to notice the new IRR and poll for IRQs on its own. | |
407 | */ | |
408 | smp_wmb(); | |
409 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
410 | } | |
574bbf7b FB |
411 | apic_update_irq(s); |
412 | } | |
413 | ||
dae01685 | 414 | static void apic_eoi(APICCommonState *s) |
574bbf7b FB |
415 | { |
416 | int isrv; | |
417 | isrv = get_highest_priority_int(s->isr); | |
418 | if (isrv < 0) | |
419 | return; | |
edf9735e MT |
420 | apic_reset_bit(s->isr, isrv); |
421 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) { | |
0280b571 JK |
422 | ioapic_eoi_broadcast(isrv); |
423 | } | |
e5ad936b | 424 | apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC); |
574bbf7b FB |
425 | apic_update_irq(s); |
426 | } | |
427 | ||
678e12cc GN |
428 | static int apic_find_dest(uint8_t dest) |
429 | { | |
dae01685 | 430 | APICCommonState *apic = local_apics[dest]; |
678e12cc GN |
431 | int i; |
432 | ||
433 | if (apic && apic->id == dest) | |
434 | return dest; /* shortcut in case apic->id == apic->idx */ | |
435 | ||
436 | for (i = 0; i < MAX_APICS; i++) { | |
437 | apic = local_apics[i]; | |
438 | if (apic && apic->id == dest) | |
439 | return i; | |
b538e53e AW |
440 | if (!apic) |
441 | break; | |
678e12cc GN |
442 | } |
443 | ||
444 | return -1; | |
445 | } | |
446 | ||
d3e9db93 FB |
447 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
448 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 449 | { |
dae01685 | 450 | APICCommonState *apic_iter; |
d3e9db93 | 451 | int i; |
d592d303 FB |
452 | |
453 | if (dest_mode == 0) { | |
d3e9db93 FB |
454 | if (dest == 0xff) { |
455 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
456 | } else { | |
678e12cc | 457 | int idx = apic_find_dest(dest); |
d3e9db93 | 458 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc | 459 | if (idx >= 0) |
edf9735e | 460 | apic_set_bit(deliver_bitmask, idx); |
d3e9db93 | 461 | } |
d592d303 FB |
462 | } else { |
463 | /* XXX: cluster mode */ | |
d3e9db93 FB |
464 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
465 | for(i = 0; i < MAX_APICS; i++) { | |
466 | apic_iter = local_apics[i]; | |
467 | if (apic_iter) { | |
468 | if (apic_iter->dest_mode == 0xf) { | |
469 | if (dest & apic_iter->log_dest) | |
edf9735e | 470 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
471 | } else if (apic_iter->dest_mode == 0x0) { |
472 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
473 | (dest & apic_iter->log_dest & 0x0f)) { | |
edf9735e | 474 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
475 | } |
476 | } | |
b538e53e AW |
477 | } else { |
478 | break; | |
d3e9db93 | 479 | } |
d592d303 FB |
480 | } |
481 | } | |
d592d303 FB |
482 | } |
483 | ||
dae01685 | 484 | static void apic_startup(APICCommonState *s, int vector_num) |
e0fd8781 | 485 | { |
b09ea7d5 | 486 | s->sipi_vector = vector_num; |
c3affe56 | 487 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
488 | } |
489 | ||
d3b0c9e9 | 490 | void apic_sipi(DeviceState *dev) |
b09ea7d5 | 491 | { |
d3b0c9e9 | 492 | APICCommonState *s = APIC_COMMON(dev); |
92a16d7a | 493 | |
d8ed887b | 494 | cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
495 | |
496 | if (!s->wait_for_sipi) | |
e0fd8781 | 497 | return; |
e9f9d6b1 | 498 | cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector); |
b09ea7d5 | 499 | s->wait_for_sipi = 0; |
e0fd8781 FB |
500 | } |
501 | ||
d3b0c9e9 | 502 | static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode, |
d592d303 | 503 | uint8_t delivery_mode, uint8_t vector_num, |
1f6f408c | 504 | uint8_t trigger_mode) |
d592d303 | 505 | { |
d3b0c9e9 | 506 | APICCommonState *s = APIC_COMMON(dev); |
d3e9db93 | 507 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 | 508 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
dae01685 | 509 | APICCommonState *apic_iter; |
d592d303 | 510 | |
e0fd8781 | 511 | switch (dest_shorthand) { |
d3e9db93 FB |
512 | case 0: |
513 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
514 | break; | |
515 | case 1: | |
516 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
edf9735e | 517 | apic_set_bit(deliver_bitmask, s->idx); |
d3e9db93 FB |
518 | break; |
519 | case 2: | |
520 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
521 | break; | |
522 | case 3: | |
523 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
edf9735e | 524 | apic_reset_bit(deliver_bitmask, s->idx); |
d3e9db93 | 525 | break; |
e0fd8781 FB |
526 | } |
527 | ||
d592d303 | 528 | switch (delivery_mode) { |
d592d303 FB |
529 | case APIC_DM_INIT: |
530 | { | |
531 | int trig_mode = (s->icr[0] >> 15) & 1; | |
532 | int level = (s->icr[0] >> 14) & 1; | |
533 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 534 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 535 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
536 | return; |
537 | } | |
538 | } | |
539 | break; | |
540 | ||
541 | case APIC_DM_SIPI: | |
5fafdf24 | 542 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 543 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
544 | return; |
545 | } | |
546 | ||
1f6f408c | 547 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
d592d303 FB |
548 | } |
549 | ||
a94820dd JK |
550 | static bool apic_check_pic(APICCommonState *s) |
551 | { | |
552 | if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) { | |
553 | return false; | |
554 | } | |
555 | apic_deliver_pic_intr(&s->busdev.qdev, 1); | |
556 | return true; | |
557 | } | |
558 | ||
d3b0c9e9 | 559 | int apic_get_interrupt(DeviceState *dev) |
574bbf7b | 560 | { |
d3b0c9e9 | 561 | APICCommonState *s = APIC_COMMON(dev); |
574bbf7b FB |
562 | int intno; |
563 | ||
564 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
565 | IRQs */ | |
566 | if (!s) | |
567 | return -1; | |
568 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
569 | return -1; | |
3b46e624 | 570 | |
e5ad936b | 571 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
0fbfbb59 GN |
572 | intno = apic_irq_pending(s); |
573 | ||
5224c88d PB |
574 | /* if there is an interrupt from the 8259, let the caller handle |
575 | * that first since ExtINT interrupts ignore the priority. | |
576 | */ | |
577 | if (intno == 0 || apic_check_pic(s)) { | |
e5ad936b | 578 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
574bbf7b | 579 | return -1; |
0fbfbb59 | 580 | } else if (intno < 0) { |
e5ad936b | 581 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 582 | return s->spurious_vec & 0xff; |
0fbfbb59 | 583 | } |
edf9735e MT |
584 | apic_reset_bit(s->irr, intno); |
585 | apic_set_bit(s->isr, intno); | |
e5ad936b | 586 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
3db3659b | 587 | |
574bbf7b | 588 | apic_update_irq(s); |
3db3659b | 589 | |
574bbf7b FB |
590 | return intno; |
591 | } | |
592 | ||
d3b0c9e9 | 593 | int apic_accept_pic_intr(DeviceState *dev) |
0e21e12b | 594 | { |
d3b0c9e9 | 595 | APICCommonState *s = APIC_COMMON(dev); |
0e21e12b TS |
596 | uint32_t lvt0; |
597 | ||
598 | if (!s) | |
599 | return -1; | |
600 | ||
601 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
602 | ||
a5b38b51 AJ |
603 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
604 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
605 | return 1; |
606 | ||
607 | return 0; | |
608 | } | |
609 | ||
dae01685 | 610 | static uint32_t apic_get_current_count(APICCommonState *s) |
574bbf7b FB |
611 | { |
612 | int64_t d; | |
613 | uint32_t val; | |
bc72ad67 | 614 | d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >> |
574bbf7b FB |
615 | s->count_shift; |
616 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
617 | /* periodic */ | |
d592d303 | 618 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
619 | } else { |
620 | if (d >= s->initial_count) | |
621 | val = 0; | |
622 | else | |
623 | val = s->initial_count - d; | |
624 | } | |
625 | return val; | |
626 | } | |
627 | ||
dae01685 | 628 | static void apic_timer_update(APICCommonState *s, int64_t current_time) |
574bbf7b | 629 | { |
7a380ca3 | 630 | if (apic_next_timer(s, current_time)) { |
bc72ad67 | 631 | timer_mod(s->timer, s->next_time); |
574bbf7b | 632 | } else { |
bc72ad67 | 633 | timer_del(s->timer); |
574bbf7b FB |
634 | } |
635 | } | |
636 | ||
637 | static void apic_timer(void *opaque) | |
638 | { | |
dae01685 | 639 | APICCommonState *s = opaque; |
574bbf7b | 640 | |
cf6d64bf | 641 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
642 | apic_timer_update(s, s->next_time); |
643 | } | |
644 | ||
a8170e5e | 645 | static uint32_t apic_mem_readb(void *opaque, hwaddr addr) |
574bbf7b FB |
646 | { |
647 | return 0; | |
648 | } | |
649 | ||
a8170e5e | 650 | static uint32_t apic_mem_readw(void *opaque, hwaddr addr) |
574bbf7b FB |
651 | { |
652 | return 0; | |
653 | } | |
654 | ||
a8170e5e | 655 | static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
656 | { |
657 | } | |
658 | ||
a8170e5e | 659 | static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
660 | { |
661 | } | |
662 | ||
a8170e5e | 663 | static uint32_t apic_mem_readl(void *opaque, hwaddr addr) |
574bbf7b | 664 | { |
d3b0c9e9 | 665 | DeviceState *dev; |
dae01685 | 666 | APICCommonState *s; |
574bbf7b FB |
667 | uint32_t val; |
668 | int index; | |
669 | ||
d3b0c9e9 XZ |
670 | dev = cpu_get_current_apic(); |
671 | if (!dev) { | |
574bbf7b | 672 | return 0; |
0e26b7b8 | 673 | } |
d3b0c9e9 | 674 | s = APIC_COMMON(dev); |
574bbf7b FB |
675 | |
676 | index = (addr >> 4) & 0xff; | |
677 | switch(index) { | |
678 | case 0x02: /* id */ | |
679 | val = s->id << 24; | |
680 | break; | |
681 | case 0x03: /* version */ | |
aa93200b | 682 | val = s->version | ((APIC_LVT_NB - 1) << 16); |
574bbf7b FB |
683 | break; |
684 | case 0x08: | |
e5ad936b JK |
685 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
686 | if (apic_report_tpr_access) { | |
60671e58 | 687 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ); |
e5ad936b | 688 | } |
574bbf7b FB |
689 | val = s->tpr; |
690 | break; | |
d592d303 FB |
691 | case 0x09: |
692 | val = apic_get_arb_pri(s); | |
693 | break; | |
574bbf7b FB |
694 | case 0x0a: |
695 | /* ppr */ | |
696 | val = apic_get_ppr(s); | |
697 | break; | |
b237db36 AJ |
698 | case 0x0b: |
699 | val = 0; | |
700 | break; | |
d592d303 FB |
701 | case 0x0d: |
702 | val = s->log_dest << 24; | |
703 | break; | |
704 | case 0x0e: | |
d6c140a7 | 705 | val = (s->dest_mode << 28) | 0xfffffff; |
d592d303 | 706 | break; |
574bbf7b FB |
707 | case 0x0f: |
708 | val = s->spurious_vec; | |
709 | break; | |
710 | case 0x10 ... 0x17: | |
711 | val = s->isr[index & 7]; | |
712 | break; | |
713 | case 0x18 ... 0x1f: | |
714 | val = s->tmr[index & 7]; | |
715 | break; | |
716 | case 0x20 ... 0x27: | |
717 | val = s->irr[index & 7]; | |
718 | break; | |
719 | case 0x28: | |
720 | val = s->esr; | |
721 | break; | |
574bbf7b FB |
722 | case 0x30: |
723 | case 0x31: | |
724 | val = s->icr[index & 1]; | |
725 | break; | |
e0fd8781 FB |
726 | case 0x32 ... 0x37: |
727 | val = s->lvt[index - 0x32]; | |
728 | break; | |
574bbf7b FB |
729 | case 0x38: |
730 | val = s->initial_count; | |
731 | break; | |
732 | case 0x39: | |
733 | val = apic_get_current_count(s); | |
734 | break; | |
735 | case 0x3e: | |
736 | val = s->divide_conf; | |
737 | break; | |
738 | default: | |
739 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
740 | val = 0; | |
741 | break; | |
742 | } | |
d8023f31 | 743 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
744 | return val; |
745 | } | |
746 | ||
a8170e5e | 747 | static void apic_send_msi(hwaddr addr, uint32_t data) |
54c96da7 MT |
748 | { |
749 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; | |
750 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
751 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
752 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
753 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
754 | /* XXX: Ignore redirection hint. */ | |
1f6f408c | 755 | apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); |
54c96da7 MT |
756 | } |
757 | ||
a8170e5e | 758 | static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b | 759 | { |
d3b0c9e9 | 760 | DeviceState *dev; |
dae01685 | 761 | APICCommonState *s; |
54c96da7 MT |
762 | int index = (addr >> 4) & 0xff; |
763 | if (addr > 0xfff || !index) { | |
764 | /* MSI and MMIO APIC are at the same memory location, | |
765 | * but actually not on the global bus: MSI is on PCI bus | |
766 | * APIC is connected directly to the CPU. | |
767 | * Mapping them on the global bus happens to work because | |
768 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
769 | apic_send_msi(addr, val); | |
770 | return; | |
771 | } | |
574bbf7b | 772 | |
d3b0c9e9 XZ |
773 | dev = cpu_get_current_apic(); |
774 | if (!dev) { | |
574bbf7b | 775 | return; |
0e26b7b8 | 776 | } |
d3b0c9e9 | 777 | s = APIC_COMMON(dev); |
574bbf7b | 778 | |
d8023f31 | 779 | trace_apic_mem_writel(addr, val); |
574bbf7b | 780 | |
574bbf7b FB |
781 | switch(index) { |
782 | case 0x02: | |
783 | s->id = (val >> 24); | |
784 | break; | |
e0fd8781 FB |
785 | case 0x03: |
786 | break; | |
574bbf7b | 787 | case 0x08: |
e5ad936b | 788 | if (apic_report_tpr_access) { |
60671e58 | 789 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE); |
e5ad936b | 790 | } |
574bbf7b | 791 | s->tpr = val; |
e5ad936b | 792 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 793 | apic_update_irq(s); |
574bbf7b | 794 | break; |
e0fd8781 FB |
795 | case 0x09: |
796 | case 0x0a: | |
797 | break; | |
574bbf7b FB |
798 | case 0x0b: /* EOI */ |
799 | apic_eoi(s); | |
800 | break; | |
d592d303 FB |
801 | case 0x0d: |
802 | s->log_dest = val >> 24; | |
803 | break; | |
804 | case 0x0e: | |
805 | s->dest_mode = val >> 28; | |
806 | break; | |
574bbf7b FB |
807 | case 0x0f: |
808 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 809 | apic_update_irq(s); |
574bbf7b | 810 | break; |
e0fd8781 FB |
811 | case 0x10 ... 0x17: |
812 | case 0x18 ... 0x1f: | |
813 | case 0x20 ... 0x27: | |
814 | case 0x28: | |
815 | break; | |
574bbf7b | 816 | case 0x30: |
d592d303 | 817 | s->icr[0] = val; |
d3b0c9e9 | 818 | apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 | 819 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
1f6f408c | 820 | (s->icr[0] >> 15) & 1); |
d592d303 | 821 | break; |
574bbf7b | 822 | case 0x31: |
d592d303 | 823 | s->icr[1] = val; |
574bbf7b FB |
824 | break; |
825 | case 0x32 ... 0x37: | |
826 | { | |
827 | int n = index - 0x32; | |
828 | s->lvt[n] = val; | |
a94820dd | 829 | if (n == APIC_LVT_TIMER) { |
bc72ad67 | 830 | apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
a94820dd JK |
831 | } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) { |
832 | apic_update_irq(s); | |
833 | } | |
574bbf7b FB |
834 | } |
835 | break; | |
836 | case 0x38: | |
837 | s->initial_count = val; | |
bc72ad67 | 838 | s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
574bbf7b FB |
839 | apic_timer_update(s, s->initial_count_load_time); |
840 | break; | |
e0fd8781 FB |
841 | case 0x39: |
842 | break; | |
574bbf7b FB |
843 | case 0x3e: |
844 | { | |
845 | int v; | |
846 | s->divide_conf = val & 0xb; | |
847 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
848 | s->count_shift = (v + 1) & 7; | |
849 | } | |
850 | break; | |
851 | default: | |
852 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
853 | break; | |
854 | } | |
855 | } | |
856 | ||
e5ad936b JK |
857 | static void apic_pre_save(APICCommonState *s) |
858 | { | |
859 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
860 | } | |
861 | ||
7a380ca3 JK |
862 | static void apic_post_load(APICCommonState *s) |
863 | { | |
864 | if (s->timer_expiry != -1) { | |
bc72ad67 | 865 | timer_mod(s->timer, s->timer_expiry); |
7a380ca3 | 866 | } else { |
bc72ad67 | 867 | timer_del(s->timer); |
7a380ca3 JK |
868 | } |
869 | } | |
870 | ||
312b4234 AK |
871 | static const MemoryRegionOps apic_io_ops = { |
872 | .old_mmio = { | |
873 | .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, }, | |
874 | .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, }, | |
875 | }, | |
876 | .endianness = DEVICE_NATIVE_ENDIAN, | |
574bbf7b FB |
877 | }; |
878 | ||
ff6986ce | 879 | static void apic_realize(DeviceState *dev, Error **errp) |
8546b099 | 880 | { |
ff6986ce XZ |
881 | APICCommonState *s = APIC_COMMON(dev); |
882 | ||
1437c94b | 883 | memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi", |
baaeda08 | 884 | APIC_SPACE_SIZE); |
8546b099 | 885 | |
bc72ad67 | 886 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s); |
8546b099 | 887 | local_apics[s->idx] = s; |
08a82ac0 JK |
888 | |
889 | msi_supported = true; | |
8546b099 BS |
890 | } |
891 | ||
999e12bb AL |
892 | static void apic_class_init(ObjectClass *klass, void *data) |
893 | { | |
894 | APICCommonClass *k = APIC_COMMON_CLASS(klass); | |
895 | ||
ff6986ce | 896 | k->realize = apic_realize; |
999e12bb AL |
897 | k->set_base = apic_set_base; |
898 | k->set_tpr = apic_set_tpr; | |
e5ad936b JK |
899 | k->get_tpr = apic_get_tpr; |
900 | k->vapic_base_update = apic_vapic_base_update; | |
999e12bb | 901 | k->external_nmi = apic_external_nmi; |
e5ad936b | 902 | k->pre_save = apic_pre_save; |
999e12bb AL |
903 | k->post_load = apic_post_load; |
904 | } | |
905 | ||
8c43a6f0 | 906 | static const TypeInfo apic_info = { |
39bffca2 AL |
907 | .name = "apic", |
908 | .instance_size = sizeof(APICCommonState), | |
909 | .parent = TYPE_APIC_COMMON, | |
910 | .class_init = apic_class_init, | |
8546b099 BS |
911 | }; |
912 | ||
83f7d43a | 913 | static void apic_register_types(void) |
8546b099 | 914 | { |
39bffca2 | 915 | type_register_static(&apic_info); |
8546b099 BS |
916 | } |
917 | ||
83f7d43a | 918 | type_init(apic_register_types) |