]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU 8259 interrupt controller emulation | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
64552b6b | 24 | |
90191d07 | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a | 27 | #include "hw/i386/pc.h" |
64552b6b | 28 | #include "hw/irq.h" |
0d09e41a | 29 | #include "hw/isa/isa.h" |
1de7afc9 | 30 | #include "qemu/timer.h" |
03dd024f | 31 | #include "qemu/log.h" |
0d09e41a | 32 | #include "hw/isa/i8259_internal.h" |
0880a873 | 33 | #include "trace.h" |
80cabfad FB |
34 | |
35 | /* debug PIC */ | |
36 | //#define DEBUG_PIC | |
37 | ||
b41a2cd1 FB |
38 | //#define DEBUG_IRQ_LATENCY |
39 | ||
d1eebf4e | 40 | #define TYPE_I8259 "isa-i8259" |
d2628b7d AF |
41 | #define PIC_CLASS(class) OBJECT_CLASS_CHECK(PICClass, (class), TYPE_I8259) |
42 | #define PIC_GET_CLASS(obj) OBJECT_GET_CLASS(PICClass, (obj), TYPE_I8259) | |
43 | ||
44 | /** | |
45 | * PICClass: | |
46 | * @parent_realize: The parent's realizefn. | |
47 | */ | |
48 | typedef struct PICClass { | |
49 | PICCommonClass parent_class; | |
50 | ||
51 | DeviceRealize parent_realize; | |
52 | } PICClass; | |
d1eebf4e | 53 | |
747c70af JK |
54 | #ifdef DEBUG_IRQ_LATENCY |
55 | static int64_t irq_time[16]; | |
56 | #endif | |
9aa78c42 | 57 | DeviceState *isa_pic; |
512709f5 | 58 | static PICCommonState *slave_pic; |
4a0fb71e | 59 | |
80cabfad FB |
60 | /* return the highest priority found in mask (highest = smallest |
61 | number). Return 8 if no irq */ | |
512709f5 | 62 | static int get_priority(PICCommonState *s, int mask) |
80cabfad FB |
63 | { |
64 | int priority; | |
81a02f93 JK |
65 | |
66 | if (mask == 0) { | |
80cabfad | 67 | return 8; |
81a02f93 | 68 | } |
80cabfad | 69 | priority = 0; |
81a02f93 | 70 | while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) { |
80cabfad | 71 | priority++; |
81a02f93 | 72 | } |
80cabfad FB |
73 | return priority; |
74 | } | |
75 | ||
76 | /* return the pic wanted interrupt. return -1 if none */ | |
512709f5 | 77 | static int pic_get_irq(PICCommonState *s) |
80cabfad FB |
78 | { |
79 | int mask, cur_priority, priority; | |
80 | ||
81 | mask = s->irr & ~s->imr; | |
82 | priority = get_priority(s, mask); | |
81a02f93 | 83 | if (priority == 8) { |
80cabfad | 84 | return -1; |
81a02f93 | 85 | } |
80cabfad FB |
86 | /* compute current priority. If special fully nested mode on the |
87 | master, the IRQ coming from the slave is not taken into account | |
88 | for the priority computation. */ | |
89 | mask = s->isr; | |
81a02f93 | 90 | if (s->special_mask) { |
84678711 | 91 | mask &= ~s->imr; |
81a02f93 | 92 | } |
25985396 | 93 | if (s->special_fully_nested_mode && s->master) { |
80cabfad | 94 | mask &= ~(1 << 2); |
25985396 | 95 | } |
80cabfad FB |
96 | cur_priority = get_priority(s, mask); |
97 | if (priority < cur_priority) { | |
98 | /* higher priority found: an irq should be generated */ | |
99 | return (priority + s->priority_add) & 7; | |
100 | } else { | |
101 | return -1; | |
102 | } | |
103 | } | |
104 | ||
b76750c1 | 105 | /* Update INT output. Must be called every time the output may have changed. */ |
512709f5 | 106 | static void pic_update_irq(PICCommonState *s) |
80cabfad | 107 | { |
b76750c1 | 108 | int irq; |
80cabfad | 109 | |
b76750c1 | 110 | irq = pic_get_irq(s); |
80cabfad | 111 | if (irq >= 0) { |
0880a873 | 112 | trace_pic_update_irq(s->master, s->imr, s->irr, s->priority_add); |
747c70af | 113 | qemu_irq_raise(s->int_out[0]); |
d96e1737 | 114 | } else { |
747c70af | 115 | qemu_irq_lower(s->int_out[0]); |
4de9b249 | 116 | } |
80cabfad FB |
117 | } |
118 | ||
62026017 | 119 | /* set irq level. If an edge is detected, then the IRR is set to 1 */ |
747c70af | 120 | static void pic_set_irq(void *opaque, int irq, int level) |
62026017 | 121 | { |
512709f5 | 122 | PICCommonState *s = opaque; |
747c70af | 123 | int mask = 1 << irq; |
747c70af | 124 | int irq_index = s->master ? irq : irq + 8; |
0880a873 PX |
125 | |
126 | trace_pic_set_irq(s->master, irq, level); | |
1b23190a | 127 | pic_stat_update_irq(irq_index, level); |
f260f736 | 128 | |
747c70af JK |
129 | #ifdef DEBUG_IRQ_LATENCY |
130 | if (level) { | |
bc72ad67 | 131 | irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
747c70af JK |
132 | } |
133 | #endif | |
134 | ||
62026017 JK |
135 | if (s->elcr & mask) { |
136 | /* level triggered */ | |
137 | if (level) { | |
138 | s->irr |= mask; | |
139 | s->last_irr |= mask; | |
140 | } else { | |
141 | s->irr &= ~mask; | |
142 | s->last_irr &= ~mask; | |
143 | } | |
144 | } else { | |
145 | /* edge triggered */ | |
146 | if (level) { | |
147 | if ((s->last_irr & mask) == 0) { | |
148 | s->irr |= mask; | |
149 | } | |
150 | s->last_irr |= mask; | |
151 | } else { | |
152 | s->last_irr &= ~mask; | |
153 | } | |
154 | } | |
b76750c1 | 155 | pic_update_irq(s); |
62026017 JK |
156 | } |
157 | ||
80cabfad | 158 | /* acknowledge interrupt 'irq' */ |
512709f5 | 159 | static void pic_intack(PICCommonState *s, int irq) |
80cabfad FB |
160 | { |
161 | if (s->auto_eoi) { | |
81a02f93 | 162 | if (s->rotate_on_auto_eoi) { |
80cabfad | 163 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 164 | } |
80cabfad FB |
165 | } else { |
166 | s->isr |= (1 << irq); | |
167 | } | |
0ecf89aa | 168 | /* We don't clear a level sensitive interrupt here */ |
81a02f93 | 169 | if (!(s->elcr & (1 << irq))) { |
0ecf89aa | 170 | s->irr &= ~(1 << irq); |
81a02f93 | 171 | } |
b76750c1 | 172 | pic_update_irq(s); |
80cabfad FB |
173 | } |
174 | ||
9aa78c42 | 175 | int pic_read_irq(DeviceState *d) |
80cabfad | 176 | { |
29bb5317 | 177 | PICCommonState *s = PIC_COMMON(d); |
80cabfad FB |
178 | int irq, irq2, intno; |
179 | ||
c17725f4 | 180 | irq = pic_get_irq(s); |
15aeac38 | 181 | if (irq >= 0) { |
15aeac38 | 182 | if (irq == 2) { |
c17725f4 | 183 | irq2 = pic_get_irq(slave_pic); |
15aeac38 | 184 | if (irq2 >= 0) { |
c17725f4 | 185 | pic_intack(slave_pic, irq2); |
15aeac38 FB |
186 | } else { |
187 | /* spurious IRQ on slave controller */ | |
188 | irq2 = 7; | |
189 | } | |
c17725f4 | 190 | intno = slave_pic->irq_base + irq2; |
15aeac38 | 191 | } else { |
c17725f4 | 192 | intno = s->irq_base + irq; |
15aeac38 | 193 | } |
c17725f4 | 194 | pic_intack(s, irq); |
15aeac38 FB |
195 | } else { |
196 | /* spurious IRQ on host controller */ | |
197 | irq = 7; | |
c17725f4 | 198 | intno = s->irq_base + irq; |
15aeac38 | 199 | } |
3b46e624 | 200 | |
78ef2b69 JK |
201 | if (irq == 2) { |
202 | irq = irq2 + 8; | |
203 | } | |
0880a873 | 204 | |
80cabfad | 205 | #ifdef DEBUG_IRQ_LATENCY |
5fafdf24 TS |
206 | printf("IRQ%d latency=%0.3fus\n", |
207 | irq, | |
bc72ad67 | 208 | (double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - |
73bcb24d | 209 | irq_time[irq]) * 1000000.0 / NANOSECONDS_PER_SECOND); |
80cabfad | 210 | #endif |
0880a873 PX |
211 | |
212 | trace_pic_interrupt(irq, intno); | |
80cabfad FB |
213 | return intno; |
214 | } | |
215 | ||
512709f5 | 216 | static void pic_init_reset(PICCommonState *s) |
d7d02e3c | 217 | { |
512709f5 | 218 | pic_reset_common(s); |
b76750c1 | 219 | pic_update_irq(s); |
d7d02e3c FB |
220 | } |
221 | ||
747c70af | 222 | static void pic_reset(DeviceState *dev) |
86fbf97c | 223 | { |
29bb5317 | 224 | PICCommonState *s = PIC_COMMON(dev); |
86fbf97c | 225 | |
86fbf97c | 226 | s->elcr = 0; |
aa24822b | 227 | pic_init_reset(s); |
86fbf97c JK |
228 | } |
229 | ||
a8170e5e | 230 | static void pic_ioport_write(void *opaque, hwaddr addr64, |
098d314a | 231 | uint64_t val64, unsigned size) |
80cabfad | 232 | { |
512709f5 | 233 | PICCommonState *s = opaque; |
098d314a RH |
234 | uint32_t addr = addr64; |
235 | uint32_t val = val64; | |
d7d02e3c | 236 | int priority, cmd, irq; |
80cabfad | 237 | |
0880a873 PX |
238 | trace_pic_ioport_write(s->master, addr, val); |
239 | ||
80cabfad FB |
240 | if (addr == 0) { |
241 | if (val & 0x10) { | |
86fbf97c | 242 | pic_init_reset(s); |
80cabfad FB |
243 | s->init_state = 1; |
244 | s->init4 = val & 1; | |
2053152b | 245 | s->single_mode = val & 2; |
81a02f93 | 246 | if (val & 0x08) { |
8cbad670 HP |
247 | qemu_log_mask(LOG_UNIMP, |
248 | "i8259: level sensitive irq not supported\n"); | |
81a02f93 | 249 | } |
80cabfad | 250 | } else if (val & 0x08) { |
81a02f93 | 251 | if (val & 0x04) { |
80cabfad | 252 | s->poll = 1; |
81a02f93 JK |
253 | } |
254 | if (val & 0x02) { | |
80cabfad | 255 | s->read_reg_select = val & 1; |
81a02f93 JK |
256 | } |
257 | if (val & 0x40) { | |
80cabfad | 258 | s->special_mask = (val >> 5) & 1; |
81a02f93 | 259 | } |
80cabfad FB |
260 | } else { |
261 | cmd = val >> 5; | |
81a02f93 | 262 | switch (cmd) { |
80cabfad FB |
263 | case 0: |
264 | case 4: | |
265 | s->rotate_on_auto_eoi = cmd >> 2; | |
266 | break; | |
267 | case 1: /* end of interrupt */ | |
268 | case 5: | |
269 | priority = get_priority(s, s->isr); | |
270 | if (priority != 8) { | |
271 | irq = (priority + s->priority_add) & 7; | |
272 | s->isr &= ~(1 << irq); | |
81a02f93 | 273 | if (cmd == 5) { |
80cabfad | 274 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 275 | } |
b76750c1 | 276 | pic_update_irq(s); |
80cabfad FB |
277 | } |
278 | break; | |
279 | case 3: | |
280 | irq = val & 7; | |
281 | s->isr &= ~(1 << irq); | |
b76750c1 | 282 | pic_update_irq(s); |
80cabfad FB |
283 | break; |
284 | case 6: | |
285 | s->priority_add = (val + 1) & 7; | |
b76750c1 | 286 | pic_update_irq(s); |
80cabfad FB |
287 | break; |
288 | case 7: | |
289 | irq = val & 7; | |
290 | s->isr &= ~(1 << irq); | |
291 | s->priority_add = (irq + 1) & 7; | |
b76750c1 | 292 | pic_update_irq(s); |
80cabfad FB |
293 | break; |
294 | default: | |
295 | /* no operation */ | |
296 | break; | |
297 | } | |
298 | } | |
299 | } else { | |
81a02f93 | 300 | switch (s->init_state) { |
80cabfad FB |
301 | case 0: |
302 | /* normal mode */ | |
303 | s->imr = val; | |
b76750c1 | 304 | pic_update_irq(s); |
80cabfad FB |
305 | break; |
306 | case 1: | |
307 | s->irq_base = val & 0xf8; | |
2bb081f7 | 308 | s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2; |
80cabfad FB |
309 | break; |
310 | case 2: | |
311 | if (s->init4) { | |
312 | s->init_state = 3; | |
313 | } else { | |
314 | s->init_state = 0; | |
315 | } | |
316 | break; | |
317 | case 3: | |
318 | s->special_fully_nested_mode = (val >> 4) & 1; | |
319 | s->auto_eoi = (val >> 1) & 1; | |
320 | s->init_state = 0; | |
321 | break; | |
322 | } | |
323 | } | |
324 | } | |
325 | ||
a8170e5e | 326 | static uint64_t pic_ioport_read(void *opaque, hwaddr addr, |
098d314a | 327 | unsigned size) |
80cabfad | 328 | { |
512709f5 | 329 | PICCommonState *s = opaque; |
80cabfad FB |
330 | int ret; |
331 | ||
80cabfad | 332 | if (s->poll) { |
8d484caa JK |
333 | ret = pic_get_irq(s); |
334 | if (ret >= 0) { | |
335 | pic_intack(s, ret); | |
336 | ret |= 0x80; | |
337 | } else { | |
338 | ret = 0; | |
339 | } | |
80cabfad FB |
340 | s->poll = 0; |
341 | } else { | |
342 | if (addr == 0) { | |
81a02f93 | 343 | if (s->read_reg_select) { |
80cabfad | 344 | ret = s->isr; |
81a02f93 | 345 | } else { |
80cabfad | 346 | ret = s->irr; |
81a02f93 | 347 | } |
80cabfad FB |
348 | } else { |
349 | ret = s->imr; | |
350 | } | |
351 | } | |
0880a873 | 352 | trace_pic_ioport_read(s->master, addr, ret); |
80cabfad FB |
353 | return ret; |
354 | } | |
355 | ||
9aa78c42 | 356 | int pic_get_output(DeviceState *d) |
d96e1737 | 357 | { |
29bb5317 | 358 | PICCommonState *s = PIC_COMMON(d); |
9aa78c42 | 359 | |
c17725f4 | 360 | return (pic_get_irq(s) >= 0); |
d96e1737 JK |
361 | } |
362 | ||
a8170e5e | 363 | static void elcr_ioport_write(void *opaque, hwaddr addr, |
098d314a | 364 | uint64_t val, unsigned size) |
660de336 | 365 | { |
512709f5 | 366 | PICCommonState *s = opaque; |
660de336 FB |
367 | s->elcr = val & s->elcr_mask; |
368 | } | |
369 | ||
a8170e5e | 370 | static uint64_t elcr_ioport_read(void *opaque, hwaddr addr, |
098d314a | 371 | unsigned size) |
660de336 | 372 | { |
512709f5 | 373 | PICCommonState *s = opaque; |
660de336 FB |
374 | return s->elcr; |
375 | } | |
376 | ||
098d314a RH |
377 | static const MemoryRegionOps pic_base_ioport_ops = { |
378 | .read = pic_ioport_read, | |
379 | .write = pic_ioport_write, | |
380 | .impl = { | |
381 | .min_access_size = 1, | |
382 | .max_access_size = 1, | |
383 | }, | |
384 | }; | |
385 | ||
386 | static const MemoryRegionOps pic_elcr_ioport_ops = { | |
387 | .read = elcr_ioport_read, | |
388 | .write = elcr_ioport_write, | |
389 | .impl = { | |
390 | .min_access_size = 1, | |
391 | .max_access_size = 1, | |
392 | }, | |
393 | }; | |
394 | ||
a7737e44 | 395 | static void pic_realize(DeviceState *dev, Error **errp) |
b0a21b53 | 396 | { |
d2628b7d AF |
397 | PICCommonState *s = PIC_COMMON(dev); |
398 | PICClass *pc = PIC_GET_CLASS(dev); | |
29bb5317 | 399 | |
1437c94b PB |
400 | memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s, |
401 | "pic", 2); | |
402 | memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s, | |
403 | "elcr", 1); | |
098d314a | 404 | |
29bb5317 AF |
405 | qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out)); |
406 | qdev_init_gpio_in(dev, pic_set_irq, 8); | |
d2628b7d | 407 | |
a7737e44 | 408 | pc->parent_realize(dev, errp); |
b0a21b53 FB |
409 | } |
410 | ||
48a18b3c | 411 | qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq) |
80cabfad | 412 | { |
747c70af | 413 | qemu_irq *irq_set; |
d1eebf4e AF |
414 | DeviceState *dev; |
415 | ISADevice *isadev; | |
747c70af | 416 | int i; |
c17725f4 | 417 | |
8945c7f7 | 418 | irq_set = g_new0(qemu_irq, ISA_NUM_IRQS); |
c17725f4 | 419 | |
d1eebf4e AF |
420 | isadev = i8259_init_chip(TYPE_I8259, bus, true); |
421 | dev = DEVICE(isadev); | |
c17725f4 | 422 | |
d1eebf4e | 423 | qdev_connect_gpio_out(dev, 0, parent_irq); |
747c70af | 424 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 425 | irq_set[i] = qdev_get_gpio_in(dev, i); |
747c70af JK |
426 | } |
427 | ||
d1eebf4e | 428 | isa_pic = dev; |
747c70af | 429 | |
d1eebf4e AF |
430 | isadev = i8259_init_chip(TYPE_I8259, bus, false); |
431 | dev = DEVICE(isadev); | |
747c70af | 432 | |
d1eebf4e | 433 | qdev_connect_gpio_out(dev, 0, irq_set[2]); |
747c70af | 434 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 435 | irq_set[i + 8] = qdev_get_gpio_in(dev, i); |
747c70af JK |
436 | } |
437 | ||
29bb5317 | 438 | slave_pic = PIC_COMMON(dev); |
c17725f4 | 439 | |
747c70af JK |
440 | return irq_set; |
441 | } | |
442 | ||
8f04ee08 AL |
443 | static void i8259_class_init(ObjectClass *klass, void *data) |
444 | { | |
d2628b7d | 445 | PICClass *k = PIC_CLASS(klass); |
39bffca2 | 446 | DeviceClass *dc = DEVICE_CLASS(klass); |
8f04ee08 | 447 | |
bf853881 | 448 | device_class_set_parent_realize(dc, pic_realize, &k->parent_realize); |
39bffca2 | 449 | dc->reset = pic_reset; |
8f04ee08 AL |
450 | } |
451 | ||
8c43a6f0 | 452 | static const TypeInfo i8259_info = { |
d1eebf4e | 453 | .name = TYPE_I8259, |
39bffca2 AL |
454 | .instance_size = sizeof(PICCommonState), |
455 | .parent = TYPE_PIC_COMMON, | |
8f04ee08 | 456 | .class_init = i8259_class_init, |
d2628b7d | 457 | .class_size = sizeof(PICClass), |
747c70af JK |
458 | }; |
459 | ||
83f7d43a | 460 | static void pic_register_types(void) |
747c70af | 461 | { |
39bffca2 | 462 | type_register_static(&i8259_info); |
80cabfad | 463 | } |
512709f5 | 464 | |
83f7d43a | 465 | type_init(pic_register_types) |