]>
Commit | Line | Data |
---|---|---|
5d782e08 PM |
1 | /* |
2 | * Cortex-A15MPCore internal peripheral emulation. | |
3 | * | |
4 | * Copyright (c) 2012 Linaro Limited. | |
5 | * Written by Peter Maydell. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License as published by | |
9 | * the Free Software Foundation; either version 2 of the License, or | |
10 | * (at your option) any later version. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License along | |
18 | * with this program; if not, see <http://www.gnu.org/licenses/>. | |
19 | */ | |
20 | ||
0430891c | 21 | #include "qemu/osdep.h" |
da34e65c | 22 | #include "qapi/error.h" |
0b8fa32f | 23 | #include "qemu/module.h" |
43482f72 | 24 | #include "hw/cpu/a15mpcore.h" |
64552b6b | 25 | #include "hw/irq.h" |
ed466761 | 26 | #include "sysemu/kvm.h" |
e6fbcbc4 | 27 | #include "kvm_arm.h" |
5d782e08 | 28 | |
4637a027 PM |
29 | static void a15mp_priv_set_irq(void *opaque, int irq, int level) |
30 | { | |
31 | A15MPPrivState *s = (A15MPPrivState *)opaque; | |
524a2d8e AF |
32 | |
33 | qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level); | |
4637a027 PM |
34 | } |
35 | ||
b9ed148d AF |
36 | static void a15mp_priv_initfn(Object *obj) |
37 | { | |
38 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | |
39 | A15MPPrivState *s = A15MPCORE_PRIV(obj); | |
40 | ||
41 | memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000); | |
42 | sysbus_init_mmio(sbd, &s->container); | |
524a2d8e | 43 | |
fd317012 TH |
44 | sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), |
45 | gic_class_name()); | |
46 | qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | |
b9ed148d AF |
47 | } |
48 | ||
7c76a48d | 49 | static void a15mp_priv_realize(DeviceState *dev, Error **errp) |
5d782e08 | 50 | { |
7c76a48d | 51 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
97da11d8 | 52 | A15MPPrivState *s = A15MPCORE_PRIV(dev); |
524a2d8e | 53 | DeviceState *gicdev; |
4637a027 | 54 | SysBusDevice *busdev; |
6033e840 | 55 | int i; |
7c76a48d | 56 | Error *err = NULL; |
4182bbb1 | 57 | bool has_el3; |
ba3287d1 | 58 | bool has_el2 = false; |
4182bbb1 | 59 | Object *cpuobj; |
4637a027 | 60 | |
524a2d8e AF |
61 | gicdev = DEVICE(&s->gic); |
62 | qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu); | |
63 | qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq); | |
4182bbb1 PM |
64 | |
65 | if (!kvm_irqchip_in_kernel()) { | |
66 | /* Make the GIC's TZ support match the CPUs. We assume that | |
67 | * either all the CPUs have TZ, or none do. | |
68 | */ | |
69 | cpuobj = OBJECT(qemu_get_cpu(0)); | |
6533a1fc | 70 | has_el3 = object_property_find(cpuobj, "has_el3", NULL) && |
4182bbb1 PM |
71 | object_property_get_bool(cpuobj, "has_el3", &error_abort); |
72 | qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3); | |
ba3287d1 PM |
73 | /* Similarly for virtualization support */ |
74 | has_el2 = object_property_find(cpuobj, "has_el2", NULL) && | |
75 | object_property_get_bool(cpuobj, "has_el2", &error_abort); | |
76 | qdev_prop_set_bit(gicdev, "has-virtualization-extensions", has_el2); | |
4182bbb1 PM |
77 | } |
78 | ||
7c76a48d AF |
79 | object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); |
80 | if (err != NULL) { | |
81 | error_propagate(errp, err); | |
82 | return; | |
83 | } | |
524a2d8e | 84 | busdev = SYS_BUS_DEVICE(&s->gic); |
4637a027 PM |
85 | |
86 | /* Pass through outbound IRQ lines from the GIC */ | |
7c76a48d | 87 | sysbus_pass_irq(sbd, busdev); |
5d782e08 | 88 | |
4637a027 | 89 | /* Pass through inbound GPIO lines to the GIC */ |
7c76a48d | 90 | qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32); |
5d782e08 | 91 | |
6033e840 PM |
92 | /* Wire the outputs from each CPU's generic timer to the |
93 | * appropriate GIC PPI inputs | |
94 | */ | |
27013bf2 AF |
95 | for (i = 0; i < s->num_cpu; i++) { |
96 | DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); | |
6033e840 | 97 | int ppibase = s->num_irq - 32 + i * 32; |
5dfaa75b PM |
98 | int irq; |
99 | /* Mapping from the output timer irq lines from the CPU to the | |
100 | * GIC PPI inputs used on the A15: | |
6033e840 | 101 | */ |
5dfaa75b PM |
102 | const int timer_irq[] = { |
103 | [GTIMER_PHYS] = 30, | |
104 | [GTIMER_VIRT] = 27, | |
105 | [GTIMER_HYP] = 26, | |
106 | [GTIMER_SEC] = 29, | |
107 | }; | |
108 | for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | |
109 | qdev_connect_gpio_out(cpudev, irq, | |
110 | qdev_get_gpio_in(gicdev, | |
111 | ppibase + timer_irq[irq])); | |
112 | } | |
ba3287d1 PM |
113 | if (has_el2) { |
114 | /* Connect the GIC maintenance interrupt to PPI ID 25 */ | |
115 | sysbus_connect_irq(SYS_BUS_DEVICE(gicdev), i + 4 * s->num_cpu, | |
116 | qdev_get_gpio_in(gicdev, ppibase + 25)); | |
117 | } | |
6033e840 PM |
118 | } |
119 | ||
5d782e08 PM |
120 | /* Memory map (addresses are offsets from PERIPHBASE): |
121 | * 0x0000-0x0fff -- reserved | |
122 | * 0x1000-0x1fff -- GIC Distributor | |
a55c910e | 123 | * 0x2000-0x3fff -- GIC CPU interface |
ba3287d1 PM |
124 | * 0x4000-0x4fff -- GIC virtual interface control for this CPU |
125 | * 0x5000-0x51ff -- GIC virtual interface control for CPU 0 | |
126 | * 0x5200-0x53ff -- GIC virtual interface control for CPU 1 | |
127 | * 0x5400-0x55ff -- GIC virtual interface control for CPU 2 | |
128 | * 0x5600-0x57ff -- GIC virtual interface control for CPU 3 | |
129 | * 0x6000-0x7fff -- GIC virtual CPU interface | |
5d782e08 | 130 | */ |
4637a027 PM |
131 | memory_region_add_subregion(&s->container, 0x1000, |
132 | sysbus_mmio_get_region(busdev, 0)); | |
133 | memory_region_add_subregion(&s->container, 0x2000, | |
134 | sysbus_mmio_get_region(busdev, 1)); | |
ba3287d1 PM |
135 | if (has_el2) { |
136 | memory_region_add_subregion(&s->container, 0x4000, | |
137 | sysbus_mmio_get_region(busdev, 2)); | |
138 | memory_region_add_subregion(&s->container, 0x6000, | |
139 | sysbus_mmio_get_region(busdev, 3)); | |
140 | for (i = 0; i < s->num_cpu; i++) { | |
141 | hwaddr base = 0x5000 + i * 0x200; | |
142 | MemoryRegion *mr = sysbus_mmio_get_region(busdev, | |
143 | 4 + s->num_cpu + i); | |
144 | memory_region_add_subregion(&s->container, base, mr); | |
145 | } | |
146 | } | |
5d782e08 PM |
147 | } |
148 | ||
149 | static Property a15mp_priv_properties[] = { | |
150 | DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1), | |
151 | /* The Cortex-A15MP may have anything from 0 to 224 external interrupt | |
52862242 | 152 | * IRQ lines (with another 32 internal). We default to 128+32, which |
5d782e08 PM |
153 | * is the number provided by the Cortex-A15MP test chip in the |
154 | * Versatile Express A15 development board. | |
155 | * Other boards may differ and should set this property appropriately. | |
156 | */ | |
52862242 | 157 | DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160), |
5d782e08 PM |
158 | DEFINE_PROP_END_OF_LIST(), |
159 | }; | |
160 | ||
161 | static void a15mp_priv_class_init(ObjectClass *klass, void *data) | |
162 | { | |
163 | DeviceClass *dc = DEVICE_CLASS(klass); | |
7c76a48d AF |
164 | |
165 | dc->realize = a15mp_priv_realize; | |
5d782e08 | 166 | dc->props = a15mp_priv_properties; |
4637a027 | 167 | /* We currently have no savable state */ |
5d782e08 PM |
168 | } |
169 | ||
8c43a6f0 | 170 | static const TypeInfo a15mp_priv_info = { |
97da11d8 | 171 | .name = TYPE_A15MPCORE_PRIV, |
5d782e08 PM |
172 | .parent = TYPE_SYS_BUS_DEVICE, |
173 | .instance_size = sizeof(A15MPPrivState), | |
b9ed148d | 174 | .instance_init = a15mp_priv_initfn, |
5d782e08 PM |
175 | .class_init = a15mp_priv_class_init, |
176 | }; | |
177 | ||
178 | static void a15mp_register_types(void) | |
179 | { | |
180 | type_register_static(&a15mp_priv_info); | |
181 | } | |
182 | ||
183 | type_init(a15mp_register_types) |