]> Git Repo - qemu.git/blame - target/xtensa/cpu.h
target/xtensa: extract test for window overflow exception
[qemu.git] / target / xtensa / cpu.h
CommitLineData
2328826b
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
07f5a258
MA
28#ifndef XTENSA_CPU_H
29#define XTENSA_CPU_H
2328826b 30
d94f0a8e 31#define ALIGNED_ONLY
2328826b 32#define TARGET_LONG_BITS 32
2328826b 33
9fb40342
MF
34/* Xtensa processors have a weak memory model */
35#define TCG_GUEST_DEFAULT_MO (0)
36
9349b4f9 37#define CPUArchState struct CPUXtensaState
2328826b 38
2328826b 39#include "qemu-common.h"
da374261 40#include "cpu-qom.h"
022c62cb 41#include "exec/cpu-defs.h"
168c12b0 42#include "xtensa-isa.h"
2328826b 43
2328826b
MF
44#define NB_MMU_MODES 4
45
46#define TARGET_PHYS_ADDR_SPACE_BITS 32
ba7651fb
MF
47#ifdef CONFIG_USER_ONLY
48#define TARGET_VIRT_ADDR_SPACE_BITS 30
49#else
2328826b 50#define TARGET_VIRT_ADDR_SPACE_BITS 32
ba7651fb 51#endif
2328826b
MF
52#define TARGET_PAGE_BITS 12
53
dedc5eae
MF
54enum {
55 /* Additional instructions */
56 XTENSA_OPTION_CODE_DENSITY,
57 XTENSA_OPTION_LOOP,
58 XTENSA_OPTION_EXTENDED_L32R,
59 XTENSA_OPTION_16_BIT_IMUL,
60 XTENSA_OPTION_32_BIT_IMUL,
7f65f4b0 61 XTENSA_OPTION_32_BIT_IMUL_HIGH,
dedc5eae
MF
62 XTENSA_OPTION_32_BIT_IDIV,
63 XTENSA_OPTION_MAC16,
7f65f4b0
MF
64 XTENSA_OPTION_MISC_OP_NSA,
65 XTENSA_OPTION_MISC_OP_MINMAX,
66 XTENSA_OPTION_MISC_OP_SEXT,
67 XTENSA_OPTION_MISC_OP_CLAMPS,
dedc5eae
MF
68 XTENSA_OPTION_COPROCESSOR,
69 XTENSA_OPTION_BOOLEAN,
70 XTENSA_OPTION_FP_COPROCESSOR,
71 XTENSA_OPTION_MP_SYNCHRO,
72 XTENSA_OPTION_CONDITIONAL_STORE,
fcc803d1 73 XTENSA_OPTION_ATOMCTL,
5eeb40c5 74 XTENSA_OPTION_DEPBITS,
dedc5eae
MF
75
76 /* Interrupts and exceptions */
77 XTENSA_OPTION_EXCEPTION,
78 XTENSA_OPTION_RELOCATABLE_VECTOR,
79 XTENSA_OPTION_UNALIGNED_EXCEPTION,
80 XTENSA_OPTION_INTERRUPT,
81 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT,
82 XTENSA_OPTION_TIMER_INTERRUPT,
83
84 /* Local memory */
85 XTENSA_OPTION_ICACHE,
86 XTENSA_OPTION_ICACHE_TEST,
87 XTENSA_OPTION_ICACHE_INDEX_LOCK,
88 XTENSA_OPTION_DCACHE,
89 XTENSA_OPTION_DCACHE_TEST,
90 XTENSA_OPTION_DCACHE_INDEX_LOCK,
91 XTENSA_OPTION_IRAM,
92 XTENSA_OPTION_IROM,
93 XTENSA_OPTION_DRAM,
94 XTENSA_OPTION_DROM,
95 XTENSA_OPTION_XLMI,
96 XTENSA_OPTION_HW_ALIGNMENT,
97 XTENSA_OPTION_MEMORY_ECC_PARITY,
98
99 /* Memory protection and translation */
100 XTENSA_OPTION_REGION_PROTECTION,
101 XTENSA_OPTION_REGION_TRANSLATION,
102 XTENSA_OPTION_MMU,
4e41d2f5 103 XTENSA_OPTION_CACHEATTR,
dedc5eae
MF
104
105 /* Other */
106 XTENSA_OPTION_WINDOWED_REGISTER,
107 XTENSA_OPTION_PROCESSOR_INTERFACE,
108 XTENSA_OPTION_MISC_SR,
109 XTENSA_OPTION_THREAD_POINTER,
110 XTENSA_OPTION_PROCESSOR_ID,
111 XTENSA_OPTION_DEBUG,
112 XTENSA_OPTION_TRACE_PORT,
3a3c9dc4 113 XTENSA_OPTION_EXTERN_REGS,
dedc5eae
MF
114};
115
2af3da91 116enum {
e9872741 117 EXPSTATE = 230,
2af3da91
MF
118 THREADPTR = 231,
119 FCR = 232,
120 FSR = 233,
121};
122
3580ecad 123enum {
797d780b
MF
124 LBEG = 0,
125 LEND = 1,
126 LCOUNT = 2,
3580ecad 127 SAR = 3,
4dd85b6b 128 BR = 4,
6ad6dbf7 129 LITBASE = 5,
809377aa 130 SCOMPARE1 = 12,
6825b6c3
MF
131 ACCLO = 16,
132 ACCHI = 17,
133 MR = 32,
553e44f9
MF
134 WINDOW_BASE = 72,
135 WINDOW_START = 73,
b67ea0cd 136 PTEVADDR = 83,
13f6a7cd 137 MMID = 89,
b67ea0cd
MF
138 RASID = 90,
139 ITLBCFG = 91,
140 DTLBCFG = 92,
e61dc8f7 141 IBREAKENABLE = 96,
9e03ade4 142 MEMCTL = 97,
4e41d2f5 143 CACHEATTR = 98,
fcc803d1 144 ATOMCTL = 99,
13f6a7cd 145 DDR = 104,
e61dc8f7 146 IBREAKA = 128,
f14c4b5f
MF
147 DBREAKA = 144,
148 DBREAKC = 160,
604e1f9c 149 CONFIGID0 = 176,
40643d7c
MF
150 EPC1 = 177,
151 DEPC = 192,
b994e91b 152 EPS2 = 194,
604e1f9c 153 CONFIGID1 = 208,
40643d7c 154 EXCSAVE1 = 209,
f3df4c04 155 CPENABLE = 224,
b994e91b
MF
156 INTSET = 226,
157 INTCLEAR = 227,
158 INTENABLE = 228,
f0a548b9 159 PS = 230,
97836cee 160 VECBASE = 231,
40643d7c 161 EXCCAUSE = 232,
ab58c5b4 162 DEBUGCAUSE = 233,
b994e91b 163 CCOUNT = 234,
f3df4c04 164 PRID = 235,
35b5c044
MF
165 ICOUNT = 236,
166 ICOUNTLEVEL = 237,
40643d7c 167 EXCVADDR = 238,
b994e91b 168 CCOMPARE = 240,
b7909d81 169 MISC = 244,
3580ecad
MF
170};
171
f0a548b9
MF
172#define PS_INTLEVEL 0xf
173#define PS_INTLEVEL_SHIFT 0
174
175#define PS_EXCM 0x10
176#define PS_UM 0x20
177
178#define PS_RING 0xc0
179#define PS_RING_SHIFT 6
180
181#define PS_OWB 0xf00
182#define PS_OWB_SHIFT 8
ba7651fb 183#define PS_OWB_LEN 4
f0a548b9
MF
184
185#define PS_CALLINC 0x30000
186#define PS_CALLINC_SHIFT 16
187#define PS_CALLINC_LEN 2
188
189#define PS_WOE 0x40000
190
ab58c5b4
MF
191#define DEBUGCAUSE_IC 0x1
192#define DEBUGCAUSE_IB 0x2
193#define DEBUGCAUSE_DB 0x4
194#define DEBUGCAUSE_BI 0x8
195#define DEBUGCAUSE_BN 0x10
196#define DEBUGCAUSE_DI 0x20
197#define DEBUGCAUSE_DBNUM 0xf00
198#define DEBUGCAUSE_DBNUM_SHIFT 8
199
f14c4b5f
MF
200#define DBREAKC_SB 0x80000000
201#define DBREAKC_LB 0x40000000
202#define DBREAKC_SB_LB (DBREAKC_SB | DBREAKC_LB)
203#define DBREAKC_MASK 0x3f
204
9e03ade4
MF
205#define MEMCTL_INIT 0x00800000
206#define MEMCTL_IUSEWAYS_SHIFT 18
207#define MEMCTL_IUSEWAYS_LEN 5
208#define MEMCTL_IUSEWAYS_MASK 0x007c0000
209#define MEMCTL_DALLOCWAYS_SHIFT 13
210#define MEMCTL_DALLOCWAYS_LEN 5
211#define MEMCTL_DALLOCWAYS_MASK 0x0003e000
212#define MEMCTL_DUSEWAYS_SHIFT 8
213#define MEMCTL_DUSEWAYS_LEN 5
214#define MEMCTL_DUSEWAYS_MASK 0x00001f00
215#define MEMCTL_ISNP 0x4
216#define MEMCTL_DSNP 0x2
217#define MEMCTL_IL0EN 0x1
218
168c12b0 219#define MAX_INSN_LENGTH 64
09460970 220#define MAX_INSN_SLOTS 32
168c12b0 221#define MAX_OPCODE_ARGS 16
553e44f9 222#define MAX_NAREG 64
b994e91b
MF
223#define MAX_NINTERRUPT 32
224#define MAX_NLEVEL 6
225#define MAX_NNMI 1
226#define MAX_NCCOMPARE 3
b67ea0cd 227#define MAX_TLB_WAY_SIZE 8
f14c4b5f 228#define MAX_NDBREAK 2
b68755c1 229#define MAX_NMEMORY 4
b67ea0cd
MF
230
231#define REGION_PAGE_MASK 0xe0000000
553e44f9 232
fcc803d1
MF
233#define PAGE_CACHE_MASK 0x700
234#define PAGE_CACHE_SHIFT 8
235#define PAGE_CACHE_INVALID 0x000
236#define PAGE_CACHE_BYPASS 0x100
237#define PAGE_CACHE_WT 0x200
238#define PAGE_CACHE_WB 0x400
239#define PAGE_CACHE_ISOLATE 0x600
240
40643d7c
MF
241enum {
242 /* Static vectors */
17ab14ac
MF
243 EXC_RESET0,
244 EXC_RESET1,
40643d7c
MF
245 EXC_MEMORY_ERROR,
246
247 /* Dynamic vectors */
248 EXC_WINDOW_OVERFLOW4,
249 EXC_WINDOW_UNDERFLOW4,
250 EXC_WINDOW_OVERFLOW8,
251 EXC_WINDOW_UNDERFLOW8,
252 EXC_WINDOW_OVERFLOW12,
253 EXC_WINDOW_UNDERFLOW12,
254 EXC_IRQ,
255 EXC_KERNEL,
256 EXC_USER,
257 EXC_DOUBLE,
e61dc8f7 258 EXC_DEBUG,
40643d7c
MF
259 EXC_MAX
260};
261
262enum {
263 ILLEGAL_INSTRUCTION_CAUSE = 0,
264 SYSCALL_CAUSE,
265 INSTRUCTION_FETCH_ERROR_CAUSE,
266 LOAD_STORE_ERROR_CAUSE,
267 LEVEL1_INTERRUPT_CAUSE,
268 ALLOCA_CAUSE,
269 INTEGER_DIVIDE_BY_ZERO_CAUSE,
270 PRIVILEGED_CAUSE = 8,
271 LOAD_STORE_ALIGNMENT_CAUSE,
272
273 INSTR_PIF_DATA_ERROR_CAUSE = 12,
274 LOAD_STORE_PIF_DATA_ERROR_CAUSE,
275 INSTR_PIF_ADDR_ERROR_CAUSE,
276 LOAD_STORE_PIF_ADDR_ERROR_CAUSE,
277
278 INST_TLB_MISS_CAUSE,
279 INST_TLB_MULTI_HIT_CAUSE,
280 INST_FETCH_PRIVILEGE_CAUSE,
281 INST_FETCH_PROHIBITED_CAUSE = 20,
282 LOAD_STORE_TLB_MISS_CAUSE = 24,
283 LOAD_STORE_TLB_MULTI_HIT_CAUSE,
284 LOAD_STORE_PRIVILEGE_CAUSE,
285 LOAD_PROHIBITED_CAUSE = 28,
286 STORE_PROHIBITED_CAUSE,
287
288 COPROCESSOR0_DISABLED = 32,
289};
290
b994e91b
MF
291typedef enum {
292 INTTYPE_LEVEL,
293 INTTYPE_EDGE,
294 INTTYPE_NMI,
295 INTTYPE_SOFTWARE,
296 INTTYPE_TIMER,
297 INTTYPE_DEBUG,
298 INTTYPE_WRITE_ERR,
dec71d2d 299 INTTYPE_PROFILING,
b994e91b
MF
300 INTTYPE_MAX
301} interrupt_type;
302
59a71f75
MF
303struct CPUXtensaState;
304
b67ea0cd
MF
305typedef struct xtensa_tlb_entry {
306 uint32_t vaddr;
307 uint32_t paddr;
308 uint8_t asid;
309 uint8_t attr;
310 bool variable;
311} xtensa_tlb_entry;
312
313typedef struct xtensa_tlb {
314 unsigned nways;
315 const unsigned way_size[10];
316 bool varway56;
317 unsigned nrefillentries;
318} xtensa_tlb;
319
ccfcaba6
MF
320typedef struct XtensaGdbReg {
321 int targno;
1b7b26e4 322 unsigned flags;
ccfcaba6
MF
323 int type;
324 int group;
ddd44279 325 unsigned size;
ccfcaba6
MF
326} XtensaGdbReg;
327
328typedef struct XtensaGdbRegmap {
329 int num_regs;
330 int num_core_regs;
331 /* PC + a + ar + sr + ur */
332 XtensaGdbReg reg[1 + 16 + 64 + 256 + 256];
333} XtensaGdbRegmap;
334
59a71f75
MF
335typedef struct XtensaCcompareTimer {
336 struct CPUXtensaState *env;
337 QEMUTimer *timer;
338} XtensaCcompareTimer;
339
b68755c1
MF
340typedef struct XtensaMemory {
341 unsigned num;
342 struct XtensaMemoryRegion {
343 uint32_t addr;
344 uint32_t size;
345 } location[MAX_NMEMORY];
346} XtensaMemory;
347
168c12b0
MF
348typedef struct DisasContext DisasContext;
349typedef void (*XtensaOpcodeOp)(DisasContext *dc, const uint32_t arg[],
350 const uint32_t par[]);
09460970
MF
351typedef bool (*XtensaOpcodeBoolTest)(DisasContext *dc,
352 const uint32_t arg[],
353 const uint32_t par[]);
6416d16f
MF
354typedef uint32_t (*XtensaOpcodeUintTest)(DisasContext *dc,
355 const uint32_t arg[],
356 const uint32_t par[]);
09460970
MF
357
358enum {
359 XTENSA_OP_ILL = 0x1,
360 XTENSA_OP_PRIVILEGED = 0x2,
361 XTENSA_OP_SYSCALL = 0x4,
362 XTENSA_OP_DEBUG_BREAK = 0x8,
363
364 XTENSA_OP_OVERFLOW = 0x10,
365 XTENSA_OP_UNDERFLOW = 0x20,
366 XTENSA_OP_ALLOCA = 0x40,
367 XTENSA_OP_COPROCESSOR = 0x80,
368
369 XTENSA_OP_DIVIDE_BY_ZERO = 0x100,
370
371 XTENSA_OP_CHECK_INTERRUPTS = 0x200,
372 XTENSA_OP_EXIT_TB_M1 = 0x400,
373 XTENSA_OP_EXIT_TB_0 = 0x800,
374};
168c12b0
MF
375
376typedef struct XtensaOpcodeOps {
377 const char *name;
378 XtensaOpcodeOp translate;
09460970 379 XtensaOpcodeBoolTest test_ill;
6416d16f 380 XtensaOpcodeUintTest test_overflow;
168c12b0 381 const uint32_t *par;
09460970 382 uint32_t op_flags;
6416d16f 383 uint32_t windowed_register_op;
168c12b0
MF
384} XtensaOpcodeOps;
385
386typedef struct XtensaOpcodeTranslators {
387 unsigned num_opcodes;
388 const XtensaOpcodeOps *opcode;
389} XtensaOpcodeTranslators;
390
391extern const XtensaOpcodeTranslators xtensa_core_opcodes;
c04e1692 392extern const XtensaOpcodeTranslators xtensa_fpu2000_opcodes;
168c12b0 393
da374261 394struct XtensaConfig {
dedc5eae
MF
395 const char *name;
396 uint64_t options;
ccfcaba6 397 XtensaGdbRegmap gdb_regmap;
553e44f9 398 unsigned nareg;
40643d7c
MF
399 int excm_level;
400 int ndepc;
f40385c9 401 unsigned inst_fetch_width;
97836cee 402 uint32_t vecbase;
40643d7c 403 uint32_t exception_vector[EXC_MAX];
b994e91b
MF
404 unsigned ninterrupt;
405 unsigned nlevel;
406 uint32_t interrupt_vector[MAX_NLEVEL + MAX_NNMI + 1];
407 uint32_t level_mask[MAX_NLEVEL + MAX_NNMI + 1];
408 uint32_t inttype_mask[INTTYPE_MAX];
409 struct {
410 uint32_t level;
411 interrupt_type inttype;
412 } interrupt[MAX_NINTERRUPT];
413 unsigned nccompare;
414 uint32_t timerint[MAX_NCCOMPARE];
b8929a54
MF
415 unsigned nextint;
416 unsigned extint[MAX_NINTERRUPT];
ab58c5b4
MF
417
418 unsigned debug_level;
419 unsigned nibreak;
420 unsigned ndbreak;
421
9e03ade4
MF
422 unsigned icache_ways;
423 unsigned dcache_ways;
424 uint32_t memctl_mask;
425
b68755c1
MF
426 XtensaMemory instrom;
427 XtensaMemory instram;
428 XtensaMemory datarom;
429 XtensaMemory dataram;
430 XtensaMemory sysrom;
431 XtensaMemory sysram;
432
604e1f9c
MF
433 uint32_t configid[2];
434
168c12b0 435 void *isa_internal;
33071f68
MF
436 xtensa_isa isa;
437 XtensaOpcodeOps **opcode_ops;
438 const XtensaOpcodeTranslators **opcode_translators;
168c12b0 439
b994e91b 440 uint32_t clock_freq_khz;
b67ea0cd
MF
441
442 xtensa_tlb itlb;
443 xtensa_tlb dtlb;
da374261 444};
dedc5eae 445
ac8b7db4
MF
446typedef struct XtensaConfigList {
447 const XtensaConfig *config;
448 struct XtensaConfigList *next;
449} XtensaConfigList;
450
ddd44279
MF
451#ifdef HOST_WORDS_BIGENDIAN
452enum {
453 FP_F32_HIGH,
454 FP_F32_LOW,
455};
456#else
457enum {
458 FP_F32_LOW,
459 FP_F32_HIGH,
460};
461#endif
462
2328826b 463typedef struct CPUXtensaState {
dedc5eae 464 const XtensaConfig *config;
2328826b
MF
465 uint32_t regs[16];
466 uint32_t pc;
467 uint32_t sregs[256];
2af3da91 468 uint32_t uregs[256];
553e44f9 469 uint32_t phys_regs[MAX_NAREG];
ddd44279
MF
470 union {
471 float32 f32[2];
472 float64 f64;
473 } fregs[16];
dd519cbe 474 float_status fp_status;
2328826b 475
ba7651fb 476#ifndef CONFIG_USER_ONLY
b67ea0cd
MF
477 xtensa_tlb_entry itlb[7][MAX_TLB_WAY_SIZE];
478 xtensa_tlb_entry dtlb[10][MAX_TLB_WAY_SIZE];
479 unsigned autorefill_idx;
bd527a83 480 bool runstall;
3a3c9dc4
MF
481 AddressSpace *address_space_er;
482 MemoryRegion *system_er;
b994e91b
MF
483 int pending_irq_level; /* level of last raised IRQ */
484 void **irq_inputs;
59a71f75
MF
485 XtensaCcompareTimer ccompare[MAX_NCCOMPARE];
486 uint64_t time_base;
487 uint64_t ccount_time;
488 uint32_t ccount_base;
ba7651fb 489#endif
b994e91b 490
40643d7c 491 int exception_taken;
d2132510 492 int yield_needed;
17ab14ac 493 unsigned static_vectors;
40643d7c 494
f14c4b5f 495 /* Watchpoints for DBREAK registers */
ff4700b0 496 struct CPUWatchpoint *cpu_watchpoint[MAX_NDBREAK];
f14c4b5f 497
2328826b
MF
498 CPU_COMMON
499} CPUXtensaState;
500
da374261
PB
501/**
502 * XtensaCPU:
503 * @env: #CPUXtensaState
504 *
505 * An Xtensa CPU.
506 */
507struct XtensaCPU {
508 /*< private >*/
509 CPUState parent_obj;
510 /*< public >*/
511
512 CPUXtensaState env;
513};
514
515static inline XtensaCPU *xtensa_env_get_cpu(const CPUXtensaState *env)
516{
517 return container_of(env, XtensaCPU, env);
518}
519
520#define ENV_GET_CPU(e) CPU(xtensa_env_get_cpu(e))
521
522#define ENV_OFFSET offsetof(XtensaCPU, env)
523
ba7651fb
MF
524
525int xtensa_cpu_handle_mmu_fault(CPUState *cs, vaddr address, int rw, int size,
526 int mmu_idx);
da374261
PB
527void xtensa_cpu_do_interrupt(CPUState *cpu);
528bool xtensa_cpu_exec_interrupt(CPUState *cpu, int interrupt_request);
76b7dd64
MF
529void xtensa_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr,
530 unsigned size, MMUAccessType access_type,
531 int mmu_idx, MemTxAttrs attrs,
532 MemTxResult response, uintptr_t retaddr);
da374261
PB
533void xtensa_cpu_dump_state(CPUState *cpu, FILE *f,
534 fprintf_function cpu_fprintf, int flags);
535hwaddr xtensa_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
a7ac06fd
MF
536void xtensa_count_regs(const XtensaConfig *config,
537 unsigned *n_regs, unsigned *n_core_regs);
da374261
PB
538int xtensa_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
539int xtensa_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
540void xtensa_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
b35399bb
SS
541 MMUAccessType access_type,
542 int mmu_idx, uintptr_t retaddr);
15be3171 543
2328826b
MF
544#define cpu_signal_handler cpu_xtensa_signal_handler
545#define cpu_list xtensa_cpu_list
546
a5247d76
IM
547#define XTENSA_CPU_TYPE_SUFFIX "-" TYPE_XTENSA_CPU
548#define XTENSA_CPU_TYPE_NAME(model) model XTENSA_CPU_TYPE_SUFFIX
0dacec87 549#define CPU_RESOLVING_TYPE TYPE_XTENSA_CPU
a5247d76 550
e38077ff
MF
551#ifdef TARGET_WORDS_BIGENDIAN
552#define XTENSA_DEFAULT_CPU_MODEL "fsf"
a3c5e49d 553#define XTENSA_DEFAULT_CPU_NOMMU_MODEL "fsf"
e38077ff
MF
554#else
555#define XTENSA_DEFAULT_CPU_MODEL "dc232b"
a3c5e49d 556#define XTENSA_DEFAULT_CPU_NOMMU_MODEL "de212"
e38077ff 557#endif
a3c5e49d
MF
558#define XTENSA_DEFAULT_CPU_TYPE \
559 XTENSA_CPU_TYPE_NAME(XTENSA_DEFAULT_CPU_MODEL)
560#define XTENSA_DEFAULT_CPU_NOMMU_TYPE \
561 XTENSA_CPU_TYPE_NAME(XTENSA_DEFAULT_CPU_NOMMU_MODEL)
e38077ff 562
2328826b 563void xtensa_translate_init(void);
86025ee4 564void xtensa_breakpoint_handler(CPUState *cs);
1479073b 565void xtensa_finalize_config(XtensaConfig *config);
ac8b7db4 566void xtensa_register_core(XtensaConfigList *node);
8128b3e0 567void xtensa_sim_open_console(Chardev *chr);
b994e91b 568void check_interrupts(CPUXtensaState *s);
97129ac8
AF
569void xtensa_irq_init(CPUXtensaState *env);
570void *xtensa_get_extint(CPUXtensaState *env, unsigned extint);
97129ac8 571void xtensa_timer_irq(CPUXtensaState *env, uint32_t id, uint32_t active);
2328826b
MF
572int cpu_xtensa_signal_handler(int host_signum, void *pinfo, void *puc);
573void xtensa_cpu_list(FILE *f, fprintf_function cpu_fprintf);
97129ac8
AF
574void xtensa_sync_window_from_phys(CPUXtensaState *env);
575void xtensa_sync_phys_from_window(CPUXtensaState *env);
ba7651fb
MF
576void xtensa_rotate_window(CPUXtensaState *env, uint32_t delta);
577void xtensa_restore_owb(CPUXtensaState *env);
97129ac8 578void debug_exception_env(CPUXtensaState *new_env, uint32_t cause);
b67ea0cd 579
17ab14ac
MF
580static inline void xtensa_select_static_vectors(CPUXtensaState *env,
581 unsigned n)
582{
583 assert(n < 2);
584 env->static_vectors = n;
585}
bd527a83 586void xtensa_runstall(CPUXtensaState *env, bool runstall);
168c12b0
MF
587XtensaOpcodeOps *xtensa_find_opcode_ops(const XtensaOpcodeTranslators *t,
588 const char *opcode);
2328826b 589
dedc5eae 590#define XTENSA_OPTION_BIT(opt) (((uint64_t)1) << (opt))
fe0bd475 591#define XTENSA_OPTION_ALL (~(uint64_t)0)
dedc5eae 592
b67ea0cd
MF
593static inline bool xtensa_option_bits_enabled(const XtensaConfig *config,
594 uint64_t opt)
595{
596 return (config->options & opt) != 0;
597}
598
dedc5eae
MF
599static inline bool xtensa_option_enabled(const XtensaConfig *config, int opt)
600{
b67ea0cd 601 return xtensa_option_bits_enabled(config, XTENSA_OPTION_BIT(opt));
dedc5eae
MF
602}
603
97129ac8 604static inline int xtensa_get_cintlevel(const CPUXtensaState *env)
40643d7c
MF
605{
606 int level = (env->sregs[PS] & PS_INTLEVEL) >> PS_INTLEVEL_SHIFT;
607 if ((env->sregs[PS] & PS_EXCM) && env->config->excm_level > level) {
608 level = env->config->excm_level;
609 }
610 return level;
611}
612
97129ac8 613static inline int xtensa_get_ring(const CPUXtensaState *env)
f0a548b9
MF
614{
615 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU)) {
616 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
617 } else {
618 return 0;
619 }
620}
621
97129ac8 622static inline int xtensa_get_cring(const CPUXtensaState *env)
f0a548b9
MF
623{
624 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU) &&
625 (env->sregs[PS] & PS_EXCM) == 0) {
626 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
627 } else {
628 return 0;
629 }
630}
631
ba7651fb
MF
632#ifndef CONFIG_USER_ONLY
633uint32_t xtensa_tlb_get_addr_mask(const CPUXtensaState *env,
634 bool dtlb, uint32_t way);
635void split_tlb_entry_spec_way(const CPUXtensaState *env, uint32_t v, bool dtlb,
636 uint32_t *vpn, uint32_t wi, uint32_t *ei);
637int xtensa_tlb_lookup(const CPUXtensaState *env, uint32_t addr, bool dtlb,
638 uint32_t *pwi, uint32_t *pei, uint8_t *pring);
639void xtensa_tlb_set_entry_mmu(const CPUXtensaState *env,
640 xtensa_tlb_entry *entry, bool dtlb,
641 unsigned wi, unsigned ei, uint32_t vpn, uint32_t pte);
642void xtensa_tlb_set_entry(CPUXtensaState *env, bool dtlb,
643 unsigned wi, unsigned ei, uint32_t vpn, uint32_t pte);
644int xtensa_get_physical_addr(CPUXtensaState *env, bool update_tlb,
645 uint32_t vaddr, int is_write, int mmu_idx,
646 uint32_t *paddr, uint32_t *page_size, unsigned *access);
647void reset_mmu(CPUXtensaState *env);
648void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUXtensaState *env);
649
650static inline MemoryRegion *xtensa_get_er_region(CPUXtensaState *env)
651{
652 return env->system_er;
653}
654
97129ac8 655static inline xtensa_tlb_entry *xtensa_tlb_get_entry(CPUXtensaState *env,
b67ea0cd
MF
656 bool dtlb, unsigned wi, unsigned ei)
657{
658 return dtlb ?
659 env->dtlb[wi] + ei :
660 env->itlb[wi] + ei;
661}
ba7651fb 662#endif
b67ea0cd 663
1b3e71f8
MF
664static inline uint32_t xtensa_replicate_windowstart(CPUXtensaState *env)
665{
666 return env->sregs[WINDOW_START] |
667 (env->sregs[WINDOW_START] << env->config->nareg / 4);
668}
669
f0a548b9
MF
670/* MMU modes definitions */
671#define MMU_MODE0_SUFFIX _ring0
672#define MMU_MODE1_SUFFIX _ring1
673#define MMU_MODE2_SUFFIX _ring2
674#define MMU_MODE3_SUFFIX _ring3
ba7651fb 675#define MMU_USER_IDX 3
f0a548b9 676
97ed5ccd 677static inline int cpu_mmu_index(CPUXtensaState *env, bool ifetch)
2328826b 678{
f0a548b9 679 return xtensa_get_cring(env);
2328826b
MF
680}
681
f0a548b9
MF
682#define XTENSA_TBFLAG_RING_MASK 0x3
683#define XTENSA_TBFLAG_EXCM 0x4
6ad6dbf7 684#define XTENSA_TBFLAG_LITBASE 0x8
e61dc8f7 685#define XTENSA_TBFLAG_DEBUG 0x10
35b5c044 686#define XTENSA_TBFLAG_ICOUNT 0x20
ef04a846
MF
687#define XTENSA_TBFLAG_CPENABLE_MASK 0x3fc0
688#define XTENSA_TBFLAG_CPENABLE_SHIFT 6
a00817cc 689#define XTENSA_TBFLAG_EXCEPTION 0x4000
2db59a76
MF
690#define XTENSA_TBFLAG_WINDOW_MASK 0x18000
691#define XTENSA_TBFLAG_WINDOW_SHIFT 15
d2132510 692#define XTENSA_TBFLAG_YIELD 0x20000
09460970 693#define XTENSA_TBFLAG_CWOE 0x40000
6416d16f
MF
694#define XTENSA_TBFLAG_CALLINC_MASK 0x180000
695#define XTENSA_TBFLAG_CALLINC_SHIFT 19
f0a548b9 696
97129ac8 697static inline void cpu_get_tb_cpu_state(CPUXtensaState *env, target_ulong *pc,
89fee74a 698 target_ulong *cs_base, uint32_t *flags)
2328826b 699{
1cf5ccbc
AF
700 CPUState *cs = CPU(xtensa_env_get_cpu(env));
701
2328826b
MF
702 *pc = env->pc;
703 *cs_base = 0;
704 *flags = 0;
f0a548b9
MF
705 *flags |= xtensa_get_ring(env);
706 if (env->sregs[PS] & PS_EXCM) {
707 *flags |= XTENSA_TBFLAG_EXCM;
708 }
6ad6dbf7
MF
709 if (xtensa_option_enabled(env->config, XTENSA_OPTION_EXTENDED_L32R) &&
710 (env->sregs[LITBASE] & 1)) {
711 *flags |= XTENSA_TBFLAG_LITBASE;
712 }
e61dc8f7
MF
713 if (xtensa_option_enabled(env->config, XTENSA_OPTION_DEBUG)) {
714 if (xtensa_get_cintlevel(env) < env->config->debug_level) {
715 *flags |= XTENSA_TBFLAG_DEBUG;
716 }
35b5c044
MF
717 if (xtensa_get_cintlevel(env) < env->sregs[ICOUNTLEVEL]) {
718 *flags |= XTENSA_TBFLAG_ICOUNT;
719 }
e61dc8f7 720 }
ef04a846
MF
721 if (xtensa_option_enabled(env->config, XTENSA_OPTION_COPROCESSOR)) {
722 *flags |= env->sregs[CPENABLE] << XTENSA_TBFLAG_CPENABLE_SHIFT;
723 }
1cf5ccbc 724 if (cs->singlestep_enabled && env->exception_taken) {
a00817cc
MF
725 *flags |= XTENSA_TBFLAG_EXCEPTION;
726 }
2db59a76
MF
727 if (xtensa_option_enabled(env->config, XTENSA_OPTION_WINDOWED_REGISTER) &&
728 (env->sregs[PS] & (PS_WOE | PS_EXCM)) == PS_WOE) {
729 uint32_t windowstart = xtensa_replicate_windowstart(env) >>
730 (env->sregs[WINDOW_BASE] + 1);
731 uint32_t w = ctz32(windowstart | 0x8);
732
09460970 733 *flags |= (w << XTENSA_TBFLAG_WINDOW_SHIFT) | XTENSA_TBFLAG_CWOE;
6416d16f
MF
734 *flags |= extract32(env->sregs[PS], PS_CALLINC_SHIFT,
735 PS_CALLINC_LEN) << XTENSA_TBFLAG_CALLINC_SHIFT;
2db59a76
MF
736 } else {
737 *flags |= 3 << XTENSA_TBFLAG_WINDOW_SHIFT;
738 }
d2132510
MF
739 if (env->yield_needed) {
740 *flags |= XTENSA_TBFLAG_YIELD;
741 }
2328826b
MF
742}
743
022c62cb 744#include "exec/cpu-all.h"
2328826b 745
2328826b 746#endif
This page took 0.597197 seconds and 4 git commands to generate.