]>
Commit | Line | Data |
---|---|---|
4d8fde11 AG |
1 | /* |
2 | * QEMU Generic PCI Express Bridge Emulation | |
3 | * | |
4 | * Copyright (C) 2015 Alexander Graf <[email protected]> | |
5 | * | |
6 | * Code loosely based on q35.c. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | * Check out these documents for more information on the device: | |
27 | * | |
28 | * http://www.kernel.org/doc/Documentation/devicetree/bindings/pci/host-generic-pci.txt | |
29 | * http://www.firmware.org/1275/practice/imap/imap0_9d.pdf | |
30 | */ | |
97d5408f | 31 | #include "qemu/osdep.h" |
4d8fde11 AG |
32 | #include "hw/hw.h" |
33 | #include "hw/pci-host/gpex.h" | |
34 | ||
35 | /**************************************************************************** | |
36 | * GPEX host | |
37 | */ | |
38 | ||
39 | static void gpex_set_irq(void *opaque, int irq_num, int level) | |
40 | { | |
41 | GPEXHost *s = opaque; | |
42 | ||
43 | qemu_set_irq(s->irq[irq_num], level); | |
44 | } | |
45 | ||
70bfdce6 PS |
46 | int gpex_set_irq_num(GPEXHost *s, int index, int gsi) |
47 | { | |
48 | if (index >= GPEX_NUM_IRQS) { | |
49 | return -EINVAL; | |
50 | } | |
51 | ||
52 | s->irq_num[index] = gsi; | |
53 | return 0; | |
54 | } | |
55 | ||
d464814a PS |
56 | static PCIINTxRoute gpex_route_intx_pin_to_irq(void *opaque, int pin) |
57 | { | |
58 | PCIINTxRoute route; | |
59 | GPEXHost *s = opaque; | |
168df2de | 60 | int gsi = s->irq_num[pin]; |
d464814a | 61 | |
168df2de EA |
62 | route.irq = gsi; |
63 | if (gsi < 0) { | |
64 | route.mode = PCI_INTX_DISABLED; | |
65 | } else { | |
66 | route.mode = PCI_INTX_ENABLED; | |
67 | } | |
d464814a PS |
68 | |
69 | return route; | |
70 | } | |
71 | ||
4d8fde11 AG |
72 | static void gpex_host_realize(DeviceState *dev, Error **errp) |
73 | { | |
74 | PCIHostState *pci = PCI_HOST_BRIDGE(dev); | |
75 | GPEXHost *s = GPEX_HOST(dev); | |
76 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
77 | PCIExpressHost *pex = PCIE_HOST_BRIDGE(dev); | |
78 | int i; | |
79 | ||
80 | pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX); | |
81 | memory_region_init(&s->io_mmio, OBJECT(s), "gpex_mmio", UINT64_MAX); | |
82 | memory_region_init(&s->io_ioport, OBJECT(s), "gpex_ioport", 64 * 1024); | |
83 | ||
84 | sysbus_init_mmio(sbd, &pex->mmio); | |
85 | sysbus_init_mmio(sbd, &s->io_mmio); | |
86 | sysbus_init_mmio(sbd, &s->io_ioport); | |
87 | for (i = 0; i < GPEX_NUM_IRQS; i++) { | |
88 | sysbus_init_irq(sbd, &s->irq[i]); | |
168df2de | 89 | s->irq_num[i] = -1; |
4d8fde11 AG |
90 | } |
91 | ||
1115ff6d DG |
92 | pci->bus = pci_register_root_bus(dev, "pcie.0", gpex_set_irq, |
93 | pci_swizzle_map_irq_fn, s, &s->io_mmio, | |
94 | &s->io_ioport, 0, 4, TYPE_PCIE_BUS); | |
4d8fde11 AG |
95 | |
96 | qdev_set_parent_bus(DEVICE(&s->gpex_root), BUS(pci->bus)); | |
d464814a | 97 | pci_bus_set_route_irq_fn(pci->bus, gpex_route_intx_pin_to_irq); |
4d8fde11 AG |
98 | qdev_init_nofail(DEVICE(&s->gpex_root)); |
99 | } | |
100 | ||
101 | static const char *gpex_host_root_bus_path(PCIHostState *host_bridge, | |
102 | PCIBus *rootbus) | |
103 | { | |
104 | return "0000:00"; | |
105 | } | |
106 | ||
107 | static void gpex_host_class_init(ObjectClass *klass, void *data) | |
108 | { | |
109 | DeviceClass *dc = DEVICE_CLASS(klass); | |
110 | PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass); | |
111 | ||
112 | hc->root_bus_path = gpex_host_root_bus_path; | |
113 | dc->realize = gpex_host_realize; | |
114 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); | |
115 | dc->fw_name = "pci"; | |
116 | } | |
117 | ||
118 | static void gpex_host_initfn(Object *obj) | |
119 | { | |
120 | GPEXHost *s = GPEX_HOST(obj); | |
121 | GPEXRootState *root = &s->gpex_root; | |
122 | ||
123 | object_initialize(root, sizeof(*root), TYPE_GPEX_ROOT_DEVICE); | |
124 | object_property_add_child(obj, "gpex_root", OBJECT(root), NULL); | |
446de8b6 | 125 | qdev_prop_set_int32(DEVICE(root), "addr", PCI_DEVFN(0, 0)); |
4d8fde11 AG |
126 | qdev_prop_set_bit(DEVICE(root), "multifunction", false); |
127 | } | |
128 | ||
129 | static const TypeInfo gpex_host_info = { | |
130 | .name = TYPE_GPEX_HOST, | |
131 | .parent = TYPE_PCIE_HOST_BRIDGE, | |
132 | .instance_size = sizeof(GPEXHost), | |
133 | .instance_init = gpex_host_initfn, | |
134 | .class_init = gpex_host_class_init, | |
135 | }; | |
136 | ||
137 | /**************************************************************************** | |
138 | * GPEX Root D0:F0 | |
139 | */ | |
140 | ||
141 | static const VMStateDescription vmstate_gpex_root = { | |
142 | .name = "gpex_root", | |
143 | .version_id = 1, | |
144 | .minimum_version_id = 1, | |
145 | .fields = (VMStateField[]) { | |
146 | VMSTATE_PCI_DEVICE(parent_obj, GPEXRootState), | |
147 | VMSTATE_END_OF_LIST() | |
148 | } | |
149 | }; | |
150 | ||
151 | static void gpex_root_class_init(ObjectClass *klass, void *data) | |
152 | { | |
153 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
154 | DeviceClass *dc = DEVICE_CLASS(klass); | |
155 | ||
156 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); | |
157 | dc->desc = "QEMU generic PCIe host bridge"; | |
158 | dc->vmsd = &vmstate_gpex_root; | |
159 | k->vendor_id = PCI_VENDOR_ID_REDHAT; | |
160 | k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_HOST; | |
161 | k->revision = 0; | |
162 | k->class_id = PCI_CLASS_BRIDGE_HOST; | |
163 | /* | |
164 | * PCI-facing part of the host bridge, not usable without the | |
165 | * host-facing part, which can't be device_add'ed, yet. | |
166 | */ | |
e90f2a8c | 167 | dc->user_creatable = false; |
4d8fde11 AG |
168 | } |
169 | ||
170 | static const TypeInfo gpex_root_info = { | |
171 | .name = TYPE_GPEX_ROOT_DEVICE, | |
172 | .parent = TYPE_PCI_DEVICE, | |
173 | .instance_size = sizeof(GPEXRootState), | |
174 | .class_init = gpex_root_class_init, | |
fd3b02c8 EH |
175 | .interfaces = (InterfaceInfo[]) { |
176 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
177 | { }, | |
178 | }, | |
4d8fde11 AG |
179 | }; |
180 | ||
181 | static void gpex_register(void) | |
182 | { | |
183 | type_register_static(&gpex_root_info); | |
184 | type_register_static(&gpex_host_info); | |
185 | } | |
186 | ||
187 | type_init(gpex_register) |