]>
Commit | Line | Data |
---|---|---|
3384f95c DG |
1 | /* |
2 | * QEMU SPAPR PCI BUS definitions | |
3 | * | |
4 | * Copyright (c) 2011 Alexey Kardashevskiy <[email protected]> | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
61f3c91a | 9 | * version 2.1 of the License, or (at your option) any later version. |
3384f95c DG |
10 | * |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
3384f95c | 19 | |
121d0712 MA |
20 | #ifndef PCI_HOST_SPAPR_H |
21 | #define PCI_HOST_SPAPR_H | |
3384f95c | 22 | |
20668fde | 23 | #include "hw/ppc/spapr.h" |
a2cb15b0 MT |
24 | #include "hw/pci/pci.h" |
25 | #include "hw/pci/pci_host.h" | |
0d09e41a | 26 | #include "hw/ppc/xics.h" |
db1015e9 | 27 | #include "qom/object.h" |
3384f95c | 28 | |
8c9f64df AF |
29 | #define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge" |
30 | ||
8063396b | 31 | OBJECT_DECLARE_SIMPLE_TYPE(SpaprPhbState, SPAPR_PCI_HOST_BRIDGE) |
8c9f64df | 32 | |
ae4de14c AK |
33 | #define SPAPR_PCI_DMA_MAX_WINDOWS 2 |
34 | ||
da6ccee4 | 35 | |
572ebd08 | 36 | typedef struct SpaprPciMsi { |
9a321e92 AK |
37 | uint32_t first_irq; |
38 | uint32_t num; | |
572ebd08 | 39 | } SpaprPciMsi; |
9a321e92 | 40 | |
572ebd08 | 41 | typedef struct SpaprPciMsiMig { |
9a321e92 | 42 | uint32_t key; |
572ebd08 GK |
43 | SpaprPciMsi value; |
44 | } SpaprPciMsiMig; | |
45 | ||
46 | typedef struct SpaprPciLsi { | |
47 | uint32_t irq; | |
48 | } SpaprPciLsi; | |
49 | ||
50 | typedef struct SpaprPhbPciNvGpuConfig SpaprPhbPciNvGpuConfig; | |
9a321e92 | 51 | |
ce2918cb | 52 | struct SpaprPhbState { |
67c332fd | 53 | PCIHostState parent_obj; |
3384f95c | 54 | |
3e4ac968 | 55 | uint32_t index; |
3384f95c | 56 | uint64_t buid; |
298a9710 | 57 | char *dtbusname; |
7619c7b0 | 58 | bool dr_enabled; |
3384f95c DG |
59 | |
60 | MemoryRegion memspace, iospace; | |
daa23699 DG |
61 | hwaddr mem_win_addr, mem_win_size, mem64_win_addr, mem64_win_size; |
62 | uint64_t mem64_win_pciaddr; | |
63 | hwaddr io_win_addr, io_win_size; | |
64 | MemoryRegion mem32window, mem64window, iowindow, msiwindow; | |
0ee2c058 | 65 | |
ae4de14c | 66 | uint32_t dma_liobn[SPAPR_PCI_DMA_MAX_WINDOWS]; |
f93caaac | 67 | hwaddr dma_win_addr, dma_win_size; |
e00387d5 | 68 | AddressSpace iommu_as; |
cca7fad5 | 69 | MemoryRegion iommu_root; |
3384f95c | 70 | |
572ebd08 | 71 | SpaprPciLsi lsi_table[PCI_NUM_PINS]; |
3384f95c | 72 | |
9a321e92 AK |
73 | GHashTable *msi; |
74 | /* Temporary cache for migration purposes */ | |
75 | int32_t msi_devs_num; | |
572ebd08 | 76 | SpaprPciMsiMig *msi_devs; |
0ee2c058 | 77 | |
ce2918cb | 78 | QLIST_ENTRY(SpaprPhbState) list; |
ae4de14c AK |
79 | |
80 | bool ddw_enabled; | |
81 | uint64_t page_size_mask; | |
82 | uint64_t dma64_win_addr; | |
4814401f AK |
83 | |
84 | uint32_t numa_node; | |
5c4537bd | 85 | |
82516263 DG |
86 | bool pcie_ecs; /* Allow access to PCIe extended config space? */ |
87 | ||
5c4537bd DG |
88 | /* Fields for migration compatibility hacks */ |
89 | bool pre_2_8_migration; | |
90 | uint32_t mig_liobn; | |
91 | hwaddr mig_mem_win_addr, mig_mem_win_size; | |
92 | hwaddr mig_io_win_addr, mig_io_win_size; | |
ec132efa AK |
93 | hwaddr nv2_gpa_win_addr; |
94 | hwaddr nv2_atsd_win_addr; | |
572ebd08 | 95 | SpaprPhbPciNvGpuConfig *nvgpus; |
a6030d7e | 96 | bool pre_5_1_assoc; |
da6ccee4 | 97 | }; |
3384f95c | 98 | |
b194df47 | 99 | #define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL |
daa23699 DG |
100 | #define SPAPR_PCI_MEM32_WIN_SIZE \ |
101 | ((1ULL << 32) - SPAPR_PCI_MEM_WIN_BUS_OFFSET) | |
357d1e3b | 102 | #define SPAPR_PCI_MEM64_WIN_SIZE 0x10000000000ULL /* 1 TiB */ |
b194df47 | 103 | |
1da85c2a | 104 | /* All PCI outbound windows will be within this range */ |
357d1e3b DG |
105 | #define SPAPR_PCI_BASE (1ULL << 45) /* 32 TiB */ |
106 | #define SPAPR_PCI_LIMIT (1ULL << 46) /* 64 TiB */ | |
107 | ||
1da85c2a GK |
108 | #define SPAPR_MAX_PHBS ((SPAPR_PCI_LIMIT - SPAPR_PCI_BASE) / \ |
109 | SPAPR_PCI_MEM64_WIN_SIZE - 1) | |
110 | ||
caae58cb | 111 | #define SPAPR_PCI_IO_WIN_SIZE 0x10000 |
f1c2dc7c AK |
112 | |
113 | #define SPAPR_PCI_MSI_WINDOW 0x40000000000ULL | |
caae58cb | 114 | |
ec132efa AK |
115 | #define SPAPR_PCI_NV2RAM64_WIN_BASE SPAPR_PCI_LIMIT |
116 | #define SPAPR_PCI_NV2RAM64_WIN_SIZE (2 * TiB) /* For up to 6 GPUs 256GB each */ | |
117 | ||
118 | /* Max number of these GPUsper a physical box */ | |
119 | #define NVGPU_MAX_NUM 6 | |
120 | /* Max number of NVLinks per GPU in any physical box */ | |
121 | #define NVGPU_MAX_LINKS 3 | |
122 | ||
123 | /* | |
124 | * GPU RAM starts at 64TiB so huge DMA window to cover it all ends at 128TiB | |
125 | * which is enough. We do not need DMA for ATSD so we put them at 128TiB. | |
126 | */ | |
127 | #define SPAPR_PCI_NV2ATSD_WIN_BASE (128 * TiB) | |
128 | #define SPAPR_PCI_NV2ATSD_WIN_SIZE (NVGPU_MAX_NUM * NVGPU_MAX_LINKS * \ | |
129 | 64 * KiB) | |
130 | ||
8cbe71ec DG |
131 | int spapr_dt_phb(SpaprMachineState *spapr, SpaprPhbState *phb, |
132 | uint32_t intc_phandle, void *fdt, int *node_offset); | |
3384f95c | 133 | |
fa28f71b AK |
134 | void spapr_pci_rtas_init(void); |
135 | ||
ce2918cb DG |
136 | SpaprPhbState *spapr_pci_find_phb(SpaprMachineState *spapr, uint64_t buid); |
137 | PCIDevice *spapr_pci_find_dev(SpaprMachineState *spapr, uint64_t buid, | |
46c5874e AK |
138 | uint32_t config_addr); |
139 | ||
46fd0299 | 140 | /* DRC callbacks */ |
31834723 | 141 | void spapr_phb_remove_pci_device_cb(DeviceState *dev); |
ce2918cb | 142 | int spapr_pci_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
46fd0299 | 143 | void *fdt, int *fdt_start_offset, Error **errp); |
31834723 | 144 | |
fbb4e983 DG |
145 | /* VFIO EEH hooks */ |
146 | #ifdef CONFIG_LINUX | |
ce2918cb DG |
147 | bool spapr_phb_eeh_available(SpaprPhbState *sphb); |
148 | int spapr_phb_vfio_eeh_set_option(SpaprPhbState *sphb, | |
fbb4e983 | 149 | unsigned int addr, int option); |
ce2918cb DG |
150 | int spapr_phb_vfio_eeh_get_state(SpaprPhbState *sphb, int *state); |
151 | int spapr_phb_vfio_eeh_reset(SpaprPhbState *sphb, int option); | |
152 | int spapr_phb_vfio_eeh_configure(SpaprPhbState *sphb); | |
fbb4e983 | 153 | void spapr_phb_vfio_reset(DeviceState *qdev); |
ec132efa AK |
154 | void spapr_phb_nvgpu_setup(SpaprPhbState *sphb, Error **errp); |
155 | void spapr_phb_nvgpu_free(SpaprPhbState *sphb); | |
156 | void spapr_phb_nvgpu_populate_dt(SpaprPhbState *sphb, void *fdt, int bus_off, | |
157 | Error **errp); | |
158 | void spapr_phb_nvgpu_ram_populate_dt(SpaprPhbState *sphb, void *fdt); | |
159 | void spapr_phb_nvgpu_populate_pcidev_dt(PCIDevice *dev, void *fdt, int offset, | |
160 | SpaprPhbState *sphb); | |
fbb4e983 | 161 | #else |
ce2918cb | 162 | static inline bool spapr_phb_eeh_available(SpaprPhbState *sphb) |
c1fa017c DG |
163 | { |
164 | return false; | |
165 | } | |
ce2918cb | 166 | static inline int spapr_phb_vfio_eeh_set_option(SpaprPhbState *sphb, |
fbb4e983 DG |
167 | unsigned int addr, int option) |
168 | { | |
169 | return RTAS_OUT_HW_ERROR; | |
170 | } | |
ce2918cb | 171 | static inline int spapr_phb_vfio_eeh_get_state(SpaprPhbState *sphb, |
fbb4e983 DG |
172 | int *state) |
173 | { | |
174 | return RTAS_OUT_HW_ERROR; | |
175 | } | |
ce2918cb | 176 | static inline int spapr_phb_vfio_eeh_reset(SpaprPhbState *sphb, int option) |
fbb4e983 DG |
177 | { |
178 | return RTAS_OUT_HW_ERROR; | |
179 | } | |
ce2918cb | 180 | static inline int spapr_phb_vfio_eeh_configure(SpaprPhbState *sphb) |
fbb4e983 DG |
181 | { |
182 | return RTAS_OUT_HW_ERROR; | |
183 | } | |
184 | static inline void spapr_phb_vfio_reset(DeviceState *qdev) | |
185 | { | |
186 | } | |
ec132efa AK |
187 | static inline void spapr_phb_nvgpu_setup(SpaprPhbState *sphb, Error **errp) |
188 | { | |
189 | } | |
190 | static inline void spapr_phb_nvgpu_free(SpaprPhbState *sphb) | |
191 | { | |
192 | } | |
193 | static inline void spapr_phb_nvgpu_populate_dt(SpaprPhbState *sphb, void *fdt, | |
194 | int bus_off, Error **errp) | |
195 | { | |
196 | } | |
197 | static inline void spapr_phb_nvgpu_ram_populate_dt(SpaprPhbState *sphb, | |
198 | void *fdt) | |
199 | { | |
200 | } | |
201 | static inline void spapr_phb_nvgpu_populate_pcidev_dt(PCIDevice *dev, void *fdt, | |
202 | int offset, | |
203 | SpaprPhbState *sphb) | |
204 | { | |
205 | } | |
fbb4e983 DG |
206 | #endif |
207 | ||
ce2918cb | 208 | void spapr_phb_dma_reset(SpaprPhbState *sphb); |
b3162f22 | 209 | |
ce2918cb | 210 | static inline unsigned spapr_phb_windows_supported(SpaprPhbState *sphb) |
ef28b98d GK |
211 | { |
212 | return sphb->ddw_enabled ? SPAPR_PCI_DMA_MAX_WINDOWS : 1; | |
213 | } | |
214 | ||
121d0712 | 215 | #endif /* PCI_HOST_SPAPR_H */ |