]> Git Repo - qemu.git/blame - hw/i386/pc_piix.c
hw/net: fsl_etsec: Tx padding length should exclude CRC
[qemu.git] / hw / i386 / pc_piix.c
CommitLineData
845773ab
IY
1/*
2 * QEMU PC System Emulator
3 *
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
b6a0aa05 25#include "qemu/osdep.h"
2becc36a 26#include CONFIG_DEVICES
ae0a5466 27
d471bf3e 28#include "qemu/units.h"
04920fc0 29#include "hw/loader.h"
549e984e 30#include "hw/i386/x86.h"
0d09e41a
PB
31#include "hw/i386/pc.h"
32#include "hw/i386/apic.h"
0fd61a2d 33#include "hw/pci-host/i440fx.h"
fff123b8 34#include "hw/southbridge/piix.h"
94692dcd 35#include "hw/display/ramfb.h"
a2eb5c0c 36#include "hw/firmware/smbios.h"
83c9f4ca
PB
37#include "hw/pci/pci.h"
38#include "hw/pci/pci_ids.h"
39#include "hw/usb.h"
1422e32d 40#include "net/net.h"
df45d38f 41#include "hw/ide/pci.h"
64552b6b 42#include "hw/irq.h"
9c17d615 43#include "sysemu/kvm.h"
83c9f4ca 44#include "hw/kvm/clock.h"
9c17d615 45#include "sysemu/sysemu.h"
83c9f4ca 46#include "hw/sysbus.h"
9c17d615 47#include "sysemu/arch_init.h"
93198b6c 48#include "hw/i2c/smbus_eeprom.h"
c834596f 49#include "hw/xen/xen-x86.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
0445259b 52#include "hw/acpi/acpi.h"
dc59944b 53#include "cpu.h"
e688df6b 54#include "qapi/error.h"
c87b1520 55#include "qemu/error-report.h"
da278d58 56#include "sysemu/xen.h"
29d3ccde 57#ifdef CONFIG_XEN
998250e9
TC
58#include <xen/hvm/hvm_info_table.h>
59#include "hw/xen/xen_pt.h"
29d3ccde 60#endif
84a899de 61#include "migration/global_state.h"
c4b63b7c 62#include "migration/misc.h"
3bfe5716 63#include "sysemu/numa.h"
cab78e7c 64#include "hw/hyperv/vmbus-bridge.h"
4b997690 65#include "hw/mem/nvdimm.h"
5c94b826 66#include "hw/i386/acpi-build.h"
845773ab
IY
67
68#define MAX_IDE_BUS 2
69
60386ea2 70#ifdef CONFIG_IDE_ISA
845773ab
IY
71static const int ide_iobase[MAX_IDE_BUS] = { 0x1f0, 0x170 };
72static const int ide_iobase2[MAX_IDE_BUS] = { 0x3f6, 0x376 };
73static const int ide_irq[MAX_IDE_BUS] = { 14, 15 };
60386ea2 74#endif
845773ab
IY
75
76/* PC hardware initialisation */
76d39ab4
TC
77static void pc_init1(MachineState *machine,
78 const char *host_type, const char *pci_type)
845773ab 79{
ec68007a 80 PCMachineState *pcms = PC_MACHINE(machine);
7102fa70 81 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
f0bb276b 82 X86MachineState *x86ms = X86_MACHINE(machine);
1e099556
EH
83 MemoryRegion *system_memory = get_system_memory();
84 MemoryRegion *system_io = get_system_io();
845773ab 85 PCIBus *pci_bus;
48a18b3c 86 ISABus *isa_bus;
845773ab
IY
87 PCII440FXState *i440fx_state;
88 int piix3_devfn = -1;
2ba154cf 89 qemu_irq smi_irq;
b881fbe9 90 GSIState *gsi_state;
c0897e0c 91 BusState *idebus[MAX_IDE_BUS];
1d914fa0 92 ISADevice *rtc_state;
ae0a5466
AK
93 MemoryRegion *ram_memory;
94 MemoryRegion *pci_memory;
4463aee6 95 MemoryRegion *rom_memory;
c87b1520 96 ram_addr_t lowmem;
845773ab 97
8156d480
GH
98 /*
99 * Calculate ram split, for memory below and above 4G. It's a bit
100 * complicated for backward compatibility reasons ...
101 *
102 * - Traditional split is 3.5G (lowmem = 0xe0000000). This is the
103 * default value for max_ram_below_4g now.
104 *
105 * - Then, to gigabyte align the memory, we move the split to 3G
106 * (lowmem = 0xc0000000). But only in case we have to split in
107 * the first place, i.e. ram_size is larger than (traditional)
108 * lowmem. And for new machine types (gigabyte_align = true)
109 * only, for live migration compatibility reasons.
110 *
111 * - Next the max-ram-below-4g option was added, which allowed to
112 * reduce lowmem to a smaller value, to allow a larger PCI I/O
113 * window below 4G. qemu doesn't enforce gigabyte alignment here,
114 * but prints a warning.
115 *
116 * - Finally max-ram-below-4g got updated to also allow raising lowmem,
117 * so legacy non-PAE guests can get as much memory as possible in
118 * the 32bit address space below 4G.
119 *
5650ac00
PMD
120 * - Note that Xen has its own ram setup code in xen_ram_init(),
121 * called via xen_hvm_init_pc().
5ec7d098 122 *
8156d480
GH
123 * Examples:
124 * qemu -M pc-1.7 -m 4G (old default) -> 3584M low, 512M high
125 * qemu -M pc -m 4G (new default) -> 3072M low, 1024M high
126 * qemu -M pc,max-ram-below-4g=2G -m 4G -> 2048M low, 2048M high
127 * qemu -M pc,max-ram-below-4g=4G -m 3968M -> 3968M low (=4G-128M)
ecdbfceb 128 */
5ec7d098 129 if (xen_enabled()) {
5650ac00 130 xen_hvm_init_pc(pcms, &ram_memory);
5ec7d098 131 } else {
9a45729d
GH
132 if (!pcms->max_ram_below_4g) {
133 pcms->max_ram_below_4g = 0xe0000000; /* default: 3.5G */
5ec7d098 134 }
9a45729d
GH
135 lowmem = pcms->max_ram_below_4g;
136 if (machine->ram_size >= pcms->max_ram_below_4g) {
5ec7d098
GH
137 if (pcmc->gigabyte_align) {
138 if (lowmem > 0xc0000000) {
139 lowmem = 0xc0000000;
140 }
d471bf3e 141 if (lowmem & (1 * GiB - 1)) {
3dc6f869
AF
142 warn_report("Large machine and max_ram_below_4g "
143 "(%" PRIu64 ") not a multiple of 1G; "
144 "possible bad performance.",
9a45729d 145 pcms->max_ram_below_4g);
5ec7d098 146 }
8156d480 147 }
c87b1520 148 }
c87b1520 149
5ec7d098 150 if (machine->ram_size >= lowmem) {
f0bb276b
PB
151 x86ms->above_4g_mem_size = machine->ram_size - lowmem;
152 x86ms->below_4g_mem_size = lowmem;
5ec7d098 153 } else {
f0bb276b
PB
154 x86ms->above_4g_mem_size = 0;
155 x86ms->below_4g_mem_size = machine->ram_size;
5ec7d098 156 }
3c2a9669
DS
157 }
158
703a548a 159 x86_cpus_init(x86ms, pcmc->default_cpu_version);
3c2a9669 160
8700a984
VK
161 if (pcmc->kvmclock_enabled) {
162 kvmclock_create(pcmc->kvmclock_create_always);
3c2a9669
DS
163 }
164
7102fa70 165 if (pcmc->pci_enabled) {
4463aee6 166 pci_memory = g_new(MemoryRegion, 1);
286690e3 167 memory_region_init(pci_memory, NULL, "pci", UINT64_MAX);
4463aee6
JK
168 rom_memory = pci_memory;
169 } else {
170 pci_memory = NULL;
171 rom_memory = system_memory;
172 }
ae0a5466 173
5db3f0de 174 pc_guest_info_init(pcms);
3459a625 175
7102fa70 176 if (pcmc->smbios_defaults) {
3ef96221 177 MachineClass *mc = MACHINE_GET_CLASS(machine);
b29ad07e 178 /* These values are guest ABI, do not change */
e6667f71 179 smbios_set_defaults("QEMU", "Standard PC (i440FX + PIIX, 1996)",
7102fa70
EH
180 mc->name, pcmc->smbios_legacy_mode,
181 pcmc->smbios_uuid_encoded,
86299120 182 SMBIOS_ENTRY_POINT_21);
b29ad07e
MA
183 }
184
845773ab 185 /* allocate ram and load rom/bios */
29d3ccde 186 if (!xen_enabled()) {
62b160c0 187 pc_memory_init(pcms, system_memory,
5934e216 188 rom_memory, &ram_memory);
dd29b5c3
PD
189 } else {
190 pc_system_flash_cleanup_unused(pcms);
191 if (machine->kernel_filename != NULL) {
192 /* For xen HVM direct kernel boot, load linux here */
193 xen_load_linux(pcms);
194 }
29d3ccde 195 }
845773ab 196
417258f1 197 gsi_state = pc_gsi_create(&x86ms->gsi, pcmc->pci_enabled);
845773ab 198
7102fa70 199 if (pcmc->pci_enabled) {
48bc99a0
PMD
200 PIIX3State *piix3;
201
76d39ab4
TC
202 pci_bus = i440fx_init(host_type,
203 pci_type,
48bc99a0 204 &i440fx_state,
3ef96221 205 system_memory, system_io, machine->ram_size,
f0bb276b
PB
206 x86ms->below_4g_mem_size,
207 x86ms->above_4g_mem_size,
ae0a5466 208 pci_memory, ram_memory);
81ed6482 209 pcms->bus = pci_bus;
48bc99a0
PMD
210
211 piix3 = piix3_create(pci_bus, &isa_bus);
212 piix3->pic = x86ms->gsi;
213 piix3_devfn = piix3->dev.devfn;
845773ab
IY
214 } else {
215 pci_bus = NULL;
02a89b21 216 i440fx_state = NULL;
d10e5432
MA
217 isa_bus = isa_bus_new(NULL, get_system_memory(), system_io,
218 &error_abort);
0259c78c 219 pcms->hpet_enabled = false;
845773ab 220 }
f0bb276b 221 isa_bus_irqs(isa_bus, x86ms->gsi);
845773ab 222
4501d317 223 pc_i8259_create(isa_bus, gsi_state->i8259_irq);
4bae1efe 224
7102fa70 225 if (pcmc->pci_enabled) {
a39e3564 226 ioapic_init_gsi(gsi_state, "i440fx");
4bae1efe
RH
227 }
228
6f529b75
PB
229 if (tcg_enabled()) {
230 x86_register_ferr_irq(x86ms->gsi[13]);
231 }
845773ab 232
7102fa70 233 pc_vga_init(isa_bus, pcmc->pci_enabled ? pci_bus : NULL);
01195b73 234
7fb1cf16 235 assert(pcms->vmport != ON_OFF_AUTO__MAX);
ec68007a
EH
236 if (pcms->vmport == ON_OFF_AUTO_AUTO) {
237 pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON;
d1048bef
DS
238 }
239
845773ab 240 /* init basic PC hardware */
10e2483b 241 pc_basic_device_init(pcms, isa_bus, x86ms->gsi, &rtc_state, true,
f5878b03 242 0x4);
845773ab 243
4b9c264b 244 pc_nic_init(pcmc, isa_bus, pci_bus);
845773ab 245
7102fa70 246 if (pcmc->pci_enabled) {
c0897e0c 247 PCIDevice *dev;
df45d38f
BZ
248
249 dev = pci_create_simple(pci_bus, piix3_devfn + 1,
250 xen_enabled() ? "piix3-ide-xen" : "piix3-ide");
be1765f3 251 pci_ide_create_devs(dev);
c0897e0c
MA
252 idebus[0] = qdev_get_child_bus(&dev->qdev, "ide.0");
253 idebus[1] = qdev_get_child_bus(&dev->qdev, "ide.1");
60386ea2
JM
254 pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
255 }
256#ifdef CONFIG_IDE_ISA
be1765f3
BZ
257 else {
258 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
c9d6da3a 259 int i;
be1765f3
BZ
260
261 ide_drive_get(hd, ARRAY_SIZE(hd));
c9d6da3a 262 for (i = 0; i < MAX_IDE_BUS; i++) {
c0897e0c 263 ISADevice *dev;
61de3676 264 char busname[] = "ide.0";
48a18b3c
HP
265 dev = isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i],
266 ide_irq[i],
c0897e0c 267 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
61de3676
AG
268 /*
269 * The ide bus name is ide.0 for the first bus and ide.1 for the
270 * second one.
271 */
272 busname[4] = '0' + i;
273 idebus[i] = qdev_get_child_bus(DEVICE(dev), busname);
845773ab 274 }
60386ea2 275 pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state);
845773ab 276 }
60386ea2 277#endif
845773ab 278
4bcbe0b6 279 if (pcmc->pci_enabled && machine_usb(machine)) {
afb9a60e 280 pci_create_simple(pci_bus, piix3_devfn + 2, "piix3-usb-uhci");
845773ab
IY
281 }
282
17e89077 283 if (pcmc->pci_enabled && x86_machine_is_acpi_enabled(X86_MACHINE(pcms))) {
781bbd6b 284 DeviceState *piix4_pm;
845773ab 285
2ba154cf 286 smi_irq = qemu_allocate_irq(pc_acpi_smi_interrupt, first_cpu, 0);
845773ab 287 /* TODO: Populate SPD eeprom data. */
ebe15582 288 pcms->smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100,
f0bb276b 289 x86ms->gsi[9], smi_irq,
ed9e923c 290 x86_machine_is_smm_enabled(x86ms),
ebe15582
CM
291 &piix4_pm);
292 smbus_eeprom_init(pcms->smbus, 8, NULL, 0);
781bbd6b
IM
293
294 object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
295 TYPE_HOTPLUG_HANDLER,
50aef131 296 (Object **)&x86ms->acpi_dev,
781bbd6b 297 object_property_allow_set_link,
d2623129 298 OBJ_PROP_LINK_STRONG);
5325cc34
MA
299 object_property_set_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP,
300 OBJECT(piix4_pm), &error_abort);
845773ab
IY
301 }
302
f6a0d06b
EA
303 if (machine->nvdimms_state->is_enabled) {
304 nvdimm_init_acpi_state(machine->nvdimms_state, system_io,
5c94b826 305 x86_nvdimm_acpi_dsmio,
f0bb276b 306 x86ms->fw_cfg, OBJECT(pcms));
5fe79386 307 }
845773ab
IY
308}
309
79859507
EH
310/* Looking for a pc_compat_2_4() function? It doesn't exist.
311 * pc_compat_*() functions that run on machine-init time and
312 * change global QEMU state are deprecated. Please don't create
313 * one, and implement any pc-*-2.4 (and newer) compat code in
ac78f737 314 * hw_compat_*, pc_compat_*, or * pc_*_machine_options().
79859507
EH
315 */
316
8995dd90 317static void pc_compat_2_3_fn(MachineState *machine)
5cb50e0a 318{
ed9e923c 319 X86MachineState *x86ms = X86_MACHINE(machine);
355023f2 320 if (kvm_enabled()) {
ed9e923c 321 x86ms->smm = ON_OFF_AUTO_OFF;
355023f2 322 }
5cb50e0a
JW
323}
324
1c30044e 325static void pc_compat_2_2_fn(MachineState *machine)
64bbd372 326{
8995dd90 327 pc_compat_2_3_fn(machine);
64bbd372
PB
328}
329
c4fc5695 330static void pc_compat_2_1_fn(MachineState *machine)
2cad57c7 331{
1c30044e 332 pc_compat_2_2_fn(machine);
5114e842 333 x86_cpu_change_kvm_default("svm", NULL);
2cad57c7
EH
334}
335
a310e653 336static void pc_compat_2_0_fn(MachineState *machine)
3458b2b0 337{
c4fc5695 338 pc_compat_2_1_fn(machine);
3458b2b0
MT
339}
340
a310e653 341static void pc_compat_1_7_fn(MachineState *machine)
b29ad07e 342{
a310e653 343 pc_compat_2_0_fn(machine);
5114e842 344 x86_cpu_change_kvm_default("x2apic", NULL);
b29ad07e
MA
345}
346
a310e653 347static void pc_compat_1_6_fn(MachineState *machine)
f8c457b8 348{
a310e653 349 pc_compat_1_7_fn(machine);
f8c457b8
MT
350}
351
a310e653 352static void pc_compat_1_5_fn(MachineState *machine)
9604f70f 353{
a310e653 354 pc_compat_1_6_fn(machine);
9604f70f
MT
355}
356
a310e653 357static void pc_compat_1_4_fn(MachineState *machine)
9953f882 358{
a310e653 359 pc_compat_1_5_fn(machine);
9953f882
MA
360}
361
3ef96221 362static void pc_init_isa(MachineState *machine)
845773ab 363{
76d39ab4 364 pc_init1(machine, TYPE_I440FX_PCI_HOST_BRIDGE, TYPE_I440FX_PCI_DEVICE);
845773ab
IY
365}
366
29d3ccde 367#ifdef CONFIG_XEN
998250e9
TC
368static void pc_xen_hvm_init_pci(MachineState *machine)
369{
acd0c941 370 const char *pci_type = xen_igd_gfx_pt_enabled() ?
998250e9
TC
371 TYPE_IGD_PASSTHROUGH_I440FX_PCI_DEVICE : TYPE_I440FX_PCI_DEVICE;
372
373 pc_init1(machine,
374 TYPE_I440FX_PCI_HOST_BRIDGE,
375 pci_type);
376}
377
3ef96221 378static void pc_xen_hvm_init(MachineState *machine)
29d3ccde 379{
e492dc5a 380 PCMachineState *pcms = PC_MACHINE(machine);
39ae4972 381
a88ae0d4
EH
382 if (!xen_enabled()) {
383 error_report("xenfv machine requires the xen accelerator");
384 exit(1);
385 }
386
998250e9 387 pc_xen_hvm_init_pci(machine);
e492dc5a 388 pci_create_simple(pcms->bus, -1, "xen-platform");
29d3ccde
AP
389}
390#endif
391
99fbeafe
EH
392#define DEFINE_I440FX_MACHINE(suffix, name, compatfn, optionfn) \
393 static void pc_init_##suffix(MachineState *machine) \
394 { \
395 void (*compat)(MachineState *m) = (compatfn); \
396 if (compat) { \
397 compat(machine); \
398 } \
76d39ab4
TC
399 pc_init1(machine, TYPE_I440FX_PCI_HOST_BRIDGE, \
400 TYPE_I440FX_PCI_DEVICE); \
99fbeafe
EH
401 } \
402 DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn)
fddd179a 403
865906f7 404static void pc_i440fx_machine_options(MachineClass *m)
fddd179a 405{
4b9c264b
PB
406 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
407 pcmc->default_nic_model = "e1000";
0a343a5a 408 pcmc->pci_root_uid = 0;
4b9c264b 409
fddd179a
EH
410 m->family = "pc_piix";
411 m->desc = "Standard PC (i440FX + PIIX, 1996)";
254bdb1c
EH
412 m->default_machine_opts = "firmware=bios-256k.bin";
413 m->default_display = "std";
94692dcd 414 machine_class_allow_dynamic_sysbus_dev(m, TYPE_RAMFB_DEVICE);
cab78e7c 415 machine_class_allow_dynamic_sysbus_dev(m, TYPE_VMBUS_BRIDGE);
fddd179a
EH
416}
417
576a00bd 418static void pc_i440fx_6_0_machine_options(MachineClass *m)
fddd179a 419{
0788a56b 420 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
fddd179a 421 pc_i440fx_machine_options(m);
fddd179a 422 m->alias = "pc";
ea0ac7f6 423 m->is_default = true;
0788a56b 424 pcmc->default_cpu_version = 1;
fddd179a 425}
aeca6e8d 426
576a00bd
CH
427DEFINE_I440FX_MACHINE(v6_0, "pc-i440fx-6.0", NULL,
428 pc_i440fx_6_0_machine_options);
429
430static void pc_i440fx_5_2_machine_options(MachineClass *m)
431{
432 pc_i440fx_6_0_machine_options(m);
433 m->alias = NULL;
434 m->is_default = false;
435 compat_props_add(m->compat_props, hw_compat_5_2, hw_compat_5_2_len);
436 compat_props_add(m->compat_props, pc_compat_5_2, pc_compat_5_2_len);
437}
438
3ff3c5d3
CH
439DEFINE_I440FX_MACHINE(v5_2, "pc-i440fx-5.2", NULL,
440 pc_i440fx_5_2_machine_options);
441
442static void pc_i440fx_5_1_machine_options(MachineClass *m)
443{
8700a984
VK
444 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
445
3ff3c5d3
CH
446 pc_i440fx_5_2_machine_options(m);
447 m->alias = NULL;
448 m->is_default = false;
449 compat_props_add(m->compat_props, hw_compat_5_1, hw_compat_5_1_len);
450 compat_props_add(m->compat_props, pc_compat_5_1, pc_compat_5_1_len);
8700a984 451 pcmc->kvmclock_create_always = false;
0a343a5a 452 pcmc->pci_root_uid = 1;
3ff3c5d3
CH
453}
454
541aaa1d
CH
455DEFINE_I440FX_MACHINE(v5_1, "pc-i440fx-5.1", NULL,
456 pc_i440fx_5_1_machine_options);
457
458static void pc_i440fx_5_0_machine_options(MachineClass *m)
459{
460 pc_i440fx_5_1_machine_options(m);
461 m->alias = NULL;
462 m->is_default = false;
32a354dc 463 m->numa_mem_supported = true;
541aaa1d
CH
464 compat_props_add(m->compat_props, hw_compat_5_0, hw_compat_5_0_len);
465 compat_props_add(m->compat_props, pc_compat_5_0, pc_compat_5_0_len);
195784a0 466 m->auto_enable_numa_with_memdev = false;
541aaa1d
CH
467}
468
3eb74d20
CH
469DEFINE_I440FX_MACHINE(v5_0, "pc-i440fx-5.0", NULL,
470 pc_i440fx_5_0_machine_options);
471
472static void pc_i440fx_4_2_machine_options(MachineClass *m)
473{
474 pc_i440fx_5_0_machine_options(m);
475 m->alias = NULL;
ea0ac7f6 476 m->is_default = false;
3eb74d20
CH
477 compat_props_add(m->compat_props, hw_compat_4_2, hw_compat_4_2_len);
478 compat_props_add(m->compat_props, pc_compat_4_2, pc_compat_4_2_len);
479}
480
9aec2e52
CH
481DEFINE_I440FX_MACHINE(v4_2, "pc-i440fx-4.2", NULL,
482 pc_i440fx_4_2_machine_options);
483
484static void pc_i440fx_4_1_machine_options(MachineClass *m)
485{
486 pc_i440fx_4_2_machine_options(m);
487 m->alias = NULL;
ea0ac7f6 488 m->is_default = false;
9aec2e52
CH
489 compat_props_add(m->compat_props, hw_compat_4_1, hw_compat_4_1_len);
490 compat_props_add(m->compat_props, pc_compat_4_1, pc_compat_4_1_len);
491}
492
9bf2650b
CH
493DEFINE_I440FX_MACHINE(v4_1, "pc-i440fx-4.1", NULL,
494 pc_i440fx_4_1_machine_options);
495
496static void pc_i440fx_4_0_machine_options(MachineClass *m)
497{
0788a56b 498 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
9bf2650b
CH
499 pc_i440fx_4_1_machine_options(m);
500 m->alias = NULL;
ea0ac7f6 501 m->is_default = false;
0788a56b 502 pcmc->default_cpu_version = CPU_VERSION_LEGACY;
9bf2650b
CH
503 compat_props_add(m->compat_props, hw_compat_4_0, hw_compat_4_0_len);
504 compat_props_add(m->compat_props, pc_compat_4_0, pc_compat_4_0_len);
505}
506
84e060bf
AW
507DEFINE_I440FX_MACHINE(v4_0, "pc-i440fx-4.0", NULL,
508 pc_i440fx_4_0_machine_options);
509
510static void pc_i440fx_3_1_machine_options(MachineClass *m)
511{
fda672b5
SG
512 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
513
84e060bf 514 pc_i440fx_4_0_machine_options(m);
ea0ac7f6 515 m->is_default = false;
ebe15582 516 pcmc->do_not_add_smb_acpi = true;
7fccf2a0 517 m->smbus_no_migration_support = true;
84e060bf 518 m->alias = NULL;
fda672b5 519 pcmc->pvh_enabled = false;
abd93cc7
MAL
520 compat_props_add(m->compat_props, hw_compat_3_1, hw_compat_3_1_len);
521 compat_props_add(m->compat_props, pc_compat_3_1, pc_compat_3_1_len);
84e060bf
AW
522}
523
4a93722f
MAL
524DEFINE_I440FX_MACHINE(v3_1, "pc-i440fx-3.1", NULL,
525 pc_i440fx_3_1_machine_options);
526
527static void pc_i440fx_3_0_machine_options(MachineClass *m)
528{
529 pc_i440fx_3_1_machine_options(m);
ddb3235d
MAL
530 compat_props_add(m->compat_props, hw_compat_3_0, hw_compat_3_0_len);
531 compat_props_add(m->compat_props, pc_compat_3_0, pc_compat_3_0_len);
4a93722f
MAL
532}
533
aa78a16d
PM
534DEFINE_I440FX_MACHINE(v3_0, "pc-i440fx-3.0", NULL,
535 pc_i440fx_3_0_machine_options);
968ee4ad
BM
536
537static void pc_i440fx_2_12_machine_options(MachineClass *m)
538{
aa78a16d 539 pc_i440fx_3_0_machine_options(m);
0d47310b
MAL
540 compat_props_add(m->compat_props, hw_compat_2_12, hw_compat_2_12_len);
541 compat_props_add(m->compat_props, pc_compat_2_12, pc_compat_2_12_len);
968ee4ad
BM
542}
543
df47ce8a
HZ
544DEFINE_I440FX_MACHINE(v2_12, "pc-i440fx-2.12", NULL,
545 pc_i440fx_2_12_machine_options);
546
547static void pc_i440fx_2_11_machine_options(MachineClass *m)
548{
549 pc_i440fx_2_12_machine_options(m);
43df70a9
MAL
550 compat_props_add(m->compat_props, hw_compat_2_11, hw_compat_2_11_len);
551 compat_props_add(m->compat_props, pc_compat_2_11, pc_compat_2_11_len);
df47ce8a
HZ
552}
553
a6fd5b0e
MA
554DEFINE_I440FX_MACHINE(v2_11, "pc-i440fx-2.11", NULL,
555 pc_i440fx_2_11_machine_options);
556
557static void pc_i440fx_2_10_machine_options(MachineClass *m)
558{
559 pc_i440fx_2_11_machine_options(m);
503224f4
MAL
560 compat_props_add(m->compat_props, hw_compat_2_10, hw_compat_2_10_len);
561 compat_props_add(m->compat_props, pc_compat_2_10, pc_compat_2_10_len);
7b8be49d 562 m->auto_enable_numa_with_memhp = false;
a6fd5b0e
MA
563}
564
465238d9
PX
565DEFINE_I440FX_MACHINE(v2_10, "pc-i440fx-2.10", NULL,
566 pc_i440fx_2_10_machine_options);
567
568static void pc_i440fx_2_9_machine_options(MachineClass *m)
569{
570 pc_i440fx_2_10_machine_options(m);
3e803152
MAL
571 compat_props_add(m->compat_props, hw_compat_2_9, hw_compat_2_9_len);
572 compat_props_add(m->compat_props, pc_compat_2_9, pc_compat_2_9_len);
465238d9
PX
573}
574
d580bd4b
EH
575DEFINE_I440FX_MACHINE(v2_9, "pc-i440fx-2.9", NULL,
576 pc_i440fx_2_9_machine_options);
577
578static void pc_i440fx_2_8_machine_options(MachineClass *m)
579{
580 pc_i440fx_2_9_machine_options(m);
edc24ccd
MAL
581 compat_props_add(m->compat_props, hw_compat_2_8, hw_compat_2_8_len);
582 compat_props_add(m->compat_props, pc_compat_2_8, pc_compat_2_8_len);
d580bd4b
EH
583}
584
a4d3c834
LM
585DEFINE_I440FX_MACHINE(v2_8, "pc-i440fx-2.8", NULL,
586 pc_i440fx_2_8_machine_options);
587
a4d3c834
LM
588static void pc_i440fx_2_7_machine_options(MachineClass *m)
589{
590 pc_i440fx_2_8_machine_options(m);
5a995064
MAL
591 compat_props_add(m->compat_props, hw_compat_2_7, hw_compat_2_7_len);
592 compat_props_add(m->compat_props, pc_compat_2_7, pc_compat_2_7_len);
a4d3c834
LM
593}
594
d86c1451
IM
595DEFINE_I440FX_MACHINE(v2_7, "pc-i440fx-2.7", NULL,
596 pc_i440fx_2_7_machine_options);
597
d86c1451
IM
598static void pc_i440fx_2_6_machine_options(MachineClass *m)
599{
679dd1a9 600 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 601
d86c1451 602 pc_i440fx_2_7_machine_options(m);
679dd1a9 603 pcmc->legacy_cpu_hotplug = true;
98e753a6 604 pcmc->linuxboot_dma_enabled = false;
ff8f261f
MAL
605 compat_props_add(m->compat_props, hw_compat_2_6, hw_compat_2_6_len);
606 compat_props_add(m->compat_props, pc_compat_2_6, pc_compat_2_6_len);
d86c1451
IM
607}
608
240240d5
EH
609DEFINE_I440FX_MACHINE(v2_6, "pc-i440fx-2.6", NULL,
610 pc_i440fx_2_6_machine_options);
611
240240d5
EH
612static void pc_i440fx_2_5_machine_options(MachineClass *m)
613{
2f34ebf2 614 X86MachineClass *x86mc = X86_MACHINE_CLASS(m);
88cbe073 615
240240d5 616 pc_i440fx_2_6_machine_options(m);
2f34ebf2 617 x86mc->save_tsc_khz = false;
bab47d9a 618 m->legacy_fw_cfg_order = 1;
fe759610
MAL
619 compat_props_add(m->compat_props, hw_compat_2_5, hw_compat_2_5_len);
620 compat_props_add(m->compat_props, pc_compat_2_5, pc_compat_2_5_len);
240240d5
EH
621}
622
87e896ab
EH
623DEFINE_I440FX_MACHINE(v2_5, "pc-i440fx-2.5", NULL,
624 pc_i440fx_2_5_machine_options);
625
87e896ab
EH
626static void pc_i440fx_2_4_machine_options(MachineClass *m)
627{
628 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 629
87e896ab 630 pc_i440fx_2_5_machine_options(m);
de796d93 631 m->hw_version = "2.4.0";
87e896ab 632 pcmc->broken_reserved_end = true;
2f99b9c2
MAL
633 compat_props_add(m->compat_props, hw_compat_2_4, hw_compat_2_4_len);
634 compat_props_add(m->compat_props, pc_compat_2_4, pc_compat_2_4_len);
87e896ab
EH
635}
636
99fbeafe
EH
637DEFINE_I440FX_MACHINE(v2_4, "pc-i440fx-2.4", NULL,
638 pc_i440fx_2_4_machine_options)
5cb50e0a 639
865906f7 640static void pc_i440fx_2_3_machine_options(MachineClass *m)
fddd179a 641{
4421c6a3 642 pc_i440fx_2_4_machine_options(m);
de796d93 643 m->hw_version = "2.3.0";
8995dd90
MAL
644 compat_props_add(m->compat_props, hw_compat_2_3, hw_compat_2_3_len);
645 compat_props_add(m->compat_props, pc_compat_2_3, pc_compat_2_3_len);
fddd179a 646}
5cb50e0a 647
8995dd90 648DEFINE_I440FX_MACHINE(v2_3, "pc-i440fx-2.3", pc_compat_2_3_fn,
99fbeafe 649 pc_i440fx_2_3_machine_options);
61f219df 650
865906f7 651static void pc_i440fx_2_2_machine_options(MachineClass *m)
fddd179a 652{
7102fa70 653 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 654
fddd179a 655 pc_i440fx_2_3_machine_options(m);
de796d93 656 m->hw_version = "2.2.0";
112394af 657 m->default_machine_opts = "firmware=bios-256k.bin,suppress-vmdesc=on";
1c30044e
MAL
658 compat_props_add(m->compat_props, hw_compat_2_2, hw_compat_2_2_len);
659 compat_props_add(m->compat_props, pc_compat_2_2, pc_compat_2_2_len);
7102fa70 660 pcmc->rsdp_in_ram = false;
fddd179a 661}
64bbd372 662
1c30044e 663DEFINE_I440FX_MACHINE(v2_2, "pc-i440fx-2.2", pc_compat_2_2_fn,
99fbeafe 664 pc_i440fx_2_2_machine_options);
61f219df 665
865906f7 666static void pc_i440fx_2_1_machine_options(MachineClass *m)
fddd179a 667{
7102fa70 668 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 669
fddd179a 670 pc_i440fx_2_2_machine_options(m);
de796d93 671 m->hw_version = "2.1.0";
fddd179a 672 m->default_display = NULL;
c4fc5695
MAL
673 compat_props_add(m->compat_props, hw_compat_2_1, hw_compat_2_1_len);
674 compat_props_add(m->compat_props, pc_compat_2_1, pc_compat_2_1_len);
7102fa70 675 pcmc->smbios_uuid_encoded = false;
16a9e8a5 676 pcmc->enforce_aligned_dimm = false;
fddd179a 677}
f9f21873 678
c4fc5695 679DEFINE_I440FX_MACHINE(v2_1, "pc-i440fx-2.1", pc_compat_2_1_fn,
99fbeafe 680 pc_i440fx_2_1_machine_options);
61f219df 681
865906f7 682static void pc_i440fx_2_0_machine_options(MachineClass *m)
fddd179a 683{
7102fa70 684 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 685
fddd179a 686 pc_i440fx_2_1_machine_options(m);
de796d93 687 m->hw_version = "2.0.0";
a310e653 688 compat_props_add(m->compat_props, pc_compat_2_0, pc_compat_2_0_len);
7102fa70
EH
689 pcmc->smbios_legacy_mode = true;
690 pcmc->has_reserved_memory = false;
2b0ddf66
EH
691 /* This value depends on the actual DSDT and SSDT compiled into
692 * the source QEMU; unfortunately it depends on the binary and
693 * not on the machine type, so we cannot make pc-i440fx-1.7 work on
694 * both QEMU 1.7 and QEMU 2.0.
695 *
696 * Large variations cause migration to fail for more than one
697 * consecutive value of the "-smp" maxcpus option.
698 *
699 * For small variations of the kind caused by different iasl versions,
700 * the 4k rounding usually leaves slack. However, there could be still
701 * one or two values that break. For QEMU 1.7 and QEMU 2.0 the
702 * slack is only ~10 bytes before one "-smp maxcpus" value breaks!
703 *
704 * 6652 is valid for QEMU 2.0, the right value for pc-i440fx-1.7 on
705 * QEMU 1.7 it is 6414. For RHEL/CentOS 7.0 it is 6418.
706 */
707 pcmc->legacy_acpi_table_size = 6652;
cd4040ec 708 pcmc->acpi_data_size = 0x10000;
fddd179a 709}
3458b2b0 710
a310e653 711DEFINE_I440FX_MACHINE(v2_0, "pc-i440fx-2.0", pc_compat_2_0_fn,
99fbeafe 712 pc_i440fx_2_0_machine_options);
61f219df 713
865906f7 714static void pc_i440fx_1_7_machine_options(MachineClass *m)
fddd179a 715{
7102fa70 716 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 717
fddd179a 718 pc_i440fx_2_0_machine_options(m);
de796d93 719 m->hw_version = "1.7.0";
fddd179a 720 m->default_machine_opts = NULL;
71ae9e94 721 m->option_rom_has_mr = true;
a310e653 722 compat_props_add(m->compat_props, pc_compat_1_7, pc_compat_1_7_len);
7102fa70
EH
723 pcmc->smbios_defaults = false;
724 pcmc->gigabyte_align = false;
2b0ddf66 725 pcmc->legacy_acpi_table_size = 6414;
fddd179a 726}
aeca6e8d 727
a310e653 728DEFINE_I440FX_MACHINE(v1_7, "pc-i440fx-1.7", pc_compat_1_7_fn,
99fbeafe 729 pc_i440fx_1_7_machine_options);
61f219df 730
865906f7 731static void pc_i440fx_1_6_machine_options(MachineClass *m)
fddd179a 732{
7102fa70 733 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
88cbe073 734
fddd179a 735 pc_i440fx_1_7_machine_options(m);
de796d93 736 m->hw_version = "1.6.0";
71ae9e94 737 m->rom_file_has_mr = false;
a310e653 738 compat_props_add(m->compat_props, pc_compat_1_6, pc_compat_1_6_len);
7102fa70 739 pcmc->has_acpi_build = false;
fddd179a 740}
a0dba644 741
a310e653 742DEFINE_I440FX_MACHINE(v1_6, "pc-i440fx-1.6", pc_compat_1_6_fn,
99fbeafe 743 pc_i440fx_1_6_machine_options);
61f219df 744
865906f7 745static void pc_i440fx_1_5_machine_options(MachineClass *m)
fddd179a
EH
746{
747 pc_i440fx_1_6_machine_options(m);
de796d93 748 m->hw_version = "1.5.0";
a310e653 749 compat_props_add(m->compat_props, pc_compat_1_5, pc_compat_1_5_len);
fddd179a 750}
b6b5c8e4 751
a310e653 752DEFINE_I440FX_MACHINE(v1_5, "pc-i440fx-1.5", pc_compat_1_5_fn,
99fbeafe 753 pc_i440fx_1_5_machine_options);
61f219df 754
865906f7 755static void pc_i440fx_1_4_machine_options(MachineClass *m)
fddd179a
EH
756{
757 pc_i440fx_1_5_machine_options(m);
de796d93 758 m->hw_version = "1.4.0";
a310e653 759 compat_props_add(m->compat_props, pc_compat_1_4, pc_compat_1_4_len);
fddd179a 760}
a0dba644 761
a310e653 762DEFINE_I440FX_MACHINE(v1_4, "pc-i440fx-1.4", pc_compat_1_4_fn,
99fbeafe 763 pc_i440fx_1_4_machine_options);
61f219df 764
bd8107d7
TC
765typedef struct {
766 uint16_t gpu_device_id;
767 uint16_t pch_device_id;
768 uint8_t pch_revision_id;
769} IGDDeviceIDInfo;
770
771/* In real world different GPU should have different PCH. But actually
772 * the different PCH DIDs likely map to different PCH SKUs. We do the
773 * same thing for the GPU. For PCH, the different SKUs are going to be
774 * all the same silicon design and implementation, just different
775 * features turn on and off with fuses. The SW interfaces should be
776 * consistent across all SKUs in a given family (eg LPT). But just same
777 * features may not be supported.
778 *
779 * Most of these different PCH features probably don't matter to the
780 * Gfx driver, but obviously any difference in display port connections
781 * will so it should be fine with any PCH in case of passthrough.
782 *
783 * So currently use one PCH version, 0x8c4e, to cover all HSW(Haswell)
784 * scenarios, 0x9cc3 for BDW(Broadwell).
785 */
786static const IGDDeviceIDInfo igd_combo_id_infos[] = {
787 /* HSW Classic */
788 {0x0402, 0x8c4e, 0x04}, /* HSWGT1D, HSWD_w7 */
789 {0x0406, 0x8c4e, 0x04}, /* HSWGT1M, HSWM_w7 */
790 {0x0412, 0x8c4e, 0x04}, /* HSWGT2D, HSWD_w7 */
791 {0x0416, 0x8c4e, 0x04}, /* HSWGT2M, HSWM_w7 */
792 {0x041E, 0x8c4e, 0x04}, /* HSWGT15D, HSWD_w7 */
793 /* HSW ULT */
794 {0x0A06, 0x8c4e, 0x04}, /* HSWGT1UT, HSWM_w7 */
795 {0x0A16, 0x8c4e, 0x04}, /* HSWGT2UT, HSWM_w7 */
796 {0x0A26, 0x8c4e, 0x06}, /* HSWGT3UT, HSWM_w7 */
797 {0x0A2E, 0x8c4e, 0x04}, /* HSWGT3UT28W, HSWM_w7 */
798 {0x0A1E, 0x8c4e, 0x04}, /* HSWGT2UX, HSWM_w7 */
799 {0x0A0E, 0x8c4e, 0x04}, /* HSWGT1ULX, HSWM_w7 */
800 /* HSW CRW */
801 {0x0D26, 0x8c4e, 0x04}, /* HSWGT3CW, HSWM_w7 */
802 {0x0D22, 0x8c4e, 0x04}, /* HSWGT3CWDT, HSWD_w7 */
803 /* HSW Server */
804 {0x041A, 0x8c4e, 0x04}, /* HSWSVGT2, HSWD_w7 */
805 /* HSW SRVR */
806 {0x040A, 0x8c4e, 0x04}, /* HSWSVGT1, HSWD_w7 */
807 /* BSW */
808 {0x1606, 0x9cc3, 0x03}, /* BDWULTGT1, BDWM_w7 */
809 {0x1616, 0x9cc3, 0x03}, /* BDWULTGT2, BDWM_w7 */
810 {0x1626, 0x9cc3, 0x03}, /* BDWULTGT3, BDWM_w7 */
811 {0x160E, 0x9cc3, 0x03}, /* BDWULXGT1, BDWM_w7 */
812 {0x161E, 0x9cc3, 0x03}, /* BDWULXGT2, BDWM_w7 */
813 {0x1602, 0x9cc3, 0x03}, /* BDWHALOGT1, BDWM_w7 */
814 {0x1612, 0x9cc3, 0x03}, /* BDWHALOGT2, BDWM_w7 */
815 {0x1622, 0x9cc3, 0x03}, /* BDWHALOGT3, BDWM_w7 */
816 {0x162B, 0x9cc3, 0x03}, /* BDWHALO28W, BDWM_w7 */
817 {0x162A, 0x9cc3, 0x03}, /* BDWGT3WRKS, BDWM_w7 */
818 {0x162D, 0x9cc3, 0x03}, /* BDWGT3SRVR, BDWM_w7 */
819};
820
821static void isa_bridge_class_init(ObjectClass *klass, void *data)
822{
823 DeviceClass *dc = DEVICE_CLASS(klass);
824 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
825
826 dc->desc = "ISA bridge faked to support IGD PT";
965242db 827 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
bd8107d7
TC
828 k->vendor_id = PCI_VENDOR_ID_INTEL;
829 k->class_id = PCI_CLASS_BRIDGE_ISA;
830};
831
832static TypeInfo isa_bridge_info = {
833 .name = "igd-passthrough-isa-bridge",
834 .parent = TYPE_PCI_DEVICE,
835 .instance_size = sizeof(PCIDevice),
836 .class_init = isa_bridge_class_init,
fd3b02c8
EH
837 .interfaces = (InterfaceInfo[]) {
838 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
839 { },
840 },
bd8107d7
TC
841};
842
843static void pt_graphics_register_types(void)
844{
845 type_register_static(&isa_bridge_info);
846}
847type_init(pt_graphics_register_types)
848
849void igd_passthrough_isa_bridge_create(PCIBus *bus, uint16_t gpu_dev_id)
850{
851 struct PCIDevice *bridge_dev;
852 int i, num;
853 uint16_t pch_dev_id = 0xffff;
c768eef1 854 uint8_t pch_rev_id = 0;
bd8107d7
TC
855
856 num = ARRAY_SIZE(igd_combo_id_infos);
857 for (i = 0; i < num; i++) {
858 if (gpu_dev_id == igd_combo_id_infos[i].gpu_device_id) {
859 pch_dev_id = igd_combo_id_infos[i].pch_device_id;
860 pch_rev_id = igd_combo_id_infos[i].pch_revision_id;
861 }
862 }
863
864 if (pch_dev_id == 0xffff) {
865 return;
866 }
867
868 /* Currently IGD drivers always need to access PCH by 1f.0. */
869 bridge_dev = pci_create_simple(bus, PCI_DEVFN(0x1f, 0),
870 "igd-passthrough-isa-bridge");
871
872 /*
873 * Note that vendor id is always PCI_VENDOR_ID_INTEL.
874 */
875 if (!bridge_dev) {
876 fprintf(stderr, "set igd-passthrough-isa-bridge failed!\n");
877 return;
878 }
879 pci_config_set_device_id(bridge_dev->config, pch_dev_id);
880 pci_config_set_revision(bridge_dev->config, pch_rev_id);
881}
845773ab 882
865906f7 883static void isapc_machine_options(MachineClass *m)
fddd179a 884{
7102fa70 885 PCMachineClass *pcmc = PC_MACHINE_CLASS(m);
fddd179a
EH
886 m->desc = "ISA-only PC";
887 m->max_cpus = 1;
71ae9e94
EH
888 m->option_rom_has_mr = true;
889 m->rom_file_has_mr = false;
7102fa70
EH
890 pcmc->pci_enabled = false;
891 pcmc->has_acpi_build = false;
892 pcmc->smbios_defaults = false;
893 pcmc->gigabyte_align = false;
894 pcmc->smbios_legacy_mode = true;
895 pcmc->has_reserved_memory = false;
4b9c264b 896 pcmc->default_nic_model = "ne2k_isa";
311ca98d 897 m->default_cpu_type = X86_CPU_TYPE_NAME("486");
fddd179a 898}
b6b5c8e4 899
61f219df 900DEFINE_PC_MACHINE(isapc, "isapc", pc_init_isa,
25519b06 901 isapc_machine_options);
61f219df 902
845773ab 903
29d3ccde 904#ifdef CONFIG_XEN
9a709f06 905static void xenfv_4_2_machine_options(MachineClass *m)
fddd179a 906{
9a709f06
OH
907 pc_i440fx_4_2_machine_options(m);
908 m->desc = "Xen Fully-virtualized PC";
909 m->max_cpus = HVM_MAX_VCPUS;
8959e0a6 910 m->default_machine_opts = "accel=xen,suppress-vmdesc=on";
9a709f06
OH
911}
912
913DEFINE_PC_MACHINE(xenfv_4_2, "xenfv-4.2", pc_xen_hvm_init,
914 xenfv_4_2_machine_options);
915
916static void xenfv_3_1_machine_options(MachineClass *m)
917{
918 pc_i440fx_3_1_machine_options(m);
fddd179a 919 m->desc = "Xen Fully-virtualized PC";
9a709f06 920 m->alias = "xenfv";
fddd179a 921 m->max_cpus = HVM_MAX_VCPUS;
8959e0a6 922 m->default_machine_opts = "accel=xen,suppress-vmdesc=on";
fddd179a 923}
b6b5c8e4 924
9a709f06
OH
925DEFINE_PC_MACHINE(xenfv, "xenfv-3.1", pc_xen_hvm_init,
926 xenfv_3_1_machine_options);
29d3ccde 927#endif
This page took 1.000908 seconds and 4 git commands to generate.