]>
Commit | Line | Data |
---|---|---|
a171fe39 AZ |
1 | /* |
2 | * Intel XScale PXA255/270 LCDC emulation. | |
3 | * | |
4 | * Copyright (c) 2006 Openedhand Ltd. | |
5 | * Written by Andrzej Zaborowski <[email protected]> | |
6 | * | |
7 | * This code is licensed under the GPLv2. | |
6b620ca3 PB |
8 | * |
9 | * Contributions after 2012-01-13 are licensed under the terms of the | |
10 | * GNU GPL, version 2 or (at your option) any later version. | |
a171fe39 AZ |
11 | */ |
12 | ||
83c9f4ca | 13 | #include "hw/hw.h" |
28ecbaee | 14 | #include "ui/console.h" |
0d09e41a | 15 | #include "hw/arm/pxa.h" |
28ecbaee | 16 | #include "ui/pixel_ops.h" |
87ecb68b | 17 | /* FIXME: For graphic_rotate. Should probably be done in common code. */ |
9c17d615 | 18 | #include "sysemu/sysemu.h" |
47b43a1f | 19 | #include "framebuffer.h" |
a171fe39 | 20 | |
2b7251e0 | 21 | struct DMAChannel { |
27424dcc | 22 | uint32_t branch; |
46995409 | 23 | uint8_t up; |
2b7251e0 JQ |
24 | uint8_t palette[1024]; |
25 | uint8_t pbuffer[1024]; | |
a8170e5e | 26 | void (*redraw)(PXA2xxLCDState *s, hwaddr addr, |
2b7251e0 JQ |
27 | int *miny, int *maxy); |
28 | ||
27424dcc MI |
29 | uint32_t descriptor; |
30 | uint32_t source; | |
2b7251e0 JQ |
31 | uint32_t id; |
32 | uint32_t command; | |
33 | }; | |
34 | ||
bc24a225 | 35 | struct PXA2xxLCDState { |
75c9d6c2 | 36 | MemoryRegion *sysmem; |
5a6fdd91 | 37 | MemoryRegion iomem; |
a171fe39 AZ |
38 | qemu_irq irq; |
39 | int irqlevel; | |
40 | ||
41 | int invalidated; | |
c78f7137 | 42 | QemuConsole *con; |
a171fe39 AZ |
43 | drawfn *line_fn[2]; |
44 | int dest_width; | |
45 | int xres, yres; | |
46 | int pal_for; | |
47 | int transp; | |
48 | enum { | |
49 | pxa_lcdc_2bpp = 1, | |
50 | pxa_lcdc_4bpp = 2, | |
51 | pxa_lcdc_8bpp = 3, | |
52 | pxa_lcdc_16bpp = 4, | |
53 | pxa_lcdc_18bpp = 5, | |
54 | pxa_lcdc_18pbpp = 6, | |
55 | pxa_lcdc_19bpp = 7, | |
56 | pxa_lcdc_19pbpp = 8, | |
57 | pxa_lcdc_24bpp = 9, | |
58 | pxa_lcdc_25bpp = 10, | |
59 | } bpp; | |
60 | ||
61 | uint32_t control[6]; | |
62 | uint32_t status[2]; | |
63 | uint32_t ovl1c[2]; | |
64 | uint32_t ovl2c[2]; | |
65 | uint32_t ccr; | |
66 | uint32_t cmdcr; | |
67 | uint32_t trgbr; | |
68 | uint32_t tcr; | |
69 | uint32_t liidr; | |
70 | uint8_t bscntr; | |
71 | ||
2b7251e0 | 72 | struct DMAChannel dma_ch[7]; |
a171fe39 | 73 | |
38641a52 | 74 | qemu_irq vsync_cb; |
a171fe39 AZ |
75 | int orientation; |
76 | }; | |
77 | ||
541dc0d4 | 78 | typedef struct QEMU_PACKED { |
a171fe39 AZ |
79 | uint32_t fdaddr; |
80 | uint32_t fsaddr; | |
81 | uint32_t fidr; | |
82 | uint32_t ldcmd; | |
bc24a225 | 83 | } PXAFrameDescriptor; |
a171fe39 AZ |
84 | |
85 | #define LCCR0 0x000 /* LCD Controller Control register 0 */ | |
86 | #define LCCR1 0x004 /* LCD Controller Control register 1 */ | |
87 | #define LCCR2 0x008 /* LCD Controller Control register 2 */ | |
88 | #define LCCR3 0x00c /* LCD Controller Control register 3 */ | |
89 | #define LCCR4 0x010 /* LCD Controller Control register 4 */ | |
90 | #define LCCR5 0x014 /* LCD Controller Control register 5 */ | |
91 | ||
92 | #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */ | |
93 | #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */ | |
94 | #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */ | |
95 | #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */ | |
96 | #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */ | |
97 | #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */ | |
98 | #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */ | |
99 | ||
100 | #define LCSR1 0x034 /* LCD Controller Status register 1 */ | |
101 | #define LCSR0 0x038 /* LCD Controller Status register 0 */ | |
102 | #define LIIDR 0x03c /* LCD Controller Interrupt ID register */ | |
103 | ||
104 | #define TRGBR 0x040 /* TMED RGB Seed register */ | |
105 | #define TCR 0x044 /* TMED Control register */ | |
106 | ||
107 | #define OVL1C1 0x050 /* Overlay 1 Control register 1 */ | |
108 | #define OVL1C2 0x060 /* Overlay 1 Control register 2 */ | |
109 | #define OVL2C1 0x070 /* Overlay 2 Control register 1 */ | |
110 | #define OVL2C2 0x080 /* Overlay 2 Control register 2 */ | |
111 | #define CCR 0x090 /* Cursor Control register */ | |
112 | ||
113 | #define CMDCR 0x100 /* Command Control register */ | |
114 | #define PRSR 0x104 /* Panel Read Status register */ | |
115 | ||
116 | #define PXA_LCDDMA_CHANS 7 | |
117 | #define DMA_FDADR 0x00 /* Frame Descriptor Address register */ | |
118 | #define DMA_FSADR 0x04 /* Frame Source Address register */ | |
119 | #define DMA_FIDR 0x08 /* Frame ID register */ | |
120 | #define DMA_LDCMD 0x0c /* Command register */ | |
121 | ||
122 | /* LCD Buffer Strength Control register */ | |
123 | #define BSCNTR 0x04000054 | |
124 | ||
125 | /* Bitfield masks */ | |
126 | #define LCCR0_ENB (1 << 0) | |
127 | #define LCCR0_CMS (1 << 1) | |
128 | #define LCCR0_SDS (1 << 2) | |
129 | #define LCCR0_LDM (1 << 3) | |
130 | #define LCCR0_SOFM0 (1 << 4) | |
131 | #define LCCR0_IUM (1 << 5) | |
132 | #define LCCR0_EOFM0 (1 << 6) | |
133 | #define LCCR0_PAS (1 << 7) | |
134 | #define LCCR0_DPD (1 << 9) | |
135 | #define LCCR0_DIS (1 << 10) | |
136 | #define LCCR0_QDM (1 << 11) | |
137 | #define LCCR0_PDD (0xff << 12) | |
138 | #define LCCR0_BSM0 (1 << 20) | |
139 | #define LCCR0_OUM (1 << 21) | |
140 | #define LCCR0_LCDT (1 << 22) | |
141 | #define LCCR0_RDSTM (1 << 23) | |
142 | #define LCCR0_CMDIM (1 << 24) | |
143 | #define LCCR0_OUC (1 << 25) | |
144 | #define LCCR0_LDDALT (1 << 26) | |
145 | #define LCCR1_PPL(x) ((x) & 0x3ff) | |
146 | #define LCCR2_LPP(x) ((x) & 0x3ff) | |
147 | #define LCCR3_API (15 << 16) | |
148 | #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8)) | |
149 | #define LCCR3_PDFOR(x) (((x) >> 30) & 3) | |
150 | #define LCCR4_K1(x) (((x) >> 0) & 7) | |
151 | #define LCCR4_K2(x) (((x) >> 3) & 7) | |
152 | #define LCCR4_K3(x) (((x) >> 6) & 7) | |
153 | #define LCCR4_PALFOR(x) (((x) >> 15) & 3) | |
154 | #define LCCR5_SOFM(ch) (1 << (ch - 1)) | |
155 | #define LCCR5_EOFM(ch) (1 << (ch + 7)) | |
156 | #define LCCR5_BSM(ch) (1 << (ch + 15)) | |
157 | #define LCCR5_IUM(ch) (1 << (ch + 23)) | |
158 | #define OVLC1_EN (1 << 31) | |
159 | #define CCR_CEN (1 << 31) | |
160 | #define FBR_BRA (1 << 0) | |
161 | #define FBR_BINT (1 << 1) | |
162 | #define FBR_SRCADDR (0xfffffff << 4) | |
163 | #define LCSR0_LDD (1 << 0) | |
164 | #define LCSR0_SOF0 (1 << 1) | |
165 | #define LCSR0_BER (1 << 2) | |
166 | #define LCSR0_ABC (1 << 3) | |
167 | #define LCSR0_IU0 (1 << 4) | |
168 | #define LCSR0_IU1 (1 << 5) | |
169 | #define LCSR0_OU (1 << 6) | |
170 | #define LCSR0_QD (1 << 7) | |
171 | #define LCSR0_EOF0 (1 << 8) | |
172 | #define LCSR0_BS0 (1 << 9) | |
173 | #define LCSR0_SINT (1 << 10) | |
174 | #define LCSR0_RDST (1 << 11) | |
175 | #define LCSR0_CMDINT (1 << 12) | |
176 | #define LCSR0_BERCH(x) (((x) & 7) << 28) | |
177 | #define LCSR1_SOF(ch) (1 << (ch - 1)) | |
178 | #define LCSR1_EOF(ch) (1 << (ch + 7)) | |
179 | #define LCSR1_BS(ch) (1 << (ch + 15)) | |
180 | #define LCSR1_IU(ch) (1 << (ch + 23)) | |
181 | #define LDCMD_LENGTH(x) ((x) & 0x001ffffc) | |
182 | #define LDCMD_EOFINT (1 << 21) | |
183 | #define LDCMD_SOFINT (1 << 22) | |
184 | #define LDCMD_PAL (1 << 26) | |
185 | ||
186 | /* Route internal interrupt lines to the global IC */ | |
bc24a225 | 187 | static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s) |
a171fe39 AZ |
188 | { |
189 | int level = 0; | |
190 | level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM); | |
191 | level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0); | |
192 | level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM); | |
193 | level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1)); | |
194 | level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM); | |
195 | level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM); | |
196 | level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0); | |
197 | level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0); | |
198 | level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM); | |
199 | level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM); | |
200 | level |= (s->status[1] & ~s->control[5]); | |
201 | ||
202 | qemu_set_irq(s->irq, !!level); | |
203 | s->irqlevel = level; | |
204 | } | |
205 | ||
206 | /* Set Branch Status interrupt high and poke associated registers */ | |
bc24a225 | 207 | static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch) |
a171fe39 AZ |
208 | { |
209 | int unmasked; | |
210 | if (ch == 0) { | |
211 | s->status[0] |= LCSR0_BS0; | |
212 | unmasked = !(s->control[0] & LCCR0_BSM0); | |
213 | } else { | |
214 | s->status[1] |= LCSR1_BS(ch); | |
215 | unmasked = !(s->control[5] & LCCR5_BSM(ch)); | |
216 | } | |
217 | ||
218 | if (unmasked) { | |
219 | if (s->irqlevel) | |
220 | s->status[0] |= LCSR0_SINT; | |
221 | else | |
222 | s->liidr = s->dma_ch[ch].id; | |
223 | } | |
224 | } | |
225 | ||
226 | /* Set Start Of Frame Status interrupt high and poke associated registers */ | |
bc24a225 | 227 | static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch) |
a171fe39 AZ |
228 | { |
229 | int unmasked; | |
230 | if (!(s->dma_ch[ch].command & LDCMD_SOFINT)) | |
231 | return; | |
232 | ||
233 | if (ch == 0) { | |
234 | s->status[0] |= LCSR0_SOF0; | |
235 | unmasked = !(s->control[0] & LCCR0_SOFM0); | |
236 | } else { | |
237 | s->status[1] |= LCSR1_SOF(ch); | |
238 | unmasked = !(s->control[5] & LCCR5_SOFM(ch)); | |
239 | } | |
240 | ||
241 | if (unmasked) { | |
242 | if (s->irqlevel) | |
243 | s->status[0] |= LCSR0_SINT; | |
244 | else | |
245 | s->liidr = s->dma_ch[ch].id; | |
246 | } | |
247 | } | |
248 | ||
249 | /* Set End Of Frame Status interrupt high and poke associated registers */ | |
bc24a225 | 250 | static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch) |
a171fe39 AZ |
251 | { |
252 | int unmasked; | |
253 | if (!(s->dma_ch[ch].command & LDCMD_EOFINT)) | |
254 | return; | |
255 | ||
256 | if (ch == 0) { | |
257 | s->status[0] |= LCSR0_EOF0; | |
258 | unmasked = !(s->control[0] & LCCR0_EOFM0); | |
259 | } else { | |
260 | s->status[1] |= LCSR1_EOF(ch); | |
261 | unmasked = !(s->control[5] & LCCR5_EOFM(ch)); | |
262 | } | |
263 | ||
264 | if (unmasked) { | |
265 | if (s->irqlevel) | |
266 | s->status[0] |= LCSR0_SINT; | |
267 | else | |
268 | s->liidr = s->dma_ch[ch].id; | |
269 | } | |
270 | } | |
271 | ||
272 | /* Set Bus Error Status interrupt high and poke associated registers */ | |
bc24a225 | 273 | static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch) |
a171fe39 AZ |
274 | { |
275 | s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER; | |
276 | if (s->irqlevel) | |
277 | s->status[0] |= LCSR0_SINT; | |
278 | else | |
279 | s->liidr = s->dma_ch[ch].id; | |
280 | } | |
281 | ||
a171fe39 | 282 | /* Load new Frame Descriptors from DMA */ |
bc24a225 | 283 | static void pxa2xx_descriptor_load(PXA2xxLCDState *s) |
a171fe39 | 284 | { |
bc24a225 | 285 | PXAFrameDescriptor desc; |
a8170e5e | 286 | hwaddr descptr; |
a171fe39 AZ |
287 | int i; |
288 | ||
289 | for (i = 0; i < PXA_LCDDMA_CHANS; i ++) { | |
a171fe39 AZ |
290 | s->dma_ch[i].source = 0; |
291 | ||
292 | if (!s->dma_ch[i].up) | |
293 | continue; | |
294 | ||
295 | if (s->dma_ch[i].branch & FBR_BRA) { | |
296 | descptr = s->dma_ch[i].branch & FBR_SRCADDR; | |
297 | if (s->dma_ch[i].branch & FBR_BINT) | |
298 | pxa2xx_dma_bs_set(s, i); | |
299 | s->dma_ch[i].branch &= ~FBR_BRA; | |
300 | } else | |
301 | descptr = s->dma_ch[i].descriptor; | |
302 | ||
4f56da61 VK |
303 | if (!((descptr >= PXA2XX_SDRAM_BASE && descptr + |
304 | sizeof(desc) <= PXA2XX_SDRAM_BASE + ram_size) || | |
305 | (descptr >= PXA2XX_INTERNAL_BASE && descptr + sizeof(desc) <= | |
306 | PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) { | |
a171fe39 | 307 | continue; |
4f56da61 | 308 | } |
a171fe39 | 309 | |
e1fe50dc | 310 | cpu_physical_memory_read(descptr, &desc, sizeof(desc)); |
d7585251 PB |
311 | s->dma_ch[i].descriptor = tswap32(desc.fdaddr); |
312 | s->dma_ch[i].source = tswap32(desc.fsaddr); | |
313 | s->dma_ch[i].id = tswap32(desc.fidr); | |
314 | s->dma_ch[i].command = tswap32(desc.ldcmd); | |
a171fe39 AZ |
315 | } |
316 | } | |
317 | ||
a8170e5e | 318 | static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset, |
5a6fdd91 | 319 | unsigned size) |
a171fe39 | 320 | { |
bc24a225 | 321 | PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; |
a171fe39 | 322 | int ch; |
a171fe39 AZ |
323 | |
324 | switch (offset) { | |
325 | case LCCR0: | |
326 | return s->control[0]; | |
327 | case LCCR1: | |
328 | return s->control[1]; | |
329 | case LCCR2: | |
330 | return s->control[2]; | |
331 | case LCCR3: | |
332 | return s->control[3]; | |
333 | case LCCR4: | |
334 | return s->control[4]; | |
335 | case LCCR5: | |
336 | return s->control[5]; | |
337 | ||
338 | case OVL1C1: | |
339 | return s->ovl1c[0]; | |
340 | case OVL1C2: | |
341 | return s->ovl1c[1]; | |
342 | case OVL2C1: | |
343 | return s->ovl2c[0]; | |
344 | case OVL2C2: | |
345 | return s->ovl2c[1]; | |
346 | ||
347 | case CCR: | |
348 | return s->ccr; | |
349 | ||
350 | case CMDCR: | |
351 | return s->cmdcr; | |
352 | ||
353 | case TRGBR: | |
354 | return s->trgbr; | |
355 | case TCR: | |
356 | return s->tcr; | |
357 | ||
358 | case 0x200 ... 0x1000: /* DMA per-channel registers */ | |
359 | ch = (offset - 0x200) >> 4; | |
360 | if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS)) | |
361 | goto fail; | |
362 | ||
363 | switch (offset & 0xf) { | |
364 | case DMA_FDADR: | |
365 | return s->dma_ch[ch].descriptor; | |
366 | case DMA_FSADR: | |
367 | return s->dma_ch[ch].source; | |
368 | case DMA_FIDR: | |
369 | return s->dma_ch[ch].id; | |
370 | case DMA_LDCMD: | |
371 | return s->dma_ch[ch].command; | |
372 | default: | |
373 | goto fail; | |
374 | } | |
375 | ||
376 | case FBR0: | |
377 | return s->dma_ch[0].branch; | |
378 | case FBR1: | |
379 | return s->dma_ch[1].branch; | |
380 | case FBR2: | |
381 | return s->dma_ch[2].branch; | |
382 | case FBR3: | |
383 | return s->dma_ch[3].branch; | |
384 | case FBR4: | |
385 | return s->dma_ch[4].branch; | |
386 | case FBR5: | |
387 | return s->dma_ch[5].branch; | |
388 | case FBR6: | |
389 | return s->dma_ch[6].branch; | |
390 | ||
391 | case BSCNTR: | |
392 | return s->bscntr; | |
393 | ||
394 | case PRSR: | |
395 | return 0; | |
396 | ||
397 | case LCSR0: | |
398 | return s->status[0]; | |
399 | case LCSR1: | |
400 | return s->status[1]; | |
401 | case LIIDR: | |
402 | return s->liidr; | |
403 | ||
404 | default: | |
405 | fail: | |
2ac71179 | 406 | hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset); |
a171fe39 AZ |
407 | } |
408 | ||
409 | return 0; | |
410 | } | |
411 | ||
a8170e5e | 412 | static void pxa2xx_lcdc_write(void *opaque, hwaddr offset, |
5a6fdd91 | 413 | uint64_t value, unsigned size) |
a171fe39 | 414 | { |
bc24a225 | 415 | PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; |
a171fe39 | 416 | int ch; |
a171fe39 AZ |
417 | |
418 | switch (offset) { | |
419 | case LCCR0: | |
420 | /* ACK Quick Disable done */ | |
421 | if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB)) | |
422 | s->status[0] |= LCSR0_QD; | |
423 | ||
424 | if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT)) | |
425 | printf("%s: internal frame buffer unsupported\n", __FUNCTION__); | |
426 | ||
427 | if ((s->control[3] & LCCR3_API) && | |
428 | (value & LCCR0_ENB) && !(value & LCCR0_LCDT)) | |
429 | s->status[0] |= LCSR0_ABC; | |
430 | ||
431 | s->control[0] = value & 0x07ffffff; | |
432 | pxa2xx_lcdc_int_update(s); | |
433 | ||
434 | s->dma_ch[0].up = !!(value & LCCR0_ENB); | |
435 | s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS); | |
436 | break; | |
437 | ||
438 | case LCCR1: | |
439 | s->control[1] = value; | |
440 | break; | |
441 | ||
442 | case LCCR2: | |
443 | s->control[2] = value; | |
444 | break; | |
445 | ||
446 | case LCCR3: | |
447 | s->control[3] = value & 0xefffffff; | |
448 | s->bpp = LCCR3_BPP(value); | |
449 | break; | |
450 | ||
451 | case LCCR4: | |
452 | s->control[4] = value & 0x83ff81ff; | |
453 | break; | |
454 | ||
455 | case LCCR5: | |
456 | s->control[5] = value & 0x3f3f3f3f; | |
457 | break; | |
458 | ||
459 | case OVL1C1: | |
460 | if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN)) | |
461 | printf("%s: Overlay 1 not supported\n", __FUNCTION__); | |
462 | ||
463 | s->ovl1c[0] = value & 0x80ffffff; | |
464 | s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS); | |
465 | break; | |
466 | ||
467 | case OVL1C2: | |
468 | s->ovl1c[1] = value & 0x000fffff; | |
469 | break; | |
470 | ||
471 | case OVL2C1: | |
472 | if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN)) | |
473 | printf("%s: Overlay 2 not supported\n", __FUNCTION__); | |
474 | ||
475 | s->ovl2c[0] = value & 0x80ffffff; | |
476 | s->dma_ch[2].up = !!(value & OVLC1_EN); | |
477 | s->dma_ch[3].up = !!(value & OVLC1_EN); | |
478 | s->dma_ch[4].up = !!(value & OVLC1_EN); | |
479 | break; | |
480 | ||
481 | case OVL2C2: | |
482 | s->ovl2c[1] = value & 0x007fffff; | |
483 | break; | |
484 | ||
485 | case CCR: | |
486 | if (!(s->ccr & CCR_CEN) && (value & CCR_CEN)) | |
487 | printf("%s: Hardware cursor unimplemented\n", __FUNCTION__); | |
488 | ||
489 | s->ccr = value & 0x81ffffe7; | |
490 | s->dma_ch[5].up = !!(value & CCR_CEN); | |
491 | break; | |
492 | ||
493 | case CMDCR: | |
494 | s->cmdcr = value & 0xff; | |
495 | break; | |
496 | ||
497 | case TRGBR: | |
498 | s->trgbr = value & 0x00ffffff; | |
499 | break; | |
500 | ||
501 | case TCR: | |
502 | s->tcr = value & 0x7fff; | |
503 | break; | |
504 | ||
505 | case 0x200 ... 0x1000: /* DMA per-channel registers */ | |
506 | ch = (offset - 0x200) >> 4; | |
507 | if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS)) | |
508 | goto fail; | |
509 | ||
510 | switch (offset & 0xf) { | |
511 | case DMA_FDADR: | |
512 | s->dma_ch[ch].descriptor = value & 0xfffffff0; | |
513 | break; | |
514 | ||
515 | default: | |
516 | goto fail; | |
517 | } | |
518 | break; | |
519 | ||
520 | case FBR0: | |
521 | s->dma_ch[0].branch = value & 0xfffffff3; | |
522 | break; | |
523 | case FBR1: | |
524 | s->dma_ch[1].branch = value & 0xfffffff3; | |
525 | break; | |
526 | case FBR2: | |
527 | s->dma_ch[2].branch = value & 0xfffffff3; | |
528 | break; | |
529 | case FBR3: | |
530 | s->dma_ch[3].branch = value & 0xfffffff3; | |
531 | break; | |
532 | case FBR4: | |
533 | s->dma_ch[4].branch = value & 0xfffffff3; | |
534 | break; | |
535 | case FBR5: | |
536 | s->dma_ch[5].branch = value & 0xfffffff3; | |
537 | break; | |
538 | case FBR6: | |
539 | s->dma_ch[6].branch = value & 0xfffffff3; | |
540 | break; | |
541 | ||
542 | case BSCNTR: | |
543 | s->bscntr = value & 0xf; | |
544 | break; | |
545 | ||
546 | case PRSR: | |
547 | break; | |
548 | ||
549 | case LCSR0: | |
550 | s->status[0] &= ~(value & 0xfff); | |
551 | if (value & LCSR0_BER) | |
552 | s->status[0] &= ~LCSR0_BERCH(7); | |
553 | break; | |
554 | ||
555 | case LCSR1: | |
556 | s->status[1] &= ~(value & 0x3e3f3f); | |
557 | break; | |
558 | ||
559 | default: | |
560 | fail: | |
2ac71179 | 561 | hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset); |
a171fe39 AZ |
562 | } |
563 | } | |
564 | ||
5a6fdd91 BC |
565 | static const MemoryRegionOps pxa2xx_lcdc_ops = { |
566 | .read = pxa2xx_lcdc_read, | |
567 | .write = pxa2xx_lcdc_write, | |
568 | .endianness = DEVICE_NATIVE_ENDIAN, | |
a171fe39 AZ |
569 | }; |
570 | ||
a171fe39 | 571 | /* Load new palette for a given DMA channel, convert to internal format */ |
bc24a225 | 572 | static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp) |
a171fe39 | 573 | { |
c78f7137 | 574 | DisplaySurface *surface = qemu_console_surface(s->con); |
a171fe39 | 575 | int i, n, format, r, g, b, alpha; |
7ab3aedf VK |
576 | uint32_t *dest; |
577 | uint8_t *src; | |
a171fe39 AZ |
578 | s->pal_for = LCCR4_PALFOR(s->control[4]); |
579 | format = s->pal_for; | |
580 | ||
581 | switch (bpp) { | |
582 | case pxa_lcdc_2bpp: | |
583 | n = 4; | |
584 | break; | |
585 | case pxa_lcdc_4bpp: | |
586 | n = 16; | |
587 | break; | |
588 | case pxa_lcdc_8bpp: | |
589 | n = 256; | |
590 | break; | |
591 | default: | |
592 | format = 0; | |
593 | return; | |
594 | } | |
595 | ||
7ab3aedf | 596 | src = (uint8_t *) s->dma_ch[ch].pbuffer; |
a171fe39 AZ |
597 | dest = (uint32_t *) s->dma_ch[ch].palette; |
598 | alpha = r = g = b = 0; | |
599 | ||
600 | for (i = 0; i < n; i ++) { | |
601 | switch (format) { | |
602 | case 0: /* 16 bpp, no transparency */ | |
603 | alpha = 0; | |
7ab3aedf VK |
604 | if (s->control[0] & LCCR0_CMS) { |
605 | r = g = b = *(uint16_t *) src & 0xff; | |
606 | } | |
a171fe39 | 607 | else { |
7ab3aedf VK |
608 | r = (*(uint16_t *) src & 0xf800) >> 8; |
609 | g = (*(uint16_t *) src & 0x07e0) >> 3; | |
610 | b = (*(uint16_t *) src & 0x001f) << 3; | |
a171fe39 | 611 | } |
7ab3aedf | 612 | src += 2; |
a171fe39 AZ |
613 | break; |
614 | case 1: /* 16 bpp plus transparency */ | |
fc37b7a0 | 615 | alpha = *(uint32_t *) src & (1 << 24); |
a171fe39 | 616 | if (s->control[0] & LCCR0_CMS) |
fc37b7a0 | 617 | r = g = b = *(uint32_t *) src & 0xff; |
a171fe39 | 618 | else { |
fc37b7a0 PM |
619 | r = (*(uint32_t *) src & 0xf80000) >> 16; |
620 | g = (*(uint32_t *) src & 0x00fc00) >> 8; | |
621 | b = (*(uint32_t *) src & 0x0000f8); | |
a171fe39 | 622 | } |
fc37b7a0 | 623 | src += 4; |
a171fe39 AZ |
624 | break; |
625 | case 2: /* 18 bpp plus transparency */ | |
7ab3aedf | 626 | alpha = *(uint32_t *) src & (1 << 24); |
a171fe39 | 627 | if (s->control[0] & LCCR0_CMS) |
7ab3aedf | 628 | r = g = b = *(uint32_t *) src & 0xff; |
a171fe39 | 629 | else { |
fc37b7a0 | 630 | r = (*(uint32_t *) src & 0xfc0000) >> 16; |
7ab3aedf | 631 | g = (*(uint32_t *) src & 0x00fc00) >> 8; |
fc37b7a0 | 632 | b = (*(uint32_t *) src & 0x0000fc); |
a171fe39 | 633 | } |
7ab3aedf | 634 | src += 4; |
a171fe39 AZ |
635 | break; |
636 | case 3: /* 24 bpp plus transparency */ | |
7ab3aedf | 637 | alpha = *(uint32_t *) src & (1 << 24); |
a171fe39 | 638 | if (s->control[0] & LCCR0_CMS) |
7ab3aedf | 639 | r = g = b = *(uint32_t *) src & 0xff; |
a171fe39 | 640 | else { |
7ab3aedf VK |
641 | r = (*(uint32_t *) src & 0xff0000) >> 16; |
642 | g = (*(uint32_t *) src & 0x00ff00) >> 8; | |
643 | b = (*(uint32_t *) src & 0x0000ff); | |
a171fe39 | 644 | } |
7ab3aedf | 645 | src += 4; |
a171fe39 AZ |
646 | break; |
647 | } | |
c78f7137 | 648 | switch (surface_bits_per_pixel(surface)) { |
a171fe39 AZ |
649 | case 8: |
650 | *dest = rgb_to_pixel8(r, g, b) | alpha; | |
651 | break; | |
652 | case 15: | |
653 | *dest = rgb_to_pixel15(r, g, b) | alpha; | |
654 | break; | |
655 | case 16: | |
656 | *dest = rgb_to_pixel16(r, g, b) | alpha; | |
657 | break; | |
658 | case 24: | |
659 | *dest = rgb_to_pixel24(r, g, b) | alpha; | |
660 | break; | |
661 | case 32: | |
662 | *dest = rgb_to_pixel32(r, g, b) | alpha; | |
663 | break; | |
664 | } | |
a171fe39 AZ |
665 | dest ++; |
666 | } | |
667 | } | |
668 | ||
9312805d | 669 | static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s, |
a8170e5e | 670 | hwaddr addr, int *miny, int *maxy) |
a171fe39 | 671 | { |
c78f7137 | 672 | DisplaySurface *surface = qemu_console_surface(s->con); |
714fa308 | 673 | int src_width, dest_width; |
b9d38e95 | 674 | drawfn fn = NULL; |
a171fe39 AZ |
675 | if (s->dest_width) |
676 | fn = s->line_fn[s->transp][s->bpp]; | |
677 | if (!fn) | |
678 | return; | |
679 | ||
a171fe39 AZ |
680 | src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */ |
681 | if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) | |
682 | src_width *= 3; | |
683 | else if (s->bpp > pxa_lcdc_16bpp) | |
684 | src_width *= 4; | |
685 | else if (s->bpp > pxa_lcdc_8bpp) | |
686 | src_width *= 2; | |
687 | ||
a171fe39 | 688 | dest_width = s->xres * s->dest_width; |
714fa308 | 689 | *miny = 0; |
c78f7137 | 690 | framebuffer_update_display(surface, s->sysmem, |
714fa308 PB |
691 | addr, s->xres, s->yres, |
692 | src_width, dest_width, s->dest_width, | |
693 | s->invalidated, | |
694 | fn, s->dma_ch[0].palette, miny, maxy); | |
a171fe39 AZ |
695 | } |
696 | ||
9312805d | 697 | static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s, |
a8170e5e | 698 | hwaddr addr, int *miny, int *maxy) |
a171fe39 | 699 | { |
c78f7137 | 700 | DisplaySurface *surface = qemu_console_surface(s->con); |
714fa308 | 701 | int src_width, dest_width; |
b9d38e95 | 702 | drawfn fn = NULL; |
a171fe39 AZ |
703 | if (s->dest_width) |
704 | fn = s->line_fn[s->transp][s->bpp]; | |
705 | if (!fn) | |
706 | return; | |
707 | ||
a171fe39 AZ |
708 | src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */ |
709 | if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) | |
710 | src_width *= 3; | |
711 | else if (s->bpp > pxa_lcdc_16bpp) | |
712 | src_width *= 4; | |
713 | else if (s->bpp > pxa_lcdc_8bpp) | |
714 | src_width *= 2; | |
715 | ||
716 | dest_width = s->yres * s->dest_width; | |
714fa308 | 717 | *miny = 0; |
c78f7137 | 718 | framebuffer_update_display(surface, s->sysmem, |
714fa308 PB |
719 | addr, s->xres, s->yres, |
720 | src_width, s->dest_width, -dest_width, | |
721 | s->invalidated, | |
722 | fn, s->dma_ch[0].palette, | |
723 | miny, maxy); | |
a171fe39 AZ |
724 | } |
725 | ||
9312805d | 726 | static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s, |
a8170e5e | 727 | hwaddr addr, int *miny, int *maxy) |
9312805d | 728 | { |
c78f7137 | 729 | DisplaySurface *surface = qemu_console_surface(s->con); |
9312805d VK |
730 | int src_width, dest_width; |
731 | drawfn fn = NULL; | |
732 | if (s->dest_width) { | |
733 | fn = s->line_fn[s->transp][s->bpp]; | |
734 | } | |
735 | if (!fn) { | |
736 | return; | |
737 | } | |
738 | ||
739 | src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */ | |
740 | if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) { | |
741 | src_width *= 3; | |
742 | } else if (s->bpp > pxa_lcdc_16bpp) { | |
743 | src_width *= 4; | |
744 | } else if (s->bpp > pxa_lcdc_8bpp) { | |
745 | src_width *= 2; | |
746 | } | |
747 | ||
748 | dest_width = s->xres * s->dest_width; | |
749 | *miny = 0; | |
c78f7137 | 750 | framebuffer_update_display(surface, s->sysmem, |
9312805d VK |
751 | addr, s->xres, s->yres, |
752 | src_width, -dest_width, -s->dest_width, | |
753 | s->invalidated, | |
754 | fn, s->dma_ch[0].palette, miny, maxy); | |
755 | } | |
756 | ||
757 | static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s, | |
a8170e5e | 758 | hwaddr addr, int *miny, int *maxy) |
9312805d | 759 | { |
c78f7137 | 760 | DisplaySurface *surface = qemu_console_surface(s->con); |
9312805d VK |
761 | int src_width, dest_width; |
762 | drawfn fn = NULL; | |
763 | if (s->dest_width) { | |
764 | fn = s->line_fn[s->transp][s->bpp]; | |
765 | } | |
766 | if (!fn) { | |
767 | return; | |
768 | } | |
769 | ||
770 | src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */ | |
771 | if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) { | |
772 | src_width *= 3; | |
773 | } else if (s->bpp > pxa_lcdc_16bpp) { | |
774 | src_width *= 4; | |
775 | } else if (s->bpp > pxa_lcdc_8bpp) { | |
776 | src_width *= 2; | |
777 | } | |
778 | ||
779 | dest_width = s->yres * s->dest_width; | |
780 | *miny = 0; | |
c78f7137 | 781 | framebuffer_update_display(surface, s->sysmem, |
9312805d VK |
782 | addr, s->xres, s->yres, |
783 | src_width, -s->dest_width, dest_width, | |
784 | s->invalidated, | |
785 | fn, s->dma_ch[0].palette, | |
786 | miny, maxy); | |
787 | } | |
788 | ||
bc24a225 | 789 | static void pxa2xx_lcdc_resize(PXA2xxLCDState *s) |
a171fe39 AZ |
790 | { |
791 | int width, height; | |
792 | if (!(s->control[0] & LCCR0_ENB)) | |
793 | return; | |
794 | ||
795 | width = LCCR1_PPL(s->control[1]) + 1; | |
796 | height = LCCR2_LPP(s->control[2]) + 1; | |
797 | ||
798 | if (width != s->xres || height != s->yres) { | |
9312805d | 799 | if (s->orientation == 90 || s->orientation == 270) { |
c78f7137 | 800 | qemu_console_resize(s->con, height, width); |
9312805d | 801 | } else { |
c78f7137 | 802 | qemu_console_resize(s->con, width, height); |
9312805d | 803 | } |
a171fe39 AZ |
804 | s->invalidated = 1; |
805 | s->xres = width; | |
806 | s->yres = height; | |
807 | } | |
808 | } | |
809 | ||
810 | static void pxa2xx_update_display(void *opaque) | |
811 | { | |
bc24a225 | 812 | PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; |
a8170e5e | 813 | hwaddr fbptr; |
a171fe39 AZ |
814 | int miny, maxy; |
815 | int ch; | |
816 | if (!(s->control[0] & LCCR0_ENB)) | |
817 | return; | |
818 | ||
819 | pxa2xx_descriptor_load(s); | |
820 | ||
821 | pxa2xx_lcdc_resize(s); | |
822 | miny = s->yres; | |
823 | maxy = 0; | |
824 | s->transp = s->dma_ch[2].up || s->dma_ch[3].up; | |
825 | /* Note: With overlay planes the order depends on LCCR0 bit 25. */ | |
826 | for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++) | |
827 | if (s->dma_ch[ch].up) { | |
828 | if (!s->dma_ch[ch].source) { | |
829 | pxa2xx_dma_ber_set(s, ch); | |
830 | continue; | |
831 | } | |
832 | fbptr = s->dma_ch[ch].source; | |
4f56da61 VK |
833 | if (!((fbptr >= PXA2XX_SDRAM_BASE && |
834 | fbptr <= PXA2XX_SDRAM_BASE + ram_size) || | |
835 | (fbptr >= PXA2XX_INTERNAL_BASE && | |
836 | fbptr <= PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) { | |
a171fe39 AZ |
837 | pxa2xx_dma_ber_set(s, ch); |
838 | continue; | |
839 | } | |
a171fe39 AZ |
840 | |
841 | if (s->dma_ch[ch].command & LDCMD_PAL) { | |
714fa308 PB |
842 | cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer, |
843 | MAX(LDCMD_LENGTH(s->dma_ch[ch].command), | |
844 | sizeof(s->dma_ch[ch].pbuffer))); | |
a171fe39 AZ |
845 | pxa2xx_palette_parse(s, ch, s->bpp); |
846 | } else { | |
847 | /* Do we need to reparse palette */ | |
848 | if (LCCR4_PALFOR(s->control[4]) != s->pal_for) | |
849 | pxa2xx_palette_parse(s, ch, s->bpp); | |
850 | ||
851 | /* ACK frame start */ | |
852 | pxa2xx_dma_sof_set(s, ch); | |
853 | ||
714fa308 | 854 | s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy); |
a171fe39 AZ |
855 | s->invalidated = 0; |
856 | ||
857 | /* ACK frame completed */ | |
858 | pxa2xx_dma_eof_set(s, ch); | |
859 | } | |
860 | } | |
861 | ||
862 | if (s->control[0] & LCCR0_DIS) { | |
863 | /* ACK last frame completed */ | |
864 | s->control[0] &= ~LCCR0_ENB; | |
865 | s->status[0] |= LCSR0_LDD; | |
866 | } | |
867 | ||
714fa308 | 868 | if (miny >= 0) { |
9312805d VK |
869 | switch (s->orientation) { |
870 | case 0: | |
c78f7137 | 871 | dpy_gfx_update(s->con, 0, miny, s->xres, maxy - miny + 1); |
9312805d VK |
872 | break; |
873 | case 90: | |
c78f7137 | 874 | dpy_gfx_update(s->con, miny, 0, maxy - miny + 1, s->xres); |
9312805d VK |
875 | break; |
876 | case 180: | |
877 | maxy = s->yres - maxy - 1; | |
878 | miny = s->yres - miny - 1; | |
c78f7137 | 879 | dpy_gfx_update(s->con, 0, maxy, s->xres, miny - maxy + 1); |
9312805d VK |
880 | break; |
881 | case 270: | |
882 | maxy = s->yres - maxy - 1; | |
883 | miny = s->yres - miny - 1; | |
c78f7137 | 884 | dpy_gfx_update(s->con, maxy, 0, miny - maxy + 1, s->xres); |
9312805d VK |
885 | break; |
886 | } | |
714fa308 | 887 | } |
a171fe39 AZ |
888 | pxa2xx_lcdc_int_update(s); |
889 | ||
38641a52 | 890 | qemu_irq_raise(s->vsync_cb); |
a171fe39 AZ |
891 | } |
892 | ||
893 | static void pxa2xx_invalidate_display(void *opaque) | |
894 | { | |
bc24a225 | 895 | PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; |
a171fe39 AZ |
896 | s->invalidated = 1; |
897 | } | |
898 | ||
9596ebb7 | 899 | static void pxa2xx_lcdc_orientation(void *opaque, int angle) |
a171fe39 | 900 | { |
bc24a225 | 901 | PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; |
a171fe39 | 902 | |
9312805d VK |
903 | switch (angle) { |
904 | case 0: | |
905 | s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0; | |
906 | break; | |
907 | case 90: | |
908 | s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90; | |
909 | break; | |
910 | case 180: | |
911 | s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180; | |
912 | break; | |
913 | case 270: | |
914 | s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270; | |
915 | break; | |
a171fe39 AZ |
916 | } |
917 | ||
918 | s->orientation = angle; | |
919 | s->xres = s->yres = -1; | |
920 | pxa2xx_lcdc_resize(s); | |
921 | } | |
922 | ||
99838363 JQ |
923 | static const VMStateDescription vmstate_dma_channel = { |
924 | .name = "dma_channel", | |
925 | .version_id = 0, | |
926 | .minimum_version_id = 0, | |
8f1e884b | 927 | .fields = (VMStateField[]) { |
27424dcc | 928 | VMSTATE_UINT32(branch, struct DMAChannel), |
99838363 JQ |
929 | VMSTATE_UINT8(up, struct DMAChannel), |
930 | VMSTATE_BUFFER(pbuffer, struct DMAChannel), | |
27424dcc MI |
931 | VMSTATE_UINT32(descriptor, struct DMAChannel), |
932 | VMSTATE_UINT32(source, struct DMAChannel), | |
99838363 JQ |
933 | VMSTATE_UINT32(id, struct DMAChannel), |
934 | VMSTATE_UINT32(command, struct DMAChannel), | |
935 | VMSTATE_END_OF_LIST() | |
aa941b94 | 936 | } |
99838363 | 937 | }; |
aa941b94 | 938 | |
99838363 | 939 | static int pxa2xx_lcdc_post_load(void *opaque, int version_id) |
aa941b94 | 940 | { |
99838363 | 941 | PXA2xxLCDState *s = opaque; |
aa941b94 AZ |
942 | |
943 | s->bpp = LCCR3_BPP(s->control[3]); | |
944 | s->xres = s->yres = s->pal_for = -1; | |
945 | ||
946 | return 0; | |
947 | } | |
948 | ||
99838363 JQ |
949 | static const VMStateDescription vmstate_pxa2xx_lcdc = { |
950 | .name = "pxa2xx_lcdc", | |
951 | .version_id = 0, | |
952 | .minimum_version_id = 0, | |
99838363 | 953 | .post_load = pxa2xx_lcdc_post_load, |
8f1e884b | 954 | .fields = (VMStateField[]) { |
99838363 JQ |
955 | VMSTATE_INT32(irqlevel, PXA2xxLCDState), |
956 | VMSTATE_INT32(transp, PXA2xxLCDState), | |
957 | VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6), | |
958 | VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2), | |
959 | VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2), | |
960 | VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2), | |
961 | VMSTATE_UINT32(ccr, PXA2xxLCDState), | |
962 | VMSTATE_UINT32(cmdcr, PXA2xxLCDState), | |
963 | VMSTATE_UINT32(trgbr, PXA2xxLCDState), | |
964 | VMSTATE_UINT32(tcr, PXA2xxLCDState), | |
965 | VMSTATE_UINT32(liidr, PXA2xxLCDState), | |
966 | VMSTATE_UINT8(bscntr, PXA2xxLCDState), | |
967 | VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0, | |
968 | vmstate_dma_channel, struct DMAChannel), | |
969 | VMSTATE_END_OF_LIST() | |
970 | } | |
971 | }; | |
972 | ||
a171fe39 | 973 | #define BITS 8 |
47b43a1f | 974 | #include "pxa2xx_template.h" |
a171fe39 | 975 | #define BITS 15 |
47b43a1f | 976 | #include "pxa2xx_template.h" |
a171fe39 | 977 | #define BITS 16 |
47b43a1f | 978 | #include "pxa2xx_template.h" |
a171fe39 | 979 | #define BITS 24 |
47b43a1f | 980 | #include "pxa2xx_template.h" |
a171fe39 | 981 | #define BITS 32 |
47b43a1f | 982 | #include "pxa2xx_template.h" |
a171fe39 | 983 | |
380cd056 GH |
984 | static const GraphicHwOps pxa2xx_ops = { |
985 | .invalidate = pxa2xx_invalidate_display, | |
986 | .gfx_update = pxa2xx_update_display, | |
987 | }; | |
988 | ||
5a6fdd91 | 989 | PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem, |
a8170e5e | 990 | hwaddr base, qemu_irq irq) |
a171fe39 | 991 | { |
bc24a225 | 992 | PXA2xxLCDState *s; |
c78f7137 | 993 | DisplaySurface *surface; |
a171fe39 | 994 | |
7267c094 | 995 | s = (PXA2xxLCDState *) g_malloc0(sizeof(PXA2xxLCDState)); |
a171fe39 AZ |
996 | s->invalidated = 1; |
997 | s->irq = irq; | |
75c9d6c2 | 998 | s->sysmem = sysmem; |
a171fe39 AZ |
999 | |
1000 | pxa2xx_lcdc_orientation(s, graphic_rotate); | |
1001 | ||
2c9b15ca | 1002 | memory_region_init_io(&s->iomem, NULL, &pxa2xx_lcdc_ops, s, |
5a6fdd91 BC |
1003 | "pxa2xx-lcd-controller", 0x00100000); |
1004 | memory_region_add_subregion(sysmem, base, &s->iomem); | |
a171fe39 | 1005 | |
5643706a | 1006 | s->con = graphic_console_init(NULL, 0, &pxa2xx_ops, s); |
c78f7137 | 1007 | surface = qemu_console_surface(s->con); |
a171fe39 | 1008 | |
c78f7137 | 1009 | switch (surface_bits_per_pixel(surface)) { |
a171fe39 AZ |
1010 | case 0: |
1011 | s->dest_width = 0; | |
1012 | break; | |
1013 | case 8: | |
1014 | s->line_fn[0] = pxa2xx_draw_fn_8; | |
1015 | s->line_fn[1] = pxa2xx_draw_fn_8t; | |
1016 | s->dest_width = 1; | |
1017 | break; | |
1018 | case 15: | |
1019 | s->line_fn[0] = pxa2xx_draw_fn_15; | |
1020 | s->line_fn[1] = pxa2xx_draw_fn_15t; | |
1021 | s->dest_width = 2; | |
1022 | break; | |
1023 | case 16: | |
1024 | s->line_fn[0] = pxa2xx_draw_fn_16; | |
1025 | s->line_fn[1] = pxa2xx_draw_fn_16t; | |
1026 | s->dest_width = 2; | |
1027 | break; | |
1028 | case 24: | |
1029 | s->line_fn[0] = pxa2xx_draw_fn_24; | |
1030 | s->line_fn[1] = pxa2xx_draw_fn_24t; | |
1031 | s->dest_width = 3; | |
1032 | break; | |
1033 | case 32: | |
1034 | s->line_fn[0] = pxa2xx_draw_fn_32; | |
1035 | s->line_fn[1] = pxa2xx_draw_fn_32t; | |
1036 | s->dest_width = 4; | |
1037 | break; | |
1038 | default: | |
1039 | fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__); | |
1040 | exit(1); | |
1041 | } | |
aa941b94 | 1042 | |
99838363 | 1043 | vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s); |
aa941b94 | 1044 | |
a171fe39 AZ |
1045 | return s; |
1046 | } | |
1047 | ||
bc24a225 | 1048 | void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler) |
38641a52 AZ |
1049 | { |
1050 | s->vsync_cb = handler; | |
a171fe39 | 1051 | } |