]>
Commit | Line | Data |
---|---|---|
d4e8164f FB |
1 | /* |
2 | * internal execution defines for qemu | |
5fafdf24 | 3 | * |
d4e8164f FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
d4e8164f FB |
18 | */ |
19 | ||
875cdcf6 AL |
20 | #ifndef _EXEC_ALL_H_ |
21 | #define _EXEC_ALL_H_ | |
7d99a001 BS |
22 | |
23 | #include "qemu-common.h" | |
24 | ||
b346ff46 | 25 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
de9a95f0 | 26 | #define DEBUG_DISAS |
b346ff46 | 27 | |
41c1b1c9 PB |
28 | /* Page tracking code uses ram addresses in system mode, and virtual |
29 | addresses in userspace mode. Define tb_page_addr_t to be an appropriate | |
30 | type. */ | |
31 | #if defined(CONFIG_USER_ONLY) | |
b480d9b7 | 32 | typedef abi_ulong tb_page_addr_t; |
41c1b1c9 PB |
33 | #else |
34 | typedef ram_addr_t tb_page_addr_t; | |
35 | #endif | |
36 | ||
b346ff46 FB |
37 | /* is_jmp field values */ |
38 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ | |
39 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ | |
40 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ | |
41 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ | |
42 | ||
f081c76c | 43 | struct TranslationBlock; |
2e70f6ef | 44 | typedef struct TranslationBlock TranslationBlock; |
b346ff46 FB |
45 | |
46 | /* XXX: make safe guess about sizes */ | |
5b620fb6 | 47 | #define MAX_OP_PER_INSTR 208 |
4d0e4ac7 SB |
48 | |
49 | #if HOST_LONG_BITS == 32 | |
50 | #define MAX_OPC_PARAM_PER_ARG 2 | |
51 | #else | |
52 | #define MAX_OPC_PARAM_PER_ARG 1 | |
53 | #endif | |
54 | #define MAX_OPC_PARAM_IARGS 4 | |
55 | #define MAX_OPC_PARAM_OARGS 1 | |
56 | #define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS) | |
57 | ||
58 | /* A Call op needs up to 4 + 2N parameters on 32-bit archs, | |
59 | * and up to 4 + N parameters on 64-bit archs | |
60 | * (N = number of input arguments + output arguments). */ | |
61 | #define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS)) | |
6db73509 | 62 | #define OPC_BUF_SIZE 640 |
b346ff46 FB |
63 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) |
64 | ||
a208e54a | 65 | /* Maximum size a TCG op can expand to. This is complicated because a |
0cbfcd2b AJ |
66 | single op may require several host instructions and register reloads. |
67 | For now take a wild guess at 192 bytes, which should allow at least | |
a208e54a | 68 | a couple of fixup instructions per argument. */ |
0cbfcd2b | 69 | #define TCG_MAX_OP_SIZE 192 |
a208e54a | 70 | |
0115be31 | 71 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM) |
b346ff46 | 72 | |
c27004ec | 73 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
b346ff46 | 74 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
2e70f6ef | 75 | extern uint16_t gen_opc_icount[OPC_BUF_SIZE]; |
b346ff46 | 76 | |
79383c9c | 77 | #include "qemu-log.h" |
b346ff46 | 78 | |
2cfc5f17 TS |
79 | void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
80 | void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); | |
e87b7cb0 SW |
81 | void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb, |
82 | int pc_pos); | |
d2856f1a | 83 | |
57fec1fe | 84 | void cpu_gen_init(void); |
4c3a88a2 | 85 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
d07bde88 | 86 | int *gen_code_size_ptr); |
5fafdf24 | 87 | int cpu_restore_state(struct TranslationBlock *tb, |
618ba8e6 | 88 | CPUState *env, unsigned long searched_pc); |
2e12669a | 89 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
2e70f6ef PB |
90 | void cpu_io_recompile(CPUState *env, void *retaddr); |
91 | TranslationBlock *tb_gen_code(CPUState *env, | |
92 | target_ulong pc, target_ulong cs_base, int flags, | |
93 | int cflags); | |
6a00d601 | 94 | void cpu_exec_init(CPUState *env); |
1162c041 | 95 | void QEMU_NORETURN cpu_loop_exit(CPUState *env1); |
53a5960a | 96 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
41c1b1c9 | 97 | void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end, |
2e12669a | 98 | int is_cpu_write_access); |
2e12669a | 99 | void tlb_flush_page(CPUState *env, target_ulong addr); |
ee8b7021 | 100 | void tlb_flush(CPUState *env, int flush_global); |
c527ee8f | 101 | #if !defined(CONFIG_USER_ONLY) |
d4c430a8 PB |
102 | void tlb_set_page(CPUState *env, target_ulong vaddr, |
103 | target_phys_addr_t paddr, int prot, | |
104 | int mmu_idx, target_ulong size); | |
c527ee8f | 105 | #endif |
d4e8164f | 106 | |
d4e8164f FB |
107 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ |
108 | ||
4390df51 FB |
109 | #define CODE_GEN_PHYS_HASH_BITS 15 |
110 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) | |
111 | ||
26a5f13b | 112 | #define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024) |
d4e8164f | 113 | |
4390df51 FB |
114 | /* estimated block size for TB allocation */ |
115 | /* XXX: use a per code average code fragment size and modulate it | |
116 | according to the host CPU */ | |
117 | #if defined(CONFIG_SOFTMMU) | |
118 | #define CODE_GEN_AVG_BLOCK_SIZE 128 | |
119 | #else | |
120 | #define CODE_GEN_AVG_BLOCK_SIZE 64 | |
121 | #endif | |
122 | ||
a8cd70fc | 123 | #if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__) |
d4e8164f | 124 | #define USE_DIRECT_JUMP |
7316329a SW |
125 | #elif defined(CONFIG_TCG_INTERPRETER) |
126 | #define USE_DIRECT_JUMP | |
d4e8164f FB |
127 | #endif |
128 | ||
2e70f6ef | 129 | struct TranslationBlock { |
2e12669a FB |
130 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
131 | target_ulong cs_base; /* CS base for this block */ | |
c068688b | 132 | uint64_t flags; /* flags defining in which context the code was generated */ |
d4e8164f FB |
133 | uint16_t size; /* size of target code for this block (1 <= |
134 | size <= TARGET_PAGE_SIZE) */ | |
58fe2f10 | 135 | uint16_t cflags; /* compile flags */ |
2e70f6ef PB |
136 | #define CF_COUNT_MASK 0x7fff |
137 | #define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */ | |
58fe2f10 | 138 | |
d4e8164f | 139 | uint8_t *tc_ptr; /* pointer to the translated code */ |
4390df51 | 140 | /* next matching tb for physical address. */ |
5fafdf24 | 141 | struct TranslationBlock *phys_hash_next; |
4390df51 FB |
142 | /* first and second physical page containing code. The lower bit |
143 | of the pointer tells the index in page_next[] */ | |
5fafdf24 | 144 | struct TranslationBlock *page_next[2]; |
41c1b1c9 | 145 | tb_page_addr_t page_addr[2]; |
4390df51 | 146 | |
d4e8164f FB |
147 | /* the following data are used to directly call another TB from |
148 | the code of this one. */ | |
149 | uint16_t tb_next_offset[2]; /* offset of original jump target */ | |
150 | #ifdef USE_DIRECT_JUMP | |
efc0a514 | 151 | uint16_t tb_jmp_offset[2]; /* offset of jump instruction */ |
d4e8164f | 152 | #else |
57fec1fe | 153 | unsigned long tb_next[2]; /* address of jump generated code */ |
d4e8164f FB |
154 | #endif |
155 | /* list of TBs jumping to this one. This is a circular list using | |
156 | the two least significant bits of the pointers to tell what is | |
157 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = | |
158 | jmp_first */ | |
5fafdf24 | 159 | struct TranslationBlock *jmp_next[2]; |
d4e8164f | 160 | struct TranslationBlock *jmp_first; |
2e70f6ef PB |
161 | uint32_t icount; |
162 | }; | |
d4e8164f | 163 | |
b362e5e0 PB |
164 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
165 | { | |
166 | target_ulong tmp; | |
167 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
b5e19d4c | 168 | return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK; |
b362e5e0 PB |
169 | } |
170 | ||
8a40a180 | 171 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
d4e8164f | 172 | { |
b362e5e0 PB |
173 | target_ulong tmp; |
174 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
b5e19d4c EI |
175 | return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK) |
176 | | (tmp & TB_JMP_ADDR_MASK)); | |
d4e8164f FB |
177 | } |
178 | ||
41c1b1c9 | 179 | static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc) |
4390df51 | 180 | { |
f96a3834 | 181 | return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1); |
4390df51 FB |
182 | } |
183 | ||
2e70f6ef | 184 | void tb_free(TranslationBlock *tb); |
0124311e | 185 | void tb_flush(CPUState *env); |
41c1b1c9 PB |
186 | void tb_link_page(TranslationBlock *tb, |
187 | tb_page_addr_t phys_pc, tb_page_addr_t phys_page2); | |
188 | void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr); | |
d4e8164f | 189 | |
4390df51 | 190 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
d4e8164f | 191 | |
4390df51 FB |
192 | #if defined(USE_DIRECT_JUMP) |
193 | ||
7316329a SW |
194 | #if defined(CONFIG_TCG_INTERPRETER) |
195 | static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr) | |
196 | { | |
197 | /* patch the branch destination */ | |
198 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
199 | /* no need to flush icache explicitly */ | |
200 | } | |
201 | #elif defined(_ARCH_PPC) | |
64b85a8f | 202 | void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr); |
810260a8 | 203 | #define tb_set_jmp_target1 ppc_tb_set_jmp_target |
57fec1fe | 204 | #elif defined(__i386__) || defined(__x86_64__) |
4390df51 FB |
205 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
206 | { | |
207 | /* patch the branch destination */ | |
208 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
1235fc06 | 209 | /* no need to flush icache explicitly */ |
4390df51 | 210 | } |
811d4cf4 AZ |
211 | #elif defined(__arm__) |
212 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) | |
213 | { | |
4a1e19ae | 214 | #if !QEMU_GNUC_PREREQ(4, 1) |
811d4cf4 AZ |
215 | register unsigned long _beg __asm ("a1"); |
216 | register unsigned long _end __asm ("a2"); | |
217 | register unsigned long _flg __asm ("a3"); | |
3233f0d4 | 218 | #endif |
811d4cf4 AZ |
219 | |
220 | /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */ | |
87b78ad1 LD |
221 | *(uint32_t *)jmp_addr = |
222 | (*(uint32_t *)jmp_addr & ~0xffffff) | |
223 | | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff); | |
811d4cf4 | 224 | |
3233f0d4 | 225 | #if QEMU_GNUC_PREREQ(4, 1) |
4a1e19ae | 226 | __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4); |
3233f0d4 | 227 | #else |
811d4cf4 AZ |
228 | /* flush icache */ |
229 | _beg = jmp_addr; | |
230 | _end = jmp_addr + 4; | |
231 | _flg = 0; | |
232 | __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg)); | |
3233f0d4 | 233 | #endif |
811d4cf4 | 234 | } |
7316329a SW |
235 | #else |
236 | #error tb_set_jmp_target1 is missing | |
4390df51 | 237 | #endif |
d4e8164f | 238 | |
5fafdf24 | 239 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
4cbb86e1 FB |
240 | int n, unsigned long addr) |
241 | { | |
242 | unsigned long offset; | |
243 | ||
244 | offset = tb->tb_jmp_offset[n]; | |
245 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
4cbb86e1 FB |
246 | } |
247 | ||
d4e8164f FB |
248 | #else |
249 | ||
250 | /* set the jump target */ | |
5fafdf24 | 251 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
d4e8164f FB |
252 | int n, unsigned long addr) |
253 | { | |
95f7652d | 254 | tb->tb_next[n] = addr; |
d4e8164f FB |
255 | } |
256 | ||
257 | #endif | |
258 | ||
5fafdf24 | 259 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
d4e8164f FB |
260 | TranslationBlock *tb_next) |
261 | { | |
cf25629d FB |
262 | /* NOTE: this test is only needed for thread safety */ |
263 | if (!tb->jmp_next[n]) { | |
264 | /* patch the native jump address */ | |
265 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); | |
3b46e624 | 266 | |
cf25629d FB |
267 | /* add in TB jmp circular list */ |
268 | tb->jmp_next[n] = tb_next->jmp_first; | |
269 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); | |
270 | } | |
d4e8164f FB |
271 | } |
272 | ||
a513fe19 FB |
273 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
274 | ||
d5975363 | 275 | #include "qemu-lock.h" |
d4e8164f | 276 | |
c227f099 | 277 | extern spinlock_t tb_lock; |
d4e8164f | 278 | |
36bdbe54 | 279 | extern int tb_invalidated_flag; |
6e59c1db | 280 | |
3917149d BS |
281 | /* The return address may point to the start of the next instruction. |
282 | Subtracting one gets us the call instruction itself. */ | |
7316329a SW |
283 | #if defined(CONFIG_TCG_INTERPRETER) |
284 | /* Alpha and SH4 user mode emulations and Softmmu call GETPC(). | |
285 | For all others, GETPC remains undefined (which makes TCI a little faster. */ | |
286 | # if defined(CONFIG_SOFTMMU) || defined(TARGET_ALPHA) || defined(TARGET_SH4) | |
287 | extern void *tci_tb_ptr; | |
288 | # define GETPC() tci_tb_ptr | |
289 | # endif | |
290 | #elif defined(__s390__) && !defined(__s390x__) | |
3917149d BS |
291 | # define GETPC() ((void*)(((unsigned long)__builtin_return_address(0) & 0x7fffffffUL) - 1)) |
292 | #elif defined(__arm__) | |
293 | /* Thumb return addresses have the low bit set, so we need to subtract two. | |
294 | This is still safe in ARM mode because instructions are 4 bytes. */ | |
295 | # define GETPC() ((void *)((unsigned long)__builtin_return_address(0) - 2)) | |
296 | #else | |
297 | # define GETPC() ((void *)((unsigned long)__builtin_return_address(0) - 1)) | |
298 | #endif | |
299 | ||
e95c8d51 | 300 | #if !defined(CONFIG_USER_ONLY) |
6e59c1db | 301 | |
37ec01d4 AK |
302 | struct MemoryRegion *iotlb_to_region(target_phys_addr_t index); |
303 | uint64_t io_mem_read(struct MemoryRegion *mr, target_phys_addr_t addr, | |
304 | unsigned size); | |
305 | void io_mem_write(struct MemoryRegion *mr, target_phys_addr_t addr, | |
306 | uint64_t value, unsigned size); | |
b3755a91 | 307 | |
bccd9ec5 | 308 | void tlb_fill(CPUState *env1, target_ulong addr, int is_write, int mmu_idx, |
6e59c1db FB |
309 | void *retaddr); |
310 | ||
79383c9c BS |
311 | #include "softmmu_defs.h" |
312 | ||
6ebbf390 | 313 | #define ACCESS_TYPE (NB_MMU_MODES + 1) |
6e59c1db FB |
314 | #define MEMSUFFIX _code |
315 | #define env cpu_single_env | |
316 | ||
317 | #define DATA_SIZE 1 | |
318 | #include "softmmu_header.h" | |
319 | ||
320 | #define DATA_SIZE 2 | |
321 | #include "softmmu_header.h" | |
322 | ||
323 | #define DATA_SIZE 4 | |
324 | #include "softmmu_header.h" | |
325 | ||
c27004ec FB |
326 | #define DATA_SIZE 8 |
327 | #include "softmmu_header.h" | |
328 | ||
6e59c1db FB |
329 | #undef ACCESS_TYPE |
330 | #undef MEMSUFFIX | |
331 | #undef env | |
332 | ||
333 | #endif | |
4390df51 FB |
334 | |
335 | #if defined(CONFIG_USER_ONLY) | |
41c1b1c9 | 336 | static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr) |
4390df51 FB |
337 | { |
338 | return addr; | |
339 | } | |
340 | #else | |
d39e8222 | 341 | tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr); |
4390df51 | 342 | #endif |
9df217a3 | 343 | |
dde2367e AL |
344 | typedef void (CPUDebugExcpHandler)(CPUState *env); |
345 | ||
346 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler); | |
1b530a6d AJ |
347 | |
348 | /* vl.c */ | |
349 | extern int singlestep; | |
350 | ||
1a28cac3 MT |
351 | /* cpu-exec.c */ |
352 | extern volatile sig_atomic_t exit_request; | |
353 | ||
946fb27c PB |
354 | /* Deterministic execution requires that IO only be performed on the last |
355 | instruction of a TB so that interrupts take effect immediately. */ | |
356 | static inline int can_do_io(CPUState *env) | |
357 | { | |
358 | if (!use_icount) { | |
359 | return 1; | |
360 | } | |
361 | /* If not executing code then assume we are ok. */ | |
362 | if (!env->current_tb) { | |
363 | return 1; | |
364 | } | |
365 | return env->can_do_io != 0; | |
366 | } | |
367 | ||
875cdcf6 | 368 | #endif |