]>
Commit | Line | Data |
---|---|---|
8289b279 BS |
1 | /* |
2 | * Tiny Code Generator for QEMU | |
3 | * | |
4 | * Copyright (c) 2008 Fabrice Bellard | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
cb9c377f | 24 | #ifndef TCG_TARGET_SPARC |
8289b279 BS |
25 | #define TCG_TARGET_SPARC 1 |
26 | ||
34b1a49c | 27 | #define TCG_TARGET_REG_BITS 64 |
78cd7b83 | 28 | |
abce5964 | 29 | #define TCG_TARGET_INSN_UNIT_SIZE 4 |
8289b279 BS |
30 | #define TCG_TARGET_NB_REGS 32 |
31 | ||
771142c2 | 32 | typedef enum { |
8289b279 BS |
33 | TCG_REG_G0 = 0, |
34 | TCG_REG_G1, | |
35 | TCG_REG_G2, | |
36 | TCG_REG_G3, | |
37 | TCG_REG_G4, | |
38 | TCG_REG_G5, | |
39 | TCG_REG_G6, | |
40 | TCG_REG_G7, | |
41 | TCG_REG_O0, | |
42 | TCG_REG_O1, | |
43 | TCG_REG_O2, | |
44 | TCG_REG_O3, | |
45 | TCG_REG_O4, | |
46 | TCG_REG_O5, | |
47 | TCG_REG_O6, | |
48 | TCG_REG_O7, | |
49 | TCG_REG_L0, | |
50 | TCG_REG_L1, | |
51 | TCG_REG_L2, | |
52 | TCG_REG_L3, | |
53 | TCG_REG_L4, | |
54 | TCG_REG_L5, | |
55 | TCG_REG_L6, | |
56 | TCG_REG_L7, | |
57 | TCG_REG_I0, | |
58 | TCG_REG_I1, | |
59 | TCG_REG_I2, | |
60 | TCG_REG_I3, | |
61 | TCG_REG_I4, | |
62 | TCG_REG_I5, | |
63 | TCG_REG_I6, | |
64 | TCG_REG_I7, | |
771142c2 | 65 | } TCGReg; |
8289b279 | 66 | |
89269f6c RH |
67 | #define TCG_CT_CONST_S11 0x100 |
68 | #define TCG_CT_CONST_S13 0x200 | |
69 | #define TCG_CT_CONST_ZERO 0x400 | |
8289b279 BS |
70 | |
71 | /* used for function call generation */ | |
4c3204cb | 72 | #define TCG_REG_CALL_STACK TCG_REG_O6 |
9b9c37c3 | 73 | |
34b1a49c | 74 | #ifdef __arch64__ |
4c3204cb RH |
75 | #define TCG_TARGET_STACK_BIAS 2047 |
76 | #define TCG_TARGET_STACK_ALIGN 16 | |
77 | #define TCG_TARGET_CALL_STACK_OFFSET (128 + 6*8 + TCG_TARGET_STACK_BIAS) | |
b3db8758 | 78 | #else |
4c3204cb RH |
79 | #define TCG_TARGET_STACK_BIAS 0 |
80 | #define TCG_TARGET_STACK_ALIGN 8 | |
81 | #define TCG_TARGET_CALL_STACK_OFFSET (64 + 4 + 6*4) | |
b3db8758 BS |
82 | #endif |
83 | ||
34b1a49c | 84 | #ifdef __arch64__ |
2bece2c8 RH |
85 | #define TCG_TARGET_EXTEND_ARGS 1 |
86 | #endif | |
87 | ||
90379ca8 RH |
88 | #if defined(__VIS__) && __VIS__ >= 0x300 |
89 | #define use_vis3_instructions 1 | |
90 | #else | |
91 | extern bool use_vis3_instructions; | |
92 | #endif | |
93 | ||
8289b279 | 94 | /* optional instructions */ |
25c4d9cc | 95 | #define TCG_TARGET_HAS_div_i32 1 |
5f9eb025 | 96 | #define TCG_TARGET_HAS_rem_i32 0 |
25c4d9cc RH |
97 | #define TCG_TARGET_HAS_rot_i32 0 |
98 | #define TCG_TARGET_HAS_ext8s_i32 0 | |
99 | #define TCG_TARGET_HAS_ext16s_i32 0 | |
100 | #define TCG_TARGET_HAS_ext8u_i32 0 | |
101 | #define TCG_TARGET_HAS_ext16u_i32 0 | |
102 | #define TCG_TARGET_HAS_bswap16_i32 0 | |
103 | #define TCG_TARGET_HAS_bswap32_i32 0 | |
104 | #define TCG_TARGET_HAS_neg_i32 1 | |
105 | #define TCG_TARGET_HAS_not_i32 1 | |
106 | #define TCG_TARGET_HAS_andc_i32 1 | |
107 | #define TCG_TARGET_HAS_orc_i32 1 | |
108 | #define TCG_TARGET_HAS_eqv_i32 0 | |
109 | #define TCG_TARGET_HAS_nand_i32 0 | |
110 | #define TCG_TARGET_HAS_nor_i32 0 | |
111 | #define TCG_TARGET_HAS_deposit_i32 0 | |
ded37f0d | 112 | #define TCG_TARGET_HAS_movcond_i32 1 |
803d805b RH |
113 | #define TCG_TARGET_HAS_add2_i32 1 |
114 | #define TCG_TARGET_HAS_sub2_i32 1 | |
115 | #define TCG_TARGET_HAS_mulu2_i32 1 | |
f4c16661 | 116 | #define TCG_TARGET_HAS_muls2_i32 1 |
03271524 RH |
117 | #define TCG_TARGET_HAS_muluh_i32 0 |
118 | #define TCG_TARGET_HAS_mulsh_i32 0 | |
4b5a85c1 | 119 | |
a24fba93 | 120 | #define TCG_TARGET_HAS_trunc_shr_i32 1 |
25c4d9cc | 121 | #define TCG_TARGET_HAS_div_i64 1 |
5f9eb025 | 122 | #define TCG_TARGET_HAS_rem_i64 0 |
25c4d9cc RH |
123 | #define TCG_TARGET_HAS_rot_i64 0 |
124 | #define TCG_TARGET_HAS_ext8s_i64 0 | |
125 | #define TCG_TARGET_HAS_ext16s_i64 0 | |
126 | #define TCG_TARGET_HAS_ext32s_i64 1 | |
127 | #define TCG_TARGET_HAS_ext8u_i64 0 | |
128 | #define TCG_TARGET_HAS_ext16u_i64 0 | |
129 | #define TCG_TARGET_HAS_ext32u_i64 1 | |
130 | #define TCG_TARGET_HAS_bswap16_i64 0 | |
131 | #define TCG_TARGET_HAS_bswap32_i64 0 | |
132 | #define TCG_TARGET_HAS_bswap64_i64 0 | |
133 | #define TCG_TARGET_HAS_neg_i64 1 | |
134 | #define TCG_TARGET_HAS_not_i64 1 | |
135 | #define TCG_TARGET_HAS_andc_i64 1 | |
136 | #define TCG_TARGET_HAS_orc_i64 1 | |
137 | #define TCG_TARGET_HAS_eqv_i64 0 | |
138 | #define TCG_TARGET_HAS_nand_i64 0 | |
139 | #define TCG_TARGET_HAS_nor_i64 0 | |
140 | #define TCG_TARGET_HAS_deposit_i64 0 | |
ded37f0d | 141 | #define TCG_TARGET_HAS_movcond_i64 1 |
609ac1e1 RH |
142 | #define TCG_TARGET_HAS_add2_i64 1 |
143 | #define TCG_TARGET_HAS_sub2_i64 1 | |
d7156f7c | 144 | #define TCG_TARGET_HAS_mulu2_i64 0 |
4d3203fd | 145 | #define TCG_TARGET_HAS_muls2_i64 0 |
de8301e5 | 146 | #define TCG_TARGET_HAS_muluh_i64 use_vis3_instructions |
03271524 | 147 | #define TCG_TARGET_HAS_mulsh_i64 0 |
cc6dfecf | 148 | |
0c554161 | 149 | #define TCG_AREG0 TCG_REG_I0 |
8289b279 | 150 | |
b93949ef | 151 | static inline void flush_icache_range(uintptr_t start, uintptr_t stop) |
8289b279 | 152 | { |
b93949ef | 153 | uintptr_t p; |
387e4176 | 154 | for (p = start & -8; p < ((stop + 7) & -8); p += 8) { |
8289b279 | 155 | __asm__ __volatile__("flush\t%0" : : "r" (p)); |
b93949ef | 156 | } |
8289b279 | 157 | } |
cb9c377f PB |
158 | |
159 | #endif |