]>
Commit | Line | Data |
---|---|---|
3475187d | 1 | /* |
c7ba218d | 2 | * QEMU Sun4u/Sun4v System Emulator |
5fafdf24 | 3 | * |
3475187d | 4 | * Copyright (c) 2005 Fabrice Bellard |
5fafdf24 | 5 | * |
3475187d FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pci.h" | |
18e08a55 | 26 | #include "apb_pci.h" |
87ecb68b PB |
27 | #include "pc.h" |
28 | #include "nvram.h" | |
29 | #include "fdc.h" | |
30 | #include "net.h" | |
31 | #include "qemu-timer.h" | |
32 | #include "sysemu.h" | |
33 | #include "boards.h" | |
d2c63fc1 | 34 | #include "firmware_abi.h" |
3cce6243 | 35 | #include "fw_cfg.h" |
1baffa46 | 36 | #include "sysbus.h" |
977e1244 | 37 | #include "ide.h" |
ca20cf32 BS |
38 | #include "loader.h" |
39 | #include "elf.h" | |
2446333c | 40 | #include "blockdev.h" |
39186d8a | 41 | #include "exec-memory.h" |
3475187d | 42 | |
9d926598 | 43 | //#define DEBUG_IRQ |
b430a225 | 44 | //#define DEBUG_EBUS |
8f4efc55 | 45 | //#define DEBUG_TIMER |
9d926598 BS |
46 | |
47 | #ifdef DEBUG_IRQ | |
b430a225 | 48 | #define CPUIRQ_DPRINTF(fmt, ...) \ |
001faf32 | 49 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) |
9d926598 | 50 | #else |
b430a225 BS |
51 | #define CPUIRQ_DPRINTF(fmt, ...) |
52 | #endif | |
53 | ||
54 | #ifdef DEBUG_EBUS | |
55 | #define EBUS_DPRINTF(fmt, ...) \ | |
56 | do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) | |
57 | #else | |
58 | #define EBUS_DPRINTF(fmt, ...) | |
9d926598 BS |
59 | #endif |
60 | ||
8f4efc55 IK |
61 | #ifdef DEBUG_TIMER |
62 | #define TIMER_DPRINTF(fmt, ...) \ | |
63 | do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0) | |
64 | #else | |
65 | #define TIMER_DPRINTF(fmt, ...) | |
66 | #endif | |
67 | ||
83469015 FB |
68 | #define KERNEL_LOAD_ADDR 0x00404000 |
69 | #define CMDLINE_ADDR 0x003ff000 | |
70 | #define INITRD_LOAD_ADDR 0x00300000 | |
ac2e9d66 | 71 | #define PROM_SIZE_MAX (4 * 1024 * 1024) |
f930d07e | 72 | #define PROM_VADDR 0x000ffd00000ULL |
83469015 | 73 | #define APB_SPECIAL_BASE 0x1fe00000000ULL |
f930d07e | 74 | #define APB_MEM_BASE 0x1ff00000000ULL |
d63baf92 | 75 | #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) |
f930d07e | 76 | #define PROM_FILENAME "openbios-sparc64" |
83469015 | 77 | #define NVRAM_SIZE 0x2000 |
e4bcb14c | 78 | #define MAX_IDE_BUS 2 |
3cce6243 | 79 | #define BIOS_CFG_IOPORT 0x510 |
7589690c BS |
80 | #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) |
81 | #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) | |
82 | #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) | |
3475187d | 83 | |
361dea40 | 84 | #define IVEC_MAX 0x30 |
9d926598 | 85 | |
8fa211e8 BS |
86 | #define TICK_MAX 0x7fffffffffffffffULL |
87 | ||
c7ba218d BS |
88 | struct hwdef { |
89 | const char * const default_cpu_model; | |
905fdcb5 | 90 | uint16_t machine_id; |
e87231d4 BS |
91 | uint64_t prom_addr; |
92 | uint64_t console_serial_base; | |
c7ba218d BS |
93 | }; |
94 | ||
c5e6fb7e AK |
95 | typedef struct EbusState { |
96 | PCIDevice pci_dev; | |
97 | MemoryRegion bar0; | |
98 | MemoryRegion bar1; | |
99 | } EbusState; | |
100 | ||
3475187d FB |
101 | int DMA_get_channel_mode (int nchan) |
102 | { | |
103 | return 0; | |
104 | } | |
105 | int DMA_read_memory (int nchan, void *buf, int pos, int size) | |
106 | { | |
107 | return 0; | |
108 | } | |
109 | int DMA_write_memory (int nchan, void *buf, int pos, int size) | |
110 | { | |
111 | return 0; | |
112 | } | |
113 | void DMA_hold_DREQ (int nchan) {} | |
114 | void DMA_release_DREQ (int nchan) {} | |
115 | void DMA_schedule(int nchan) {} | |
4556bd8b BS |
116 | |
117 | void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit) | |
118 | { | |
119 | } | |
120 | ||
3475187d FB |
121 | void DMA_register_channel (int nchan, |
122 | DMA_transfer_handler transfer_handler, | |
123 | void *opaque) | |
124 | { | |
125 | } | |
126 | ||
513f789f | 127 | static int fw_cfg_boot_set(void *opaque, const char *boot_device) |
81864572 | 128 | { |
513f789f | 129 | fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
81864572 BS |
130 | return 0; |
131 | } | |
132 | ||
43a34704 BS |
133 | static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size, |
134 | const char *arch, ram_addr_t RAM_size, | |
135 | const char *boot_devices, | |
136 | uint32_t kernel_image, uint32_t kernel_size, | |
137 | const char *cmdline, | |
138 | uint32_t initrd_image, uint32_t initrd_size, | |
139 | uint32_t NVRAM_image, | |
140 | int width, int height, int depth, | |
141 | const uint8_t *macaddr) | |
83469015 | 142 | { |
66508601 BS |
143 | unsigned int i; |
144 | uint32_t start, end; | |
d2c63fc1 | 145 | uint8_t image[0x1ff0]; |
d2c63fc1 BS |
146 | struct OpenBIOS_nvpart_v1 *part_header; |
147 | ||
148 | memset(image, '\0', sizeof(image)); | |
149 | ||
513f789f | 150 | start = 0; |
83469015 | 151 | |
66508601 BS |
152 | // OpenBIOS nvram variables |
153 | // Variable partition | |
d2c63fc1 BS |
154 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
155 | part_header->signature = OPENBIOS_PART_SYSTEM; | |
363a37d5 | 156 | pstrcpy(part_header->name, sizeof(part_header->name), "system"); |
66508601 | 157 | |
d2c63fc1 | 158 | end = start + sizeof(struct OpenBIOS_nvpart_v1); |
66508601 | 159 | for (i = 0; i < nb_prom_envs; i++) |
d2c63fc1 BS |
160 | end = OpenBIOS_set_var(image, end, prom_envs[i]); |
161 | ||
162 | // End marker | |
163 | image[end++] = '\0'; | |
66508601 | 164 | |
66508601 | 165 | end = start + ((end - start + 15) & ~15); |
d2c63fc1 | 166 | OpenBIOS_finish_partition(part_header, end - start); |
66508601 BS |
167 | |
168 | // free partition | |
169 | start = end; | |
d2c63fc1 BS |
170 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
171 | part_header->signature = OPENBIOS_PART_FREE; | |
363a37d5 | 172 | pstrcpy(part_header->name, sizeof(part_header->name), "free"); |
66508601 BS |
173 | |
174 | end = 0x1fd0; | |
d2c63fc1 BS |
175 | OpenBIOS_finish_partition(part_header, end - start); |
176 | ||
0d31cb99 BS |
177 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); |
178 | ||
d2c63fc1 BS |
179 | for (i = 0; i < sizeof(image); i++) |
180 | m48t59_write(nvram, i, image[i]); | |
66508601 | 181 | |
83469015 | 182 | return 0; |
3475187d | 183 | } |
636aa70a BS |
184 | static unsigned long sun4u_load_kernel(const char *kernel_filename, |
185 | const char *initrd_filename, | |
c227f099 | 186 | ram_addr_t RAM_size, long *initrd_size) |
636aa70a BS |
187 | { |
188 | int linux_boot; | |
189 | unsigned int i; | |
190 | long kernel_size; | |
6908d9ce | 191 | uint8_t *ptr; |
636aa70a BS |
192 | |
193 | linux_boot = (kernel_filename != NULL); | |
194 | ||
195 | kernel_size = 0; | |
196 | if (linux_boot) { | |
ca20cf32 BS |
197 | int bswap_needed; |
198 | ||
199 | #ifdef BSWAP_NEEDED | |
200 | bswap_needed = 1; | |
201 | #else | |
202 | bswap_needed = 0; | |
203 | #endif | |
409dbce5 AJ |
204 | kernel_size = load_elf(kernel_filename, NULL, NULL, NULL, |
205 | NULL, NULL, 1, ELF_MACHINE, 0); | |
636aa70a BS |
206 | if (kernel_size < 0) |
207 | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, | |
ca20cf32 BS |
208 | RAM_size - KERNEL_LOAD_ADDR, bswap_needed, |
209 | TARGET_PAGE_SIZE); | |
636aa70a BS |
210 | if (kernel_size < 0) |
211 | kernel_size = load_image_targphys(kernel_filename, | |
212 | KERNEL_LOAD_ADDR, | |
213 | RAM_size - KERNEL_LOAD_ADDR); | |
214 | if (kernel_size < 0) { | |
215 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
216 | kernel_filename); | |
217 | exit(1); | |
218 | } | |
219 | ||
220 | /* load initrd */ | |
221 | *initrd_size = 0; | |
222 | if (initrd_filename) { | |
223 | *initrd_size = load_image_targphys(initrd_filename, | |
224 | INITRD_LOAD_ADDR, | |
225 | RAM_size - INITRD_LOAD_ADDR); | |
226 | if (*initrd_size < 0) { | |
227 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
228 | initrd_filename); | |
229 | exit(1); | |
230 | } | |
231 | } | |
232 | if (*initrd_size > 0) { | |
233 | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { | |
6908d9ce BS |
234 | ptr = rom_ptr(KERNEL_LOAD_ADDR + i); |
235 | if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ | |
236 | stl_p(ptr + 24, INITRD_LOAD_ADDR + KERNEL_LOAD_ADDR - 0x4000); | |
237 | stl_p(ptr + 28, *initrd_size); | |
636aa70a BS |
238 | break; |
239 | } | |
240 | } | |
241 | } | |
242 | } | |
243 | return kernel_size; | |
244 | } | |
3475187d | 245 | |
98cec4a2 | 246 | void cpu_check_irqs(CPUSPARCState *env) |
9d926598 | 247 | { |
d532b26c IK |
248 | uint32_t pil = env->pil_in | |
249 | (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER)); | |
250 | ||
a7be9bad AT |
251 | /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */ |
252 | if (env->ivec_status & 0x20) { | |
253 | return; | |
254 | } | |
d532b26c IK |
255 | /* check if TM or SM in SOFTINT are set |
256 | setting these also causes interrupt 14 */ | |
257 | if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) { | |
258 | pil |= 1 << 14; | |
259 | } | |
260 | ||
9f94778c AT |
261 | /* The bit corresponding to psrpil is (1<< psrpil), the next bit |
262 | is (2 << psrpil). */ | |
263 | if (pil < (2 << env->psrpil)){ | |
d532b26c IK |
264 | if (env->interrupt_request & CPU_INTERRUPT_HARD) { |
265 | CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n", | |
266 | env->interrupt_index); | |
267 | env->interrupt_index = 0; | |
268 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
269 | } | |
270 | return; | |
271 | } | |
272 | ||
273 | if (cpu_interrupts_enabled(env)) { | |
9d926598 | 274 | |
9d926598 BS |
275 | unsigned int i; |
276 | ||
d532b26c | 277 | for (i = 15; i > env->psrpil; i--) { |
9d926598 BS |
278 | if (pil & (1 << i)) { |
279 | int old_interrupt = env->interrupt_index; | |
d532b26c IK |
280 | int new_interrupt = TT_EXTINT | i; |
281 | ||
a7be9bad AT |
282 | if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt |
283 | && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) { | |
d532b26c IK |
284 | CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d " |
285 | "current %x >= pending %x\n", | |
286 | env->tl, cpu_tsptr(env)->tt, new_interrupt); | |
287 | } else if (old_interrupt != new_interrupt) { | |
288 | env->interrupt_index = new_interrupt; | |
289 | CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i, | |
290 | old_interrupt, new_interrupt); | |
9d926598 BS |
291 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
292 | } | |
293 | break; | |
294 | } | |
295 | } | |
9f94778c | 296 | } else if (env->interrupt_request & CPU_INTERRUPT_HARD) { |
d532b26c IK |
297 | CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x " |
298 | "current interrupt %x\n", | |
299 | pil, env->pil_in, env->softint, env->interrupt_index); | |
9f94778c AT |
300 | env->interrupt_index = 0; |
301 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
9d926598 BS |
302 | } |
303 | } | |
304 | ||
98cec4a2 | 305 | static void cpu_kick_irq(CPUSPARCState *env) |
8f4efc55 IK |
306 | { |
307 | env->halted = 0; | |
308 | cpu_check_irqs(env); | |
94ad5b00 | 309 | qemu_cpu_kick(env); |
8f4efc55 IK |
310 | } |
311 | ||
361dea40 | 312 | static void cpu_set_ivec_irq(void *opaque, int irq, int level) |
9d926598 | 313 | { |
98cec4a2 | 314 | CPUSPARCState *env = opaque; |
9d926598 BS |
315 | |
316 | if (level) { | |
23cf96e1 AT |
317 | if (!(env->ivec_status & 0x20)) { |
318 | CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq); | |
319 | env->halted = 0; | |
320 | env->interrupt_index = TT_IVEC; | |
321 | env->ivec_status |= 0x20; | |
322 | env->ivec_data[0] = (0x1f << 6) | irq; | |
323 | env->ivec_data[1] = 0; | |
324 | env->ivec_data[2] = 0; | |
325 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
326 | } | |
327 | } else { | |
328 | if (env->ivec_status & 0x20) { | |
329 | CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq); | |
330 | env->ivec_status &= ~0x20; | |
331 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
332 | } | |
9d926598 BS |
333 | } |
334 | } | |
335 | ||
e87231d4 | 336 | typedef struct ResetData { |
98cec4a2 | 337 | CPUSPARCState *env; |
44a99354 | 338 | uint64_t prom_addr; |
e87231d4 BS |
339 | } ResetData; |
340 | ||
8f4efc55 IK |
341 | void cpu_put_timer(QEMUFile *f, CPUTimer *s) |
342 | { | |
343 | qemu_put_be32s(f, &s->frequency); | |
344 | qemu_put_be32s(f, &s->disabled); | |
345 | qemu_put_be64s(f, &s->disabled_mask); | |
346 | qemu_put_sbe64s(f, &s->clock_offset); | |
347 | ||
348 | qemu_put_timer(f, s->qtimer); | |
349 | } | |
350 | ||
351 | void cpu_get_timer(QEMUFile *f, CPUTimer *s) | |
352 | { | |
353 | qemu_get_be32s(f, &s->frequency); | |
354 | qemu_get_be32s(f, &s->disabled); | |
355 | qemu_get_be64s(f, &s->disabled_mask); | |
356 | qemu_get_sbe64s(f, &s->clock_offset); | |
357 | ||
358 | qemu_get_timer(f, s->qtimer); | |
359 | } | |
360 | ||
98cec4a2 | 361 | static CPUTimer* cpu_timer_create(const char* name, CPUSPARCState *env, |
8f4efc55 IK |
362 | QEMUBHFunc *cb, uint32_t frequency, |
363 | uint64_t disabled_mask) | |
364 | { | |
7267c094 | 365 | CPUTimer *timer = g_malloc0(sizeof (CPUTimer)); |
8f4efc55 IK |
366 | |
367 | timer->name = name; | |
368 | timer->frequency = frequency; | |
369 | timer->disabled_mask = disabled_mask; | |
370 | ||
371 | timer->disabled = 1; | |
74475455 | 372 | timer->clock_offset = qemu_get_clock_ns(vm_clock); |
8f4efc55 | 373 | |
74475455 | 374 | timer->qtimer = qemu_new_timer_ns(vm_clock, cb, env); |
8f4efc55 IK |
375 | |
376 | return timer; | |
377 | } | |
378 | ||
379 | static void cpu_timer_reset(CPUTimer *timer) | |
380 | { | |
381 | timer->disabled = 1; | |
74475455 | 382 | timer->clock_offset = qemu_get_clock_ns(vm_clock); |
8f4efc55 IK |
383 | |
384 | qemu_del_timer(timer->qtimer); | |
385 | } | |
386 | ||
c68ea704 FB |
387 | static void main_cpu_reset(void *opaque) |
388 | { | |
e87231d4 | 389 | ResetData *s = (ResetData *)opaque; |
98cec4a2 | 390 | CPUSPARCState *env = s->env; |
44a99354 | 391 | static unsigned int nr_resets; |
20c9f095 | 392 | |
1bba0dc9 | 393 | cpu_state_reset(env); |
8f4efc55 IK |
394 | |
395 | cpu_timer_reset(env->tick); | |
396 | cpu_timer_reset(env->stick); | |
397 | cpu_timer_reset(env->hstick); | |
398 | ||
e87231d4 BS |
399 | env->gregs[1] = 0; // Memory start |
400 | env->gregs[2] = ram_size; // Memory size | |
401 | env->gregs[3] = 0; // Machine description XXX | |
44a99354 BS |
402 | if (nr_resets++ == 0) { |
403 | /* Power on reset */ | |
404 | env->pc = s->prom_addr + 0x20ULL; | |
405 | } else { | |
406 | env->pc = s->prom_addr + 0x40ULL; | |
407 | } | |
e87231d4 | 408 | env->npc = env->pc + 4; |
20c9f095 BS |
409 | } |
410 | ||
22548760 | 411 | static void tick_irq(void *opaque) |
20c9f095 | 412 | { |
98cec4a2 | 413 | CPUSPARCState *env = opaque; |
20c9f095 | 414 | |
8f4efc55 IK |
415 | CPUTimer* timer = env->tick; |
416 | ||
417 | if (timer->disabled) { | |
418 | CPUIRQ_DPRINTF("tick_irq: softint disabled\n"); | |
419 | return; | |
420 | } else { | |
421 | CPUIRQ_DPRINTF("tick: fire\n"); | |
8fa211e8 | 422 | } |
8f4efc55 IK |
423 | |
424 | env->softint |= SOFTINT_TIMER; | |
425 | cpu_kick_irq(env); | |
20c9f095 BS |
426 | } |
427 | ||
22548760 | 428 | static void stick_irq(void *opaque) |
20c9f095 | 429 | { |
98cec4a2 | 430 | CPUSPARCState *env = opaque; |
20c9f095 | 431 | |
8f4efc55 IK |
432 | CPUTimer* timer = env->stick; |
433 | ||
434 | if (timer->disabled) { | |
435 | CPUIRQ_DPRINTF("stick_irq: softint disabled\n"); | |
436 | return; | |
437 | } else { | |
438 | CPUIRQ_DPRINTF("stick: fire\n"); | |
8fa211e8 | 439 | } |
8f4efc55 IK |
440 | |
441 | env->softint |= SOFTINT_STIMER; | |
442 | cpu_kick_irq(env); | |
20c9f095 BS |
443 | } |
444 | ||
22548760 | 445 | static void hstick_irq(void *opaque) |
20c9f095 | 446 | { |
98cec4a2 | 447 | CPUSPARCState *env = opaque; |
20c9f095 | 448 | |
8f4efc55 IK |
449 | CPUTimer* timer = env->hstick; |
450 | ||
451 | if (timer->disabled) { | |
452 | CPUIRQ_DPRINTF("hstick_irq: softint disabled\n"); | |
453 | return; | |
454 | } else { | |
455 | CPUIRQ_DPRINTF("hstick: fire\n"); | |
8fa211e8 | 456 | } |
8f4efc55 IK |
457 | |
458 | env->softint |= SOFTINT_STIMER; | |
459 | cpu_kick_irq(env); | |
460 | } | |
461 | ||
462 | static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency) | |
463 | { | |
464 | return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency); | |
465 | } | |
466 | ||
467 | static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency) | |
468 | { | |
469 | return muldiv64(timer_ticks, frequency, get_ticks_per_sec()); | |
c68ea704 FB |
470 | } |
471 | ||
8f4efc55 | 472 | void cpu_tick_set_count(CPUTimer *timer, uint64_t count) |
f4b1a842 | 473 | { |
8f4efc55 IK |
474 | uint64_t real_count = count & ~timer->disabled_mask; |
475 | uint64_t disabled_bit = count & timer->disabled_mask; | |
476 | ||
74475455 | 477 | int64_t vm_clock_offset = qemu_get_clock_ns(vm_clock) - |
8f4efc55 IK |
478 | cpu_to_timer_ticks(real_count, timer->frequency); |
479 | ||
480 | TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n", | |
481 | timer->name, real_count, | |
482 | timer->disabled?"disabled":"enabled", timer); | |
483 | ||
484 | timer->disabled = disabled_bit ? 1 : 0; | |
485 | timer->clock_offset = vm_clock_offset; | |
f4b1a842 BS |
486 | } |
487 | ||
8f4efc55 | 488 | uint64_t cpu_tick_get_count(CPUTimer *timer) |
f4b1a842 | 489 | { |
8f4efc55 | 490 | uint64_t real_count = timer_to_cpu_ticks( |
74475455 | 491 | qemu_get_clock_ns(vm_clock) - timer->clock_offset, |
8f4efc55 IK |
492 | timer->frequency); |
493 | ||
494 | TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n", | |
495 | timer->name, real_count, | |
496 | timer->disabled?"disabled":"enabled", timer); | |
497 | ||
498 | if (timer->disabled) | |
499 | real_count |= timer->disabled_mask; | |
500 | ||
501 | return real_count; | |
f4b1a842 BS |
502 | } |
503 | ||
8f4efc55 | 504 | void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit) |
f4b1a842 | 505 | { |
74475455 | 506 | int64_t now = qemu_get_clock_ns(vm_clock); |
8f4efc55 IK |
507 | |
508 | uint64_t real_limit = limit & ~timer->disabled_mask; | |
509 | timer->disabled = (limit & timer->disabled_mask) ? 1 : 0; | |
510 | ||
511 | int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) + | |
512 | timer->clock_offset; | |
513 | ||
514 | if (expires < now) { | |
515 | expires = now + 1; | |
516 | } | |
517 | ||
518 | TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p " | |
519 | "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n", | |
520 | timer->name, real_limit, | |
521 | timer->disabled?"disabled":"enabled", | |
522 | timer, limit, | |
523 | timer_to_cpu_ticks(now - timer->clock_offset, | |
524 | timer->frequency), | |
525 | timer_to_cpu_ticks(expires - now, timer->frequency)); | |
526 | ||
527 | if (!real_limit) { | |
528 | TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n", | |
529 | timer->name); | |
530 | qemu_del_timer(timer->qtimer); | |
531 | } else if (timer->disabled) { | |
532 | qemu_del_timer(timer->qtimer); | |
533 | } else { | |
534 | qemu_mod_timer(timer->qtimer, expires); | |
535 | } | |
f4b1a842 BS |
536 | } |
537 | ||
361dea40 | 538 | static void isa_irq_handler(void *opaque, int n, int level) |
1387fe4a | 539 | { |
361dea40 BS |
540 | static const int isa_irq_to_ivec[16] = { |
541 | [1] = 0x29, /* keyboard */ | |
542 | [4] = 0x2b, /* serial */ | |
543 | [6] = 0x27, /* floppy */ | |
544 | [7] = 0x22, /* parallel */ | |
545 | [12] = 0x2a, /* mouse */ | |
546 | }; | |
547 | qemu_irq *irqs = opaque; | |
548 | int ivec; | |
549 | ||
550 | assert(n < 16); | |
551 | ivec = isa_irq_to_ivec[n]; | |
552 | EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); | |
553 | if (ivec) { | |
554 | qemu_set_irq(irqs[ivec], level); | |
555 | } | |
1387fe4a BS |
556 | } |
557 | ||
c190ea07 | 558 | /* EBUS (Eight bit bus) bridge */ |
48a18b3c | 559 | static ISABus * |
361dea40 | 560 | pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs) |
c190ea07 | 561 | { |
1387fe4a | 562 | qemu_irq *isa_irq; |
ab953e28 | 563 | PCIDevice *pci_dev; |
48a18b3c | 564 | ISABus *isa_bus; |
1387fe4a | 565 | |
ab953e28 HP |
566 | pci_dev = pci_create_simple(bus, devfn, "ebus"); |
567 | isa_bus = DO_UPCAST(ISABus, qbus, | |
568 | qdev_get_child_bus(&pci_dev->qdev, "isa.0")); | |
361dea40 | 569 | isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); |
48a18b3c HP |
570 | isa_bus_irqs(isa_bus, isa_irq); |
571 | return isa_bus; | |
53e3c4f9 | 572 | } |
c190ea07 | 573 | |
81a322d4 | 574 | static int |
c5e6fb7e | 575 | pci_ebus_init1(PCIDevice *pci_dev) |
53e3c4f9 | 576 | { |
c5e6fb7e AK |
577 | EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); |
578 | ||
c2d0d012 | 579 | isa_bus_new(&pci_dev->qdev, pci_address_space_io(pci_dev)); |
c5e6fb7e AK |
580 | |
581 | pci_dev->config[0x04] = 0x06; // command = bus master, pci mem | |
582 | pci_dev->config[0x05] = 0x00; | |
583 | pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error | |
584 | pci_dev->config[0x07] = 0x03; // status = medium devsel | |
585 | pci_dev->config[0x09] = 0x00; // programming i/f | |
586 | pci_dev->config[0x0D] = 0x0a; // latency_timer | |
587 | ||
588 | isa_mmio_setup(&s->bar0, 0x1000000); | |
e824b2cc | 589 | pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); |
c5e6fb7e | 590 | isa_mmio_setup(&s->bar1, 0x800000); |
e824b2cc | 591 | pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1); |
81a322d4 | 592 | return 0; |
c190ea07 BS |
593 | } |
594 | ||
40021f08 AL |
595 | static void ebus_class_init(ObjectClass *klass, void *data) |
596 | { | |
597 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
598 | ||
599 | k->init = pci_ebus_init1; | |
600 | k->vendor_id = PCI_VENDOR_ID_SUN; | |
601 | k->device_id = PCI_DEVICE_ID_SUN_EBUS; | |
602 | k->revision = 0x01; | |
603 | k->class_id = PCI_CLASS_BRIDGE_OTHER; | |
604 | } | |
605 | ||
39bffca2 AL |
606 | static TypeInfo ebus_info = { |
607 | .name = "ebus", | |
608 | .parent = TYPE_PCI_DEVICE, | |
609 | .instance_size = sizeof(EbusState), | |
610 | .class_init = ebus_class_init, | |
53e3c4f9 BS |
611 | }; |
612 | ||
d4edce38 AK |
613 | typedef struct PROMState { |
614 | SysBusDevice busdev; | |
615 | MemoryRegion prom; | |
616 | } PROMState; | |
617 | ||
409dbce5 AJ |
618 | static uint64_t translate_prom_address(void *opaque, uint64_t addr) |
619 | { | |
620 | target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque; | |
621 | return addr + *base_addr - PROM_VADDR; | |
622 | } | |
623 | ||
1baffa46 | 624 | /* Boot PROM (OpenBIOS) */ |
c227f099 | 625 | static void prom_init(target_phys_addr_t addr, const char *bios_name) |
1baffa46 BS |
626 | { |
627 | DeviceState *dev; | |
628 | SysBusDevice *s; | |
629 | char *filename; | |
630 | int ret; | |
631 | ||
632 | dev = qdev_create(NULL, "openprom"); | |
e23a1b33 | 633 | qdev_init_nofail(dev); |
1baffa46 BS |
634 | s = sysbus_from_qdev(dev); |
635 | ||
636 | sysbus_mmio_map(s, 0, addr); | |
637 | ||
638 | /* load boot prom */ | |
639 | if (bios_name == NULL) { | |
640 | bios_name = PROM_FILENAME; | |
641 | } | |
642 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | |
643 | if (filename) { | |
409dbce5 AJ |
644 | ret = load_elf(filename, translate_prom_address, &addr, |
645 | NULL, NULL, NULL, 1, ELF_MACHINE, 0); | |
1baffa46 BS |
646 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
647 | ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); | |
648 | } | |
7267c094 | 649 | g_free(filename); |
1baffa46 BS |
650 | } else { |
651 | ret = -1; | |
652 | } | |
653 | if (ret < 0 || ret > PROM_SIZE_MAX) { | |
654 | fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); | |
655 | exit(1); | |
656 | } | |
657 | } | |
658 | ||
81a322d4 | 659 | static int prom_init1(SysBusDevice *dev) |
1baffa46 | 660 | { |
d4edce38 | 661 | PROMState *s = FROM_SYSBUS(PROMState, dev); |
1baffa46 | 662 | |
c5705a77 AK |
663 | memory_region_init_ram(&s->prom, "sun4u.prom", PROM_SIZE_MAX); |
664 | vmstate_register_ram_global(&s->prom); | |
d4edce38 | 665 | memory_region_set_readonly(&s->prom, true); |
750ecd44 | 666 | sysbus_init_mmio(dev, &s->prom); |
81a322d4 | 667 | return 0; |
1baffa46 BS |
668 | } |
669 | ||
999e12bb AL |
670 | static Property prom_properties[] = { |
671 | {/* end of property list */}, | |
672 | }; | |
673 | ||
674 | static void prom_class_init(ObjectClass *klass, void *data) | |
675 | { | |
39bffca2 | 676 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
677 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
678 | ||
679 | k->init = prom_init1; | |
39bffca2 | 680 | dc->props = prom_properties; |
999e12bb AL |
681 | } |
682 | ||
39bffca2 AL |
683 | static TypeInfo prom_info = { |
684 | .name = "openprom", | |
685 | .parent = TYPE_SYS_BUS_DEVICE, | |
686 | .instance_size = sizeof(PROMState), | |
687 | .class_init = prom_class_init, | |
1baffa46 BS |
688 | }; |
689 | ||
bda42033 BS |
690 | |
691 | typedef struct RamDevice | |
692 | { | |
693 | SysBusDevice busdev; | |
d4edce38 | 694 | MemoryRegion ram; |
04843626 | 695 | uint64_t size; |
bda42033 BS |
696 | } RamDevice; |
697 | ||
698 | /* System RAM */ | |
81a322d4 | 699 | static int ram_init1(SysBusDevice *dev) |
bda42033 | 700 | { |
bda42033 BS |
701 | RamDevice *d = FROM_SYSBUS(RamDevice, dev); |
702 | ||
c5705a77 AK |
703 | memory_region_init_ram(&d->ram, "sun4u.ram", d->size); |
704 | vmstate_register_ram_global(&d->ram); | |
750ecd44 | 705 | sysbus_init_mmio(dev, &d->ram); |
81a322d4 | 706 | return 0; |
bda42033 BS |
707 | } |
708 | ||
c227f099 | 709 | static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size) |
bda42033 BS |
710 | { |
711 | DeviceState *dev; | |
712 | SysBusDevice *s; | |
713 | RamDevice *d; | |
714 | ||
715 | /* allocate RAM */ | |
716 | dev = qdev_create(NULL, "memory"); | |
717 | s = sysbus_from_qdev(dev); | |
718 | ||
719 | d = FROM_SYSBUS(RamDevice, s); | |
720 | d->size = RAM_size; | |
e23a1b33 | 721 | qdev_init_nofail(dev); |
bda42033 BS |
722 | |
723 | sysbus_mmio_map(s, 0, addr); | |
724 | } | |
725 | ||
999e12bb AL |
726 | static Property ram_properties[] = { |
727 | DEFINE_PROP_UINT64("size", RamDevice, size, 0), | |
728 | DEFINE_PROP_END_OF_LIST(), | |
729 | }; | |
730 | ||
731 | static void ram_class_init(ObjectClass *klass, void *data) | |
732 | { | |
39bffca2 | 733 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
734 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
735 | ||
736 | k->init = ram_init1; | |
39bffca2 | 737 | dc->props = ram_properties; |
999e12bb AL |
738 | } |
739 | ||
39bffca2 AL |
740 | static TypeInfo ram_info = { |
741 | .name = "memory", | |
742 | .parent = TYPE_SYS_BUS_DEVICE, | |
743 | .instance_size = sizeof(RamDevice), | |
744 | .class_init = ram_class_init, | |
bda42033 BS |
745 | }; |
746 | ||
98cec4a2 | 747 | static CPUSPARCState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) |
3475187d | 748 | { |
98cec4a2 | 749 | CPUSPARCState *env; |
e87231d4 | 750 | ResetData *reset_info; |
3475187d | 751 | |
8f4efc55 IK |
752 | uint32_t tick_frequency = 100*1000000; |
753 | uint32_t stick_frequency = 100*1000000; | |
754 | uint32_t hstick_frequency = 100*1000000; | |
755 | ||
c7ba218d BS |
756 | if (!cpu_model) |
757 | cpu_model = hwdef->default_cpu_model; | |
aaed909a FB |
758 | env = cpu_init(cpu_model); |
759 | if (!env) { | |
62724a37 BS |
760 | fprintf(stderr, "Unable to find Sparc CPU definition\n"); |
761 | exit(1); | |
762 | } | |
20c9f095 | 763 | |
8f4efc55 IK |
764 | env->tick = cpu_timer_create("tick", env, tick_irq, |
765 | tick_frequency, TICK_NPT_MASK); | |
766 | ||
767 | env->stick = cpu_timer_create("stick", env, stick_irq, | |
768 | stick_frequency, TICK_INT_DIS); | |
20c9f095 | 769 | |
8f4efc55 IK |
770 | env->hstick = cpu_timer_create("hstick", env, hstick_irq, |
771 | hstick_frequency, TICK_INT_DIS); | |
e87231d4 | 772 | |
7267c094 | 773 | reset_info = g_malloc0(sizeof(ResetData)); |
e87231d4 | 774 | reset_info->env = env; |
44a99354 | 775 | reset_info->prom_addr = hwdef->prom_addr; |
a08d4367 | 776 | qemu_register_reset(main_cpu_reset, reset_info); |
c68ea704 | 777 | |
7b833f5b BS |
778 | return env; |
779 | } | |
780 | ||
38bc50f7 RH |
781 | static void sun4uv_init(MemoryRegion *address_space_mem, |
782 | ram_addr_t RAM_size, | |
7b833f5b BS |
783 | const char *boot_devices, |
784 | const char *kernel_filename, const char *kernel_cmdline, | |
785 | const char *initrd_filename, const char *cpu_model, | |
786 | const struct hwdef *hwdef) | |
787 | { | |
98cec4a2 | 788 | CPUSPARCState *env; |
43a34704 | 789 | M48t59State *nvram; |
7b833f5b BS |
790 | unsigned int i; |
791 | long initrd_size, kernel_size; | |
792 | PCIBus *pci_bus, *pci_bus2, *pci_bus3; | |
48a18b3c | 793 | ISABus *isa_bus; |
361dea40 | 794 | qemu_irq *ivec_irqs, *pbm_irqs; |
f455e98c | 795 | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
fd8014e1 | 796 | DriveInfo *fd[MAX_FD]; |
7b833f5b BS |
797 | void *fw_cfg; |
798 | ||
7b833f5b BS |
799 | /* init CPUs */ |
800 | env = cpu_devinit(cpu_model, hwdef); | |
801 | ||
bda42033 BS |
802 | /* set up devices */ |
803 | ram_init(0, RAM_size); | |
3475187d | 804 | |
1baffa46 | 805 | prom_init(hwdef->prom_addr, bios_name); |
3475187d | 806 | |
361dea40 BS |
807 | ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, env, IVEC_MAX); |
808 | pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2, | |
809 | &pci_bus3, &pbm_irqs); | |
78895427 | 810 | pci_vga_init(pci_bus); |
83469015 | 811 | |
c190ea07 | 812 | // XXX Should be pci_bus3 |
361dea40 | 813 | isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs); |
c190ea07 | 814 | |
e87231d4 BS |
815 | i = 0; |
816 | if (hwdef->console_serial_base) { | |
38bc50f7 | 817 | serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, |
39186d8a | 818 | NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); |
e87231d4 BS |
819 | i++; |
820 | } | |
821 | for(; i < MAX_SERIAL_PORTS; i++) { | |
83469015 | 822 | if (serial_hds[i]) { |
48a18b3c | 823 | serial_isa_init(isa_bus, i, serial_hds[i]); |
83469015 FB |
824 | } |
825 | } | |
826 | ||
827 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
828 | if (parallel_hds[i]) { | |
48a18b3c | 829 | parallel_init(isa_bus, i, parallel_hds[i]); |
83469015 FB |
830 | } |
831 | } | |
832 | ||
cb457d76 | 833 | for(i = 0; i < nb_nics; i++) |
07caea31 | 834 | pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL); |
83469015 | 835 | |
75717903 | 836 | ide_drive_get(hd, MAX_IDE_BUS); |
e4bcb14c | 837 | |
3b898dda BS |
838 | pci_cmd646_ide_init(pci_bus, hd, 1); |
839 | ||
48a18b3c | 840 | isa_create_simple(isa_bus, "i8042"); |
e4bcb14c | 841 | for(i = 0; i < MAX_FD; i++) { |
fd8014e1 | 842 | fd[i] = drive_get(IF_FLOPPY, 0, i); |
e4bcb14c | 843 | } |
48a18b3c HP |
844 | fdctrl_init_isa(isa_bus, fd); |
845 | nvram = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59); | |
636aa70a BS |
846 | |
847 | initrd_size = 0; | |
848 | kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename, | |
849 | ram_size, &initrd_size); | |
850 | ||
22548760 | 851 | sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices, |
0d31cb99 BS |
852 | KERNEL_LOAD_ADDR, kernel_size, |
853 | kernel_cmdline, | |
854 | INITRD_LOAD_ADDR, initrd_size, | |
855 | /* XXX: need an option to load a NVRAM image */ | |
856 | 0, | |
857 | graphic_width, graphic_height, graphic_depth, | |
858 | (uint8_t *)&nd_table[0].macaddr); | |
83469015 | 859 | |
3cce6243 BS |
860 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); |
861 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
862 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
863 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
513f789f BS |
864 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR); |
865 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
866 | if (kernel_cmdline) { | |
9c9b0512 BS |
867 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, |
868 | strlen(kernel_cmdline) + 1); | |
6bb4ca57 BS |
869 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, |
870 | (uint8_t*)strdup(kernel_cmdline), | |
871 | strlen(kernel_cmdline) + 1); | |
513f789f | 872 | } else { |
9c9b0512 | 873 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); |
513f789f BS |
874 | } |
875 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR); | |
876 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
877 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]); | |
7589690c BS |
878 | |
879 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); | |
880 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); | |
881 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); | |
882 | ||
513f789f | 883 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
3475187d FB |
884 | } |
885 | ||
905fdcb5 BS |
886 | enum { |
887 | sun4u_id = 0, | |
888 | sun4v_id = 64, | |
e87231d4 | 889 | niagara_id, |
905fdcb5 BS |
890 | }; |
891 | ||
c7ba218d BS |
892 | static const struct hwdef hwdefs[] = { |
893 | /* Sun4u generic PC-like machine */ | |
894 | { | |
5910b047 | 895 | .default_cpu_model = "TI UltraSparc IIi", |
905fdcb5 | 896 | .machine_id = sun4u_id, |
e87231d4 BS |
897 | .prom_addr = 0x1fff0000000ULL, |
898 | .console_serial_base = 0, | |
c7ba218d BS |
899 | }, |
900 | /* Sun4v generic PC-like machine */ | |
901 | { | |
902 | .default_cpu_model = "Sun UltraSparc T1", | |
905fdcb5 | 903 | .machine_id = sun4v_id, |
e87231d4 BS |
904 | .prom_addr = 0x1fff0000000ULL, |
905 | .console_serial_base = 0, | |
906 | }, | |
907 | /* Sun4v generic Niagara machine */ | |
908 | { | |
909 | .default_cpu_model = "Sun UltraSparc T1", | |
910 | .machine_id = niagara_id, | |
911 | .prom_addr = 0xfff0000000ULL, | |
912 | .console_serial_base = 0xfff0c2c000ULL, | |
c7ba218d BS |
913 | }, |
914 | }; | |
915 | ||
916 | /* Sun4u hardware initialisation */ | |
c227f099 | 917 | static void sun4u_init(ram_addr_t RAM_size, |
3023f332 | 918 | const char *boot_devices, |
c7ba218d BS |
919 | const char *kernel_filename, const char *kernel_cmdline, |
920 | const char *initrd_filename, const char *cpu_model) | |
921 | { | |
38bc50f7 | 922 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
c7ba218d BS |
923 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]); |
924 | } | |
925 | ||
926 | /* Sun4v hardware initialisation */ | |
c227f099 | 927 | static void sun4v_init(ram_addr_t RAM_size, |
3023f332 | 928 | const char *boot_devices, |
c7ba218d BS |
929 | const char *kernel_filename, const char *kernel_cmdline, |
930 | const char *initrd_filename, const char *cpu_model) | |
931 | { | |
38bc50f7 | 932 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
c7ba218d BS |
933 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]); |
934 | } | |
935 | ||
e87231d4 | 936 | /* Niagara hardware initialisation */ |
c227f099 | 937 | static void niagara_init(ram_addr_t RAM_size, |
3023f332 | 938 | const char *boot_devices, |
e87231d4 BS |
939 | const char *kernel_filename, const char *kernel_cmdline, |
940 | const char *initrd_filename, const char *cpu_model) | |
941 | { | |
38bc50f7 | 942 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
e87231d4 BS |
943 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]); |
944 | } | |
945 | ||
f80f9ec9 | 946 | static QEMUMachine sun4u_machine = { |
66de733b BS |
947 | .name = "sun4u", |
948 | .desc = "Sun4u platform", | |
949 | .init = sun4u_init, | |
1bcee014 | 950 | .max_cpus = 1, // XXX for now |
0c257437 | 951 | .is_default = 1, |
3475187d | 952 | }; |
c7ba218d | 953 | |
f80f9ec9 | 954 | static QEMUMachine sun4v_machine = { |
66de733b BS |
955 | .name = "sun4v", |
956 | .desc = "Sun4v platform", | |
957 | .init = sun4v_init, | |
1bcee014 | 958 | .max_cpus = 1, // XXX for now |
c7ba218d | 959 | }; |
e87231d4 | 960 | |
f80f9ec9 | 961 | static QEMUMachine niagara_machine = { |
e87231d4 BS |
962 | .name = "Niagara", |
963 | .desc = "Sun4v platform, Niagara", | |
964 | .init = niagara_init, | |
1bcee014 | 965 | .max_cpus = 1, // XXX for now |
e87231d4 | 966 | }; |
f80f9ec9 | 967 | |
83f7d43a AF |
968 | static void sun4u_register_types(void) |
969 | { | |
970 | type_register_static(&ebus_info); | |
971 | type_register_static(&prom_info); | |
972 | type_register_static(&ram_info); | |
973 | } | |
974 | ||
f80f9ec9 AL |
975 | static void sun4u_machine_init(void) |
976 | { | |
977 | qemu_register_machine(&sun4u_machine); | |
978 | qemu_register_machine(&sun4v_machine); | |
979 | qemu_register_machine(&niagara_machine); | |
980 | } | |
981 | ||
83f7d43a | 982 | type_init(sun4u_register_types) |
f80f9ec9 | 983 | machine_init(sun4u_machine_init); |