]>
Commit | Line | Data |
---|---|---|
67e999be FB |
1 | /* |
2 | * QEMU Sparc32 DMA controller emulation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5 | * | |
6f57bbf4 AT |
6 | * Modifications: |
7 | * 2010-Feb-14 Artyom Tarasenko : reworked irq generation | |
8 | * | |
67e999be FB |
9 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
10 | * of this software and associated documentation files (the "Software"), to deal | |
11 | * in the Software without restriction, including without limitation the rights | |
12 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
13 | * copies of the Software, and to permit persons to whom the Software is | |
14 | * furnished to do so, subject to the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice shall be included in | |
17 | * all copies or substantial portions of the Software. | |
18 | * | |
19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
20 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
21 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
22 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
23 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
24 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
25 | * THE SOFTWARE. | |
26 | */ | |
6f6260c7 | 27 | |
83c9f4ca PB |
28 | #include "hw/hw.h" |
29 | #include "hw/sparc32_dma.h" | |
30 | #include "hw/sun4m.h" | |
31 | #include "hw/sysbus.h" | |
97bf4851 | 32 | #include "trace.h" |
67e999be FB |
33 | |
34 | /* | |
35 | * This is the DMA controller part of chip STP2000 (Master I/O), also | |
36 | * produced as NCR89C100. See | |
37 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt | |
38 | * and | |
39 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt | |
40 | */ | |
41 | ||
5aca8c3b BS |
42 | #define DMA_REGS 4 |
43 | #define DMA_SIZE (4 * sizeof(uint32_t)) | |
09723aa1 BS |
44 | /* We need the mask, because one instance of the device is not page |
45 | aligned (ledma, start address 0x0010) */ | |
46 | #define DMA_MASK (DMA_SIZE - 1) | |
e0087e61 | 47 | /* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */ |
86d1c388 BB |
48 | #define DMA_ETH_SIZE (8 * sizeof(uint32_t)) |
49 | #define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1) | |
67e999be FB |
50 | |
51 | #define DMA_VER 0xa0000000 | |
52 | #define DMA_INTR 1 | |
53 | #define DMA_INTREN 0x10 | |
54 | #define DMA_WRITE_MEM 0x100 | |
73d74342 | 55 | #define DMA_EN 0x200 |
67e999be | 56 | #define DMA_LOADED 0x04000000 |
5aca8c3b | 57 | #define DMA_DRAIN_FIFO 0x40 |
67e999be FB |
58 | #define DMA_RESET 0x80 |
59 | ||
65899fe3 AT |
60 | /* XXX SCSI and ethernet should have different read-only bit masks */ |
61 | #define DMA_CSR_RO_MASK 0xfe000007 | |
62 | ||
67e999be FB |
63 | typedef struct DMAState DMAState; |
64 | ||
65 | struct DMAState { | |
6f6260c7 | 66 | SysBusDevice busdev; |
d6c5f066 | 67 | MemoryRegion iomem; |
67e999be | 68 | uint32_t dmaregs[DMA_REGS]; |
5aca8c3b | 69 | qemu_irq irq; |
2d069bab | 70 | void *iommu; |
73d74342 | 71 | qemu_irq gpio[2]; |
86d1c388 | 72 | uint32_t is_ledma; |
73d74342 BS |
73 | }; |
74 | ||
75 | enum { | |
76 | GPIO_RESET = 0, | |
77 | GPIO_DMA, | |
67e999be FB |
78 | }; |
79 | ||
9b94dc32 | 80 | /* Note: on sparc, the lance 16 bit bus is swapped */ |
a8170e5e | 81 | void ledma_memory_read(void *opaque, hwaddr addr, |
9b94dc32 | 82 | uint8_t *buf, int len, int do_bswap) |
67e999be FB |
83 | { |
84 | DMAState *s = opaque; | |
9b94dc32 | 85 | int i; |
67e999be | 86 | |
5aca8c3b | 87 | addr |= s->dmaregs[3]; |
97bf4851 | 88 | trace_ledma_memory_read(addr); |
9b94dc32 FB |
89 | if (do_bswap) { |
90 | sparc_iommu_memory_read(s->iommu, addr, buf, len); | |
91 | } else { | |
92 | addr &= ~1; | |
93 | len &= ~1; | |
94 | sparc_iommu_memory_read(s->iommu, addr, buf, len); | |
95 | for(i = 0; i < len; i += 2) { | |
96 | bswap16s((uint16_t *)(buf + i)); | |
97 | } | |
98 | } | |
67e999be FB |
99 | } |
100 | ||
a8170e5e | 101 | void ledma_memory_write(void *opaque, hwaddr addr, |
9b94dc32 | 102 | uint8_t *buf, int len, int do_bswap) |
67e999be FB |
103 | { |
104 | DMAState *s = opaque; | |
9b94dc32 FB |
105 | int l, i; |
106 | uint16_t tmp_buf[32]; | |
67e999be | 107 | |
5aca8c3b | 108 | addr |= s->dmaregs[3]; |
97bf4851 | 109 | trace_ledma_memory_write(addr); |
9b94dc32 FB |
110 | if (do_bswap) { |
111 | sparc_iommu_memory_write(s->iommu, addr, buf, len); | |
112 | } else { | |
113 | addr &= ~1; | |
114 | len &= ~1; | |
115 | while (len > 0) { | |
116 | l = len; | |
117 | if (l > sizeof(tmp_buf)) | |
118 | l = sizeof(tmp_buf); | |
119 | for(i = 0; i < l; i += 2) { | |
120 | tmp_buf[i >> 1] = bswap16(*(uint16_t *)(buf + i)); | |
121 | } | |
122 | sparc_iommu_memory_write(s->iommu, addr, (uint8_t *)tmp_buf, l); | |
123 | len -= l; | |
124 | buf += l; | |
125 | addr += l; | |
126 | } | |
127 | } | |
67e999be FB |
128 | } |
129 | ||
70c0de96 | 130 | static void dma_set_irq(void *opaque, int irq, int level) |
67e999be FB |
131 | { |
132 | DMAState *s = opaque; | |
70c0de96 | 133 | if (level) { |
70c0de96 | 134 | s->dmaregs[0] |= DMA_INTR; |
6f57bbf4 | 135 | if (s->dmaregs[0] & DMA_INTREN) { |
97bf4851 | 136 | trace_sparc32_dma_set_irq_raise(); |
6f57bbf4 AT |
137 | qemu_irq_raise(s->irq); |
138 | } | |
70c0de96 | 139 | } else { |
6f57bbf4 AT |
140 | if (s->dmaregs[0] & DMA_INTR) { |
141 | s->dmaregs[0] &= ~DMA_INTR; | |
142 | if (s->dmaregs[0] & DMA_INTREN) { | |
97bf4851 | 143 | trace_sparc32_dma_set_irq_lower(); |
6f57bbf4 AT |
144 | qemu_irq_lower(s->irq); |
145 | } | |
146 | } | |
70c0de96 | 147 | } |
67e999be FB |
148 | } |
149 | ||
150 | void espdma_memory_read(void *opaque, uint8_t *buf, int len) | |
151 | { | |
152 | DMAState *s = opaque; | |
153 | ||
97bf4851 | 154 | trace_espdma_memory_read(s->dmaregs[1]); |
67e999be | 155 | sparc_iommu_memory_read(s->iommu, s->dmaregs[1], buf, len); |
67e999be FB |
156 | s->dmaregs[1] += len; |
157 | } | |
158 | ||
159 | void espdma_memory_write(void *opaque, uint8_t *buf, int len) | |
160 | { | |
161 | DMAState *s = opaque; | |
162 | ||
97bf4851 | 163 | trace_espdma_memory_write(s->dmaregs[1]); |
67e999be | 164 | sparc_iommu_memory_write(s->iommu, s->dmaregs[1], buf, len); |
67e999be FB |
165 | s->dmaregs[1] += len; |
166 | } | |
167 | ||
a8170e5e | 168 | static uint64_t dma_mem_read(void *opaque, hwaddr addr, |
d6c5f066 | 169 | unsigned size) |
67e999be FB |
170 | { |
171 | DMAState *s = opaque; | |
172 | uint32_t saddr; | |
173 | ||
86d1c388 | 174 | if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) { |
e0087e61 BB |
175 | /* aliased to espdma, but we can't get there from here */ |
176 | /* buggy driver if using undocumented behavior, just return 0 */ | |
177 | trace_sparc32_dma_mem_readl(addr, 0); | |
178 | return 0; | |
86d1c388 | 179 | } |
09723aa1 | 180 | saddr = (addr & DMA_MASK) >> 2; |
97bf4851 | 181 | trace_sparc32_dma_mem_readl(addr, s->dmaregs[saddr]); |
67e999be FB |
182 | return s->dmaregs[saddr]; |
183 | } | |
184 | ||
a8170e5e | 185 | static void dma_mem_write(void *opaque, hwaddr addr, |
d6c5f066 | 186 | uint64_t val, unsigned size) |
67e999be FB |
187 | { |
188 | DMAState *s = opaque; | |
189 | uint32_t saddr; | |
190 | ||
86d1c388 | 191 | if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) { |
e0087e61 BB |
192 | /* aliased to espdma, but we can't get there from here */ |
193 | trace_sparc32_dma_mem_writel(addr, 0, val); | |
194 | return; | |
86d1c388 | 195 | } |
09723aa1 | 196 | saddr = (addr & DMA_MASK) >> 2; |
97bf4851 | 197 | trace_sparc32_dma_mem_writel(addr, s->dmaregs[saddr], val); |
67e999be FB |
198 | switch (saddr) { |
199 | case 0: | |
6f57bbf4 | 200 | if (val & DMA_INTREN) { |
65899fe3 | 201 | if (s->dmaregs[0] & DMA_INTR) { |
97bf4851 | 202 | trace_sparc32_dma_set_irq_raise(); |
6f57bbf4 AT |
203 | qemu_irq_raise(s->irq); |
204 | } | |
205 | } else { | |
206 | if (s->dmaregs[0] & (DMA_INTR | DMA_INTREN)) { | |
97bf4851 | 207 | trace_sparc32_dma_set_irq_lower(); |
6f57bbf4 AT |
208 | qemu_irq_lower(s->irq); |
209 | } | |
d537cf6c | 210 | } |
67e999be | 211 | if (val & DMA_RESET) { |
73d74342 BS |
212 | qemu_irq_raise(s->gpio[GPIO_RESET]); |
213 | qemu_irq_lower(s->gpio[GPIO_RESET]); | |
5aca8c3b BS |
214 | } else if (val & DMA_DRAIN_FIFO) { |
215 | val &= ~DMA_DRAIN_FIFO; | |
67e999be | 216 | } else if (val == 0) |
5aca8c3b | 217 | val = DMA_DRAIN_FIFO; |
73d74342 BS |
218 | |
219 | if (val & DMA_EN && !(s->dmaregs[0] & DMA_EN)) { | |
97bf4851 | 220 | trace_sparc32_dma_enable_raise(); |
73d74342 BS |
221 | qemu_irq_raise(s->gpio[GPIO_DMA]); |
222 | } else if (!(val & DMA_EN) && !!(s->dmaregs[0] & DMA_EN)) { | |
97bf4851 | 223 | trace_sparc32_dma_enable_lower(); |
73d74342 BS |
224 | qemu_irq_lower(s->gpio[GPIO_DMA]); |
225 | } | |
226 | ||
65899fe3 | 227 | val &= ~DMA_CSR_RO_MASK; |
67e999be | 228 | val |= DMA_VER; |
65899fe3 | 229 | s->dmaregs[0] = (s->dmaregs[0] & DMA_CSR_RO_MASK) | val; |
67e999be FB |
230 | break; |
231 | case 1: | |
232 | s->dmaregs[0] |= DMA_LOADED; | |
65899fe3 | 233 | /* fall through */ |
67e999be | 234 | default: |
65899fe3 | 235 | s->dmaregs[saddr] = val; |
67e999be FB |
236 | break; |
237 | } | |
67e999be FB |
238 | } |
239 | ||
d6c5f066 AK |
240 | static const MemoryRegionOps dma_mem_ops = { |
241 | .read = dma_mem_read, | |
242 | .write = dma_mem_write, | |
243 | .endianness = DEVICE_NATIVE_ENDIAN, | |
244 | .valid = { | |
245 | .min_access_size = 4, | |
246 | .max_access_size = 4, | |
247 | }, | |
67e999be FB |
248 | }; |
249 | ||
49ef6c90 | 250 | static void dma_reset(DeviceState *d) |
67e999be | 251 | { |
49ef6c90 | 252 | DMAState *s = container_of(d, DMAState, busdev.qdev); |
67e999be | 253 | |
5aca8c3b | 254 | memset(s->dmaregs, 0, DMA_SIZE); |
67e999be | 255 | s->dmaregs[0] = DMA_VER; |
67e999be FB |
256 | } |
257 | ||
75c497dc BS |
258 | static const VMStateDescription vmstate_dma = { |
259 | .name ="sparc32_dma", | |
260 | .version_id = 2, | |
261 | .minimum_version_id = 2, | |
262 | .minimum_version_id_old = 2, | |
263 | .fields = (VMStateField []) { | |
264 | VMSTATE_UINT32_ARRAY(dmaregs, DMAState, DMA_REGS), | |
265 | VMSTATE_END_OF_LIST() | |
266 | } | |
267 | }; | |
67e999be | 268 | |
81a322d4 | 269 | static int sparc32_dma_init1(SysBusDevice *dev) |
6f6260c7 BS |
270 | { |
271 | DMAState *s = FROM_SYSBUS(DMAState, dev); | |
86d1c388 | 272 | int reg_size; |
67e999be | 273 | |
6f6260c7 | 274 | sysbus_init_irq(dev, &s->irq); |
67e999be | 275 | |
86d1c388 | 276 | reg_size = s->is_ledma ? DMA_ETH_SIZE : DMA_SIZE; |
d6c5f066 | 277 | memory_region_init_io(&s->iomem, &dma_mem_ops, s, "dma", reg_size); |
750ecd44 | 278 | sysbus_init_mmio(dev, &s->iomem); |
67e999be | 279 | |
6f6260c7 | 280 | qdev_init_gpio_in(&dev->qdev, dma_set_irq, 1); |
73d74342 | 281 | qdev_init_gpio_out(&dev->qdev, s->gpio, 2); |
49ef6c90 | 282 | |
81a322d4 | 283 | return 0; |
6f6260c7 | 284 | } |
67e999be | 285 | |
999e12bb AL |
286 | static Property sparc32_dma_properties[] = { |
287 | DEFINE_PROP_PTR("iommu_opaque", DMAState, iommu), | |
288 | DEFINE_PROP_UINT32("is_ledma", DMAState, is_ledma, 0), | |
289 | DEFINE_PROP_END_OF_LIST(), | |
290 | }; | |
291 | ||
292 | static void sparc32_dma_class_init(ObjectClass *klass, void *data) | |
293 | { | |
39bffca2 | 294 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
295 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
296 | ||
297 | k->init = sparc32_dma_init1; | |
39bffca2 AL |
298 | dc->reset = dma_reset; |
299 | dc->vmsd = &vmstate_dma; | |
300 | dc->props = sparc32_dma_properties; | |
999e12bb AL |
301 | } |
302 | ||
8c43a6f0 | 303 | static const TypeInfo sparc32_dma_info = { |
39bffca2 AL |
304 | .name = "sparc32_dma", |
305 | .parent = TYPE_SYS_BUS_DEVICE, | |
306 | .instance_size = sizeof(DMAState), | |
307 | .class_init = sparc32_dma_class_init, | |
6f6260c7 BS |
308 | }; |
309 | ||
83f7d43a | 310 | static void sparc32_dma_register_types(void) |
6f6260c7 | 311 | { |
39bffca2 | 312 | type_register_static(&sparc32_dma_info); |
67e999be | 313 | } |
6f6260c7 | 314 | |
83f7d43a | 315 | type_init(sparc32_dma_register_types) |