Commit | Line | Data |
---|---|---|
502a5395 PB |
1 | /* |
2 | * QEMU i440FX/PIIX3 PCI Bridge Emulation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5fafdf24 | 5 | * |
502a5395 PB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
b6a0aa05 | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a | 27 | #include "hw/i386/pc.h" |
83c9f4ca PB |
28 | #include "hw/pci/pci.h" |
29 | #include "hw/pci/pci_host.h" | |
0d09e41a | 30 | #include "hw/isa/isa.h" |
83c9f4ca | 31 | #include "hw/sysbus.h" |
da34e65c | 32 | #include "qapi/error.h" |
1de7afc9 | 33 | #include "qemu/range.h" |
0d09e41a PB |
34 | #include "hw/xen/xen.h" |
35 | #include "hw/pci-host/pam.h" | |
1ec4ba74 | 36 | #include "sysemu/sysemu.h" |
39848901 IM |
37 | #include "hw/i386/ioapic.h" |
38 | #include "qapi/visitor.h" | |
8d211f62 | 39 | #include "qemu/error-report.h" |
87ecb68b | 40 | |
56594fe3 IY |
41 | /* |
42 | * I440FX chipset data sheet. | |
43 | * http://download.intel.com/design/chipsets/datashts/29054901.pdf | |
44 | */ | |
45 | ||
1d0d4aa4 IM |
46 | #define I440FX_PCI_HOST_BRIDGE(obj) \ |
47 | OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE) | |
48 | ||
67c332fd AF |
49 | typedef struct I440FXState { |
50 | PCIHostState parent_obj; | |
01c9742d | 51 | Range pci_hole; |
39848901 | 52 | uint64_t pci_hole64_size; |
9fa99d25 | 53 | bool pci_hole64_fix; |
04c7d8b8 | 54 | uint32_t short_root_bus; |
67c332fd | 55 | } I440FXState; |
502a5395 | 56 | |
ab431c28 | 57 | #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */ |
e735b55a | 58 | #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */ |
bf09551a | 59 | #define XEN_PIIX_NUM_PIRQS 128ULL |
ab431c28 | 60 | #define PIIX_PIRQC 0x60 |
e735b55a | 61 | |
fd37d881 JQ |
62 | typedef struct PIIX3State { |
63 | PCIDevice dev; | |
ab431c28 IY |
64 | |
65 | /* | |
66 | * bitmap to track pic levels. | |
67 | * The pic level is the logical OR of all the PCI irqs mapped to it | |
68 | * So one PIC level is tracked by PIIX_NUM_PIRQS bits. | |
69 | * | |
70 | * PIRQ is mapped to PIC pins, we track it by | |
71 | * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with | |
72 | * pic_irq * PIIX_NUM_PIRQS + pirq | |
73 | */ | |
74 | #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64 | |
75 | #error "unable to encode pic state in 64bit in pic_levels." | |
76 | #endif | |
77 | uint64_t pic_levels; | |
78 | ||
bd7dce87 | 79 | qemu_irq *pic; |
e735b55a IY |
80 | |
81 | /* This member isn't used. Just for save/load compatibility */ | |
82 | int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS]; | |
1ec4ba74 LE |
83 | |
84 | /* Reset Control Register contents */ | |
85 | uint8_t rcr; | |
86 | ||
87 | /* IO memory region for Reset Control Register (RCR_IOPORT) */ | |
88 | MemoryRegion rcr_mem; | |
7cd9eee0 | 89 | } PIIX3State; |
bd7dce87 | 90 | |
b7c69719 GA |
91 | #define TYPE_PIIX3_PCI_DEVICE "pci-piix3" |
92 | #define PIIX3_PCI_DEVICE(obj) \ | |
93 | OBJECT_CHECK(PIIX3State, (obj), TYPE_PIIX3_PCI_DEVICE) | |
94 | ||
57a0f0c6 DW |
95 | #define I440FX_PCI_DEVICE(obj) \ |
96 | OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE) | |
97 | ||
0a3bacf3 | 98 | struct PCII440FXState { |
2aedfa46 HT |
99 | /*< private >*/ |
100 | PCIDevice parent_obj; | |
101 | /*< public >*/ | |
102 | ||
ae0a5466 AK |
103 | MemoryRegion *system_memory; |
104 | MemoryRegion *pci_address_space; | |
105 | MemoryRegion *ram_memory; | |
ae0a5466 AK |
106 | PAMMemoryRegion pam_regions[13]; |
107 | MemoryRegion smram_region; | |
fe6567d5 | 108 | MemoryRegion smram, low_smram; |
0a3bacf3 JQ |
109 | }; |
110 | ||
f2c688bb IY |
111 | |
112 | #define I440FX_PAM 0x59 | |
113 | #define I440FX_PAM_SIZE 7 | |
114 | #define I440FX_SMRAM 0x72 | |
115 | ||
9fa99d25 MA |
116 | /* Keep it 2G to comply with older win32 guests */ |
117 | #define I440FX_PCI_HOST_HOLE64_SIZE_DEFAULT (1ULL << 31) | |
118 | ||
e33d22fa EH |
119 | /* Older coreboot versions (4.0 and older) read a config register that doesn't |
120 | * exist in real hardware, to get the RAM size from QEMU. | |
121 | */ | |
122 | #define I440FX_COREBOOT_RAM_SIZE 0x57 | |
123 | ||
ab431c28 | 124 | static void piix3_set_irq(void *opaque, int pirq, int level); |
3afa9bb4 | 125 | static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx); |
bf09551a SS |
126 | static void piix3_write_config_xen(PCIDevice *dev, |
127 | uint32_t address, uint32_t val, int len); | |
d2b59317 PB |
128 | |
129 | /* return the global irq number corresponding to a given device irq | |
130 | pin. We could also use the bus number to have a more precise | |
131 | mapping. */ | |
ab431c28 | 132 | static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx) |
d2b59317 PB |
133 | { |
134 | int slot_addend; | |
135 | slot_addend = (pci_dev->devfn >> 3) - 1; | |
ab431c28 | 136 | return (pci_intx + slot_addend) & 3; |
d2b59317 | 137 | } |
502a5395 | 138 | |
0a3bacf3 | 139 | static void i440fx_update_memory_mappings(PCII440FXState *d) |
ee0ea1d0 | 140 | { |
410edd92 | 141 | int i; |
2aedfa46 | 142 | PCIDevice *pd = PCI_DEVICE(d); |
84631fd7 | 143 | |
72124c01 | 144 | memory_region_transaction_begin(); |
410edd92 IY |
145 | for (i = 0; i < 13; i++) { |
146 | pam_update(&d->pam_regions[i], i, | |
f9406b84 | 147 | pd->config[I440FX_PAM + (DIV_ROUND_UP(i, 2))]); |
ee0ea1d0 | 148 | } |
3de70c08 PB |
149 | memory_region_set_enabled(&d->smram_region, |
150 | !(pd->config[I440FX_SMRAM] & SMRAM_D_OPEN)); | |
fe6567d5 PB |
151 | memory_region_set_enabled(&d->smram, |
152 | pd->config[I440FX_SMRAM] & SMRAM_G_SMRAME); | |
72124c01 | 153 | memory_region_transaction_commit(); |
ee0ea1d0 FB |
154 | } |
155 | ||
ee0ea1d0 | 156 | |
0a3bacf3 | 157 | static void i440fx_write_config(PCIDevice *dev, |
ee0ea1d0 FB |
158 | uint32_t address, uint32_t val, int len) |
159 | { | |
57a0f0c6 | 160 | PCII440FXState *d = I440FX_PCI_DEVICE(dev); |
0a3bacf3 | 161 | |
ee0ea1d0 | 162 | /* XXX: implement SMRAM.D_LOCK */ |
0a3bacf3 | 163 | pci_default_write_config(dev, address, val, len); |
4da5fcd3 IY |
164 | if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) || |
165 | range_covers_byte(address, len, I440FX_SMRAM)) { | |
ee0ea1d0 | 166 | i440fx_update_memory_mappings(d); |
4da5fcd3 | 167 | } |
ee0ea1d0 FB |
168 | } |
169 | ||
0c7d19e5 | 170 | static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id) |
ee0ea1d0 | 171 | { |
0a3bacf3 | 172 | PCII440FXState *d = opaque; |
2aedfa46 | 173 | PCIDevice *pd = PCI_DEVICE(d); |
52fc1d83 | 174 | int ret, i; |
f809c605 | 175 | uint8_t smm_enabled; |
ee0ea1d0 | 176 | |
2aedfa46 | 177 | ret = pci_device_load(pd, f); |
ee0ea1d0 FB |
178 | if (ret < 0) |
179 | return ret; | |
180 | i440fx_update_memory_mappings(d); | |
f809c605 | 181 | qemu_get_8s(f, &smm_enabled); |
52fc1d83 | 182 | |
e735b55a IY |
183 | if (version_id == 2) { |
184 | for (i = 0; i < PIIX_NUM_PIRQS; i++) { | |
185 | qemu_get_be32(f); /* dummy load for compatibility */ | |
186 | } | |
187 | } | |
52fc1d83 | 188 | |
ee0ea1d0 FB |
189 | return 0; |
190 | } | |
191 | ||
e59fb374 | 192 | static int i440fx_post_load(void *opaque, int version_id) |
0c7d19e5 JQ |
193 | { |
194 | PCII440FXState *d = opaque; | |
195 | ||
196 | i440fx_update_memory_mappings(d); | |
197 | return 0; | |
198 | } | |
199 | ||
200 | static const VMStateDescription vmstate_i440fx = { | |
201 | .name = "I440FX", | |
202 | .version_id = 3, | |
203 | .minimum_version_id = 3, | |
204 | .minimum_version_id_old = 1, | |
205 | .load_state_old = i440fx_load_old, | |
752ff2fa | 206 | .post_load = i440fx_post_load, |
d49805ae | 207 | .fields = (VMStateField[]) { |
2aedfa46 | 208 | VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState), |
f809c605 PB |
209 | /* Used to be smm_enabled, which was basically always zero because |
210 | * SeaBIOS hardly uses SMM. SMRAM is now handled by CPU code. | |
211 | */ | |
212 | VMSTATE_UNUSED(1), | |
0c7d19e5 JQ |
213 | VMSTATE_END_OF_LIST() |
214 | } | |
215 | }; | |
216 | ||
39848901 | 217 | static void i440fx_pcihost_get_pci_hole_start(Object *obj, Visitor *v, |
d7bce999 | 218 | const char *name, void *opaque, |
39848901 IM |
219 | Error **errp) |
220 | { | |
221 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
a0efbf16 MA |
222 | uint64_t val64; |
223 | uint32_t value; | |
39848901 | 224 | |
a0efbf16 MA |
225 | val64 = range_is_empty(&s->pci_hole) ? 0 : range_lob(&s->pci_hole); |
226 | value = val64; | |
227 | assert(value == val64); | |
51e72bc1 | 228 | visit_type_uint32(v, name, &value, errp); |
39848901 IM |
229 | } |
230 | ||
231 | static void i440fx_pcihost_get_pci_hole_end(Object *obj, Visitor *v, | |
d7bce999 | 232 | const char *name, void *opaque, |
39848901 IM |
233 | Error **errp) |
234 | { | |
235 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); | |
a0efbf16 MA |
236 | uint64_t val64; |
237 | uint32_t value; | |
39848901 | 238 | |
a0efbf16 MA |
239 | val64 = range_is_empty(&s->pci_hole) ? 0 : range_upb(&s->pci_hole) + 1; |
240 | value = val64; | |
241 | assert(value == val64); | |
51e72bc1 | 242 | visit_type_uint32(v, name, &value, errp); |
39848901 IM |
243 | } |
244 | ||
9fa99d25 MA |
245 | /* |
246 | * The 64bit PCI hole start is set by the Guest firmware | |
247 | * as the address of the first 64bit PCI MEM resource. | |
248 | * If no PCI device has resources on the 64bit area, | |
249 | * the 64bit PCI hole will start after "over 4G RAM" and the | |
250 | * reserved space for memory hotplug if any. | |
251 | */ | |
39848901 | 252 | static void i440fx_pcihost_get_pci_hole64_start(Object *obj, Visitor *v, |
d7bce999 EB |
253 | const char *name, |
254 | void *opaque, Error **errp) | |
39848901 | 255 | { |
2028fdf3 | 256 | PCIHostState *h = PCI_HOST_BRIDGE(obj); |
9fa99d25 | 257 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); |
2028fdf3 | 258 | Range w64; |
a0efbf16 | 259 | uint64_t value; |
2028fdf3 MT |
260 | |
261 | pci_bus_get_w64_range(h->bus, &w64); | |
a0efbf16 | 262 | value = range_is_empty(&w64) ? 0 : range_lob(&w64); |
9fa99d25 MA |
263 | if (!value && s->pci_hole64_fix) { |
264 | value = pc_pci_hole64_start(); | |
265 | } | |
a0efbf16 | 266 | visit_type_uint64(v, name, &value, errp); |
39848901 IM |
267 | } |
268 | ||
9fa99d25 MA |
269 | /* |
270 | * The 64bit PCI hole end is set by the Guest firmware | |
271 | * as the address of the last 64bit PCI MEM resource. | |
272 | * Then it is expanded to the PCI_HOST_PROP_PCI_HOLE64_SIZE | |
273 | * that can be configured by the user. | |
274 | */ | |
39848901 | 275 | static void i440fx_pcihost_get_pci_hole64_end(Object *obj, Visitor *v, |
d7bce999 | 276 | const char *name, void *opaque, |
39848901 IM |
277 | Error **errp) |
278 | { | |
2028fdf3 | 279 | PCIHostState *h = PCI_HOST_BRIDGE(obj); |
9fa99d25 MA |
280 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj); |
281 | uint64_t hole64_start = pc_pci_hole64_start(); | |
2028fdf3 | 282 | Range w64; |
9fa99d25 | 283 | uint64_t value, hole64_end; |
2028fdf3 MT |
284 | |
285 | pci_bus_get_w64_range(h->bus, &w64); | |
a0efbf16 | 286 | value = range_is_empty(&w64) ? 0 : range_upb(&w64) + 1; |
9fa99d25 MA |
287 | hole64_end = ROUND_UP(hole64_start + s->pci_hole64_size, 1ULL << 30); |
288 | if (s->pci_hole64_fix && value < hole64_end) { | |
289 | value = hole64_end; | |
290 | } | |
a0efbf16 | 291 | visit_type_uint64(v, name, &value, errp); |
39848901 IM |
292 | } |
293 | ||
a3560fbf | 294 | static void i440fx_pcihost_initfn(Object *obj) |
502a5395 | 295 | { |
a3560fbf | 296 | PCIHostState *s = PCI_HOST_BRIDGE(obj); |
502a5395 | 297 | |
a3560fbf | 298 | memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s, |
d0ed8076 | 299 | "pci-conf-idx", 4); |
a3560fbf | 300 | memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s, |
d0ed8076 | 301 | "pci-conf-data", 4); |
39848901 | 302 | |
1e507bb0 | 303 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "uint32", |
39848901 IM |
304 | i440fx_pcihost_get_pci_hole_start, |
305 | NULL, NULL, NULL, NULL); | |
306 | ||
1e507bb0 | 307 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "uint32", |
39848901 IM |
308 | i440fx_pcihost_get_pci_hole_end, |
309 | NULL, NULL, NULL, NULL); | |
310 | ||
1e507bb0 | 311 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "uint64", |
39848901 IM |
312 | i440fx_pcihost_get_pci_hole64_start, |
313 | NULL, NULL, NULL, NULL); | |
314 | ||
1e507bb0 | 315 | object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "uint64", |
39848901 IM |
316 | i440fx_pcihost_get_pci_hole64_end, |
317 | NULL, NULL, NULL, NULL); | |
a3560fbf | 318 | } |
502a5395 | 319 | |
a3560fbf HT |
320 | static void i440fx_pcihost_realize(DeviceState *dev, Error **errp) |
321 | { | |
322 | PCIHostState *s = PCI_HOST_BRIDGE(dev); | |
323 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
324 | ||
325 | sysbus_add_io(sbd, 0xcf8, &s->conf_mem); | |
326 | sysbus_init_ioports(sbd, 0xcf8, 4); | |
327 | ||
328 | sysbus_add_io(sbd, 0xcfc, &s->data_mem); | |
329 | sysbus_init_ioports(sbd, 0xcfc, 4); | |
8a14daa5 | 330 | } |
502a5395 | 331 | |
9af21dbe | 332 | static void i440fx_realize(PCIDevice *dev, Error **errp) |
8a14daa5 | 333 | { |
2aedfa46 | 334 | dev->config[I440FX_SMRAM] = 0x02; |
8d211f62 BD |
335 | |
336 | if (object_property_get_bool(qdev_get_machine(), "iommu", NULL)) { | |
3dc6f869 | 337 | warn_report("i440fx doesn't support emulated iommu"); |
8d211f62 | 338 | } |
8a14daa5 GH |
339 | } |
340 | ||
7bb836e4 MT |
341 | PCIBus *i440fx_init(const char *host_type, const char *pci_type, |
342 | PCII440FXState **pi440fx_state, | |
44fc8c5e IM |
343 | int *piix3_devfn, |
344 | ISABus **isa_bus, qemu_irq *pic, | |
345 | MemoryRegion *address_space_mem, | |
346 | MemoryRegion *address_space_io, | |
347 | ram_addr_t ram_size, | |
ddaaefb4 | 348 | ram_addr_t below_4g_mem_size, |
39848901 | 349 | ram_addr_t above_4g_mem_size, |
44fc8c5e IM |
350 | MemoryRegion *pci_address_space, |
351 | MemoryRegion *ram_memory) | |
8a14daa5 GH |
352 | { |
353 | DeviceState *dev; | |
354 | PCIBus *b; | |
355 | PCIDevice *d; | |
8558d942 | 356 | PCIHostState *s; |
7cd9eee0 | 357 | PIIX3State *piix3; |
ae0a5466 | 358 | PCII440FXState *f; |
2725aec7 | 359 | unsigned i; |
39848901 | 360 | I440FXState *i440fx; |
8a14daa5 | 361 | |
7bb836e4 | 362 | dev = qdev_create(NULL, host_type); |
8558d942 | 363 | s = PCI_HOST_BRIDGE(dev); |
1115ff6d DG |
364 | b = pci_root_bus_new(dev, NULL, pci_address_space, |
365 | address_space_io, 0, TYPE_PCI_BUS); | |
8a14daa5 | 366 | s->bus = b; |
f05f6b4a | 367 | object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL); |
f424d5c4 | 368 | qdev_init_nofail(dev); |
8a14daa5 | 369 | |
7bb836e4 | 370 | d = pci_create_simple(b, 0, pci_type); |
57a0f0c6 | 371 | *pi440fx_state = I440FX_PCI_DEVICE(d); |
ae0a5466 AK |
372 | f = *pi440fx_state; |
373 | f->system_memory = address_space_mem; | |
374 | f->pci_address_space = pci_address_space; | |
375 | f->ram_memory = ram_memory; | |
39848901 IM |
376 | |
377 | i440fx = I440FX_PCI_HOST_BRIDGE(dev); | |
a0efbf16 MA |
378 | range_set_bounds(&i440fx->pci_hole, below_4g_mem_size, |
379 | IO_APIC_DEFAULT_ADDRESS - 1); | |
39848901 | 380 | |
83d08f26 MT |
381 | /* setup pci memory mapping */ |
382 | pc_pci_as_mapping_init(OBJECT(f), f->system_memory, | |
383 | f->pci_address_space); | |
384 | ||
fe6567d5 | 385 | /* if *disabled* show SMRAM to all CPUs */ |
40c5dce9 | 386 | memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region", |
ae0a5466 | 387 | f->pci_address_space, 0xa0000, 0x20000); |
b41e1ed4 AK |
388 | memory_region_add_subregion_overlap(f->system_memory, 0xa0000, |
389 | &f->smram_region, 1); | |
fe6567d5 PB |
390 | memory_region_set_enabled(&f->smram_region, true); |
391 | ||
392 | /* smram, as seen by SMM CPUs */ | |
393 | memory_region_init(&f->smram, OBJECT(d), "smram", 1ull << 32); | |
394 | memory_region_set_enabled(&f->smram, true); | |
395 | memory_region_init_alias(&f->low_smram, OBJECT(d), "smram-low", | |
f809c605 | 396 | f->ram_memory, 0xa0000, 0x20000); |
fe6567d5 PB |
397 | memory_region_set_enabled(&f->low_smram, true); |
398 | memory_region_add_subregion(&f->smram, 0xa0000, &f->low_smram); | |
399 | object_property_add_const_link(qdev_get_machine(), "smram", | |
400 | OBJECT(&f->smram), &error_abort); | |
401 | ||
3cd2cf43 | 402 | init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space, |
410edd92 | 403 | &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE); |
2725aec7 | 404 | for (i = 0; i < 12; ++i) { |
3cd2cf43 | 405 | init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space, |
410edd92 IY |
406 | &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE, |
407 | PAM_EXPAN_SIZE); | |
2725aec7 | 408 | } |
8a14daa5 | 409 | |
bf09551a SS |
410 | /* Xen supports additional interrupt routes from the PCI devices to |
411 | * the IOAPIC: the four pins of each PCI device on the bus are also | |
412 | * connected to the IOAPIC directly. | |
413 | * These additional routes can be discovered through ACPI. */ | |
414 | if (xen_enabled()) { | |
b7c69719 GA |
415 | PCIDevice *pci_dev = pci_create_simple_multifunction(b, |
416 | -1, true, "PIIX3-xen"); | |
417 | piix3 = PIIX3_PCI_DEVICE(pci_dev); | |
bf09551a SS |
418 | pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq, |
419 | piix3, XEN_PIIX_NUM_PIRQS); | |
420 | } else { | |
b7c69719 GA |
421 | PCIDevice *pci_dev = pci_create_simple_multifunction(b, |
422 | -1, true, "PIIX3"); | |
423 | piix3 = PIIX3_PCI_DEVICE(pci_dev); | |
bf09551a SS |
424 | pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3, |
425 | PIIX_NUM_PIRQS); | |
3afa9bb4 | 426 | pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq); |
bf09551a | 427 | } |
7cd9eee0 | 428 | piix3->pic = pic; |
d93a8a43 | 429 | *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0")); |
41445300 | 430 | |
7cd9eee0 | 431 | *piix3_devfn = piix3->dev.devfn; |
85a750ca | 432 | |
ec5f92ce | 433 | ram_size = ram_size / 8 / 1024 / 1024; |
2aedfa46 | 434 | if (ram_size > 255) { |
ec5f92ce | 435 | ram_size = 255; |
2aedfa46 | 436 | } |
e33d22fa | 437 | d->config[I440FX_COREBOOT_RAM_SIZE] = ram_size; |
ec5f92ce | 438 | |
ae0a5466 AK |
439 | i440fx_update_memory_mappings(f); |
440 | ||
502a5395 PB |
441 | return b; |
442 | } | |
443 | ||
277e9340 MT |
444 | PCIBus *find_i440fx(void) |
445 | { | |
446 | PCIHostState *s = OBJECT_CHECK(PCIHostState, | |
447 | object_resolve_path("/machine/i440fx", NULL), | |
448 | TYPE_PCI_HOST_BRIDGE); | |
449 | return s ? s->bus : NULL; | |
450 | } | |
451 | ||
502a5395 | 452 | /* PIIX3 PCI to ISA bridge */ |
ab431c28 IY |
453 | static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq) |
454 | { | |
455 | qemu_set_irq(piix3->pic[pic_irq], | |
456 | !!(piix3->pic_levels & | |
09de0f46 | 457 | (((1ULL << PIIX_NUM_PIRQS) - 1) << |
ab431c28 IY |
458 | (pic_irq * PIIX_NUM_PIRQS)))); |
459 | } | |
502a5395 | 460 | |
2c9ecdeb | 461 | static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level) |
ab431c28 IY |
462 | { |
463 | int pic_irq; | |
464 | uint64_t mask; | |
465 | ||
466 | pic_irq = piix3->dev.config[PIIX_PIRQC + pirq]; | |
467 | if (pic_irq >= PIIX_NUM_PIC_IRQS) { | |
468 | return; | |
469 | } | |
470 | ||
471 | mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq); | |
472 | piix3->pic_levels &= ~mask; | |
473 | piix3->pic_levels |= mask * !!level; | |
2c9ecdeb PD |
474 | } |
475 | ||
476 | static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level) | |
477 | { | |
478 | int pic_irq; | |
479 | ||
480 | pic_irq = piix3->dev.config[PIIX_PIRQC + pirq]; | |
481 | if (pic_irq >= PIIX_NUM_PIC_IRQS) { | |
482 | return; | |
483 | } | |
484 | ||
485 | piix3_set_irq_level_internal(piix3, pirq, level); | |
ab431c28 | 486 | |
afe3ef1d | 487 | piix3_set_irq_pic(piix3, pic_irq); |
ab431c28 IY |
488 | } |
489 | ||
490 | static void piix3_set_irq(void *opaque, int pirq, int level) | |
502a5395 | 491 | { |
7cd9eee0 | 492 | PIIX3State *piix3 = opaque; |
afe3ef1d | 493 | piix3_set_irq_level(piix3, pirq, level); |
ab431c28 | 494 | } |
502a5395 | 495 | |
3afa9bb4 MT |
496 | static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin) |
497 | { | |
498 | PIIX3State *piix3 = opaque; | |
499 | int irq = piix3->dev.config[PIIX_PIRQC + pin]; | |
500 | PCIINTxRoute route; | |
501 | ||
502 | if (irq < PIIX_NUM_PIC_IRQS) { | |
503 | route.mode = PCI_INTX_ENABLED; | |
504 | route.irq = irq; | |
505 | } else { | |
506 | route.mode = PCI_INTX_DISABLED; | |
507 | route.irq = -1; | |
508 | } | |
509 | return route; | |
510 | } | |
511 | ||
ab431c28 IY |
512 | /* irq routing is changed. so rebuild bitmap */ |
513 | static void piix3_update_irq_levels(PIIX3State *piix3) | |
514 | { | |
fd56e061 | 515 | PCIBus *bus = pci_get_bus(&piix3->dev); |
ab431c28 IY |
516 | int pirq; |
517 | ||
518 | piix3->pic_levels = 0; | |
519 | for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { | |
fd56e061 | 520 | piix3_set_irq_level(piix3, pirq, pci_bus_get_irq_level(bus, pirq)); |
ab431c28 IY |
521 | } |
522 | } | |
523 | ||
524 | static void piix3_write_config(PCIDevice *dev, | |
525 | uint32_t address, uint32_t val, int len) | |
526 | { | |
527 | pci_default_write_config(dev, address, val, len); | |
528 | if (ranges_overlap(address, len, PIIX_PIRQC, 4)) { | |
b7c69719 | 529 | PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev); |
ab431c28 | 530 | int pic_irq; |
0ae16251 | 531 | |
fd56e061 | 532 | pci_bus_fire_intx_routing_notifier(pci_get_bus(&piix3->dev)); |
ab431c28 IY |
533 | piix3_update_irq_levels(piix3); |
534 | for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) { | |
535 | piix3_set_irq_pic(piix3, pic_irq); | |
d2b59317 | 536 | } |
502a5395 PB |
537 | } |
538 | } | |
539 | ||
bf09551a SS |
540 | static void piix3_write_config_xen(PCIDevice *dev, |
541 | uint32_t address, uint32_t val, int len) | |
542 | { | |
543 | xen_piix_pci_write_config_client(address, val, len); | |
544 | piix3_write_config(dev, address, val, len); | |
545 | } | |
546 | ||
15a1956a | 547 | static void piix3_reset(void *opaque) |
502a5395 | 548 | { |
fd37d881 JQ |
549 | PIIX3State *d = opaque; |
550 | uint8_t *pci_conf = d->dev.config; | |
502a5395 | 551 | |
c9721215 | 552 | pci_conf[0x04] = 0x07; /* master, memory and I/O */ |
502a5395 PB |
553 | pci_conf[0x05] = 0x00; |
554 | pci_conf[0x06] = 0x00; | |
c9721215 | 555 | pci_conf[0x07] = 0x02; /* PCI_status_devsel_medium */ |
502a5395 PB |
556 | pci_conf[0x4c] = 0x4d; |
557 | pci_conf[0x4e] = 0x03; | |
558 | pci_conf[0x4f] = 0x00; | |
559 | pci_conf[0x60] = 0x80; | |
477afee3 AJ |
560 | pci_conf[0x61] = 0x80; |
561 | pci_conf[0x62] = 0x80; | |
562 | pci_conf[0x63] = 0x80; | |
502a5395 PB |
563 | pci_conf[0x69] = 0x02; |
564 | pci_conf[0x70] = 0x80; | |
565 | pci_conf[0x76] = 0x0c; | |
566 | pci_conf[0x77] = 0x0c; | |
567 | pci_conf[0x78] = 0x02; | |
568 | pci_conf[0x79] = 0x00; | |
569 | pci_conf[0x80] = 0x00; | |
570 | pci_conf[0x82] = 0x00; | |
571 | pci_conf[0xa0] = 0x08; | |
502a5395 PB |
572 | pci_conf[0xa2] = 0x00; |
573 | pci_conf[0xa3] = 0x00; | |
574 | pci_conf[0xa4] = 0x00; | |
575 | pci_conf[0xa5] = 0x00; | |
576 | pci_conf[0xa6] = 0x00; | |
577 | pci_conf[0xa7] = 0x00; | |
578 | pci_conf[0xa8] = 0x0f; | |
579 | pci_conf[0xaa] = 0x00; | |
580 | pci_conf[0xab] = 0x00; | |
581 | pci_conf[0xac] = 0x00; | |
582 | pci_conf[0xae] = 0x00; | |
ab431c28 IY |
583 | |
584 | d->pic_levels = 0; | |
1ec4ba74 | 585 | d->rcr = 0; |
ab431c28 IY |
586 | } |
587 | ||
588 | static int piix3_post_load(void *opaque, int version_id) | |
589 | { | |
590 | PIIX3State *piix3 = opaque; | |
2c9ecdeb PD |
591 | int pirq; |
592 | ||
593 | /* Because the i8259 has not been deserialized yet, qemu_irq_raise | |
594 | * might bring the system to a different state than the saved one; | |
595 | * for example, the interrupt could be masked but the i8259 would | |
596 | * not know that yet and would trigger an interrupt in the CPU. | |
597 | * | |
598 | * Here, we update irq levels without raising the interrupt. | |
599 | * Interrupt state will be deserialized separately through the i8259. | |
600 | */ | |
601 | piix3->pic_levels = 0; | |
602 | for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) { | |
603 | piix3_set_irq_level_internal(piix3, pirq, | |
fd56e061 | 604 | pci_bus_get_irq_level(pci_get_bus(&piix3->dev), pirq)); |
2c9ecdeb | 605 | } |
ab431c28 | 606 | return 0; |
e735b55a | 607 | } |
15a1956a | 608 | |
44b1ff31 | 609 | static int piix3_pre_save(void *opaque) |
e735b55a IY |
610 | { |
611 | int i; | |
612 | PIIX3State *piix3 = opaque; | |
613 | ||
614 | for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) { | |
615 | piix3->pci_irq_levels_vmstate[i] = | |
fd56e061 | 616 | pci_bus_get_irq_level(pci_get_bus(&piix3->dev), i); |
e735b55a | 617 | } |
44b1ff31 DDAG |
618 | |
619 | return 0; | |
502a5395 PB |
620 | } |
621 | ||
1ec4ba74 LE |
622 | static bool piix3_rcr_needed(void *opaque) |
623 | { | |
624 | PIIX3State *piix3 = opaque; | |
625 | ||
626 | return (piix3->rcr != 0); | |
627 | } | |
628 | ||
629 | static const VMStateDescription vmstate_piix3_rcr = { | |
630 | .name = "PIIX3/rcr", | |
631 | .version_id = 1, | |
632 | .minimum_version_id = 1, | |
5cd8cada | 633 | .needed = piix3_rcr_needed, |
d49805ae | 634 | .fields = (VMStateField[]) { |
1ec4ba74 LE |
635 | VMSTATE_UINT8(rcr, PIIX3State), |
636 | VMSTATE_END_OF_LIST() | |
637 | } | |
638 | }; | |
639 | ||
d1f171bd JQ |
640 | static const VMStateDescription vmstate_piix3 = { |
641 | .name = "PIIX3", | |
642 | .version_id = 3, | |
643 | .minimum_version_id = 2, | |
ab431c28 | 644 | .post_load = piix3_post_load, |
e735b55a | 645 | .pre_save = piix3_pre_save, |
d49805ae | 646 | .fields = (VMStateField[]) { |
d1f171bd | 647 | VMSTATE_PCI_DEVICE(dev, PIIX3State), |
e735b55a IY |
648 | VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State, |
649 | PIIX_NUM_PIRQS, 3), | |
d1f171bd | 650 | VMSTATE_END_OF_LIST() |
1ec4ba74 | 651 | }, |
5cd8cada JQ |
652 | .subsections = (const VMStateDescription*[]) { |
653 | &vmstate_piix3_rcr, | |
654 | NULL | |
1ec4ba74 LE |
655 | } |
656 | }; | |
657 | ||
658 | ||
659 | static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len) | |
660 | { | |
661 | PIIX3State *d = opaque; | |
662 | ||
663 | if (val & 4) { | |
cf83f140 | 664 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
1ec4ba74 | 665 | return; |
da64182c | 666 | } |
1ec4ba74 LE |
667 | d->rcr = val & 2; /* keep System Reset type only */ |
668 | } | |
669 | ||
670 | static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len) | |
671 | { | |
672 | PIIX3State *d = opaque; | |
673 | ||
674 | return d->rcr; | |
675 | } | |
676 | ||
677 | static const MemoryRegionOps rcr_ops = { | |
678 | .read = rcr_read, | |
679 | .write = rcr_write, | |
680 | .endianness = DEVICE_LITTLE_ENDIAN | |
d1f171bd | 681 | }; |
1941d19c | 682 | |
9af21dbe | 683 | static void piix3_realize(PCIDevice *dev, Error **errp) |
502a5395 | 684 | { |
b7c69719 | 685 | PIIX3State *d = PIIX3_PCI_DEVICE(dev); |
502a5395 | 686 | |
d10e5432 MA |
687 | if (!isa_bus_new(DEVICE(d), get_system_memory(), |
688 | pci_address_space_io(dev), errp)) { | |
689 | return; | |
690 | } | |
1ec4ba74 | 691 | |
40c5dce9 PB |
692 | memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d, |
693 | "piix3-reset-control", 1); | |
1ec4ba74 LE |
694 | memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT, |
695 | &d->rcr_mem, 1); | |
696 | ||
a08d4367 | 697 | qemu_register_reset(piix3_reset, d); |
502a5395 | 698 | } |
5c2b87e3 | 699 | |
b7c69719 | 700 | static void pci_piix3_class_init(ObjectClass *klass, void *data) |
40021f08 | 701 | { |
39bffca2 | 702 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
703 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
704 | ||
39bffca2 AL |
705 | dc->desc = "ISA bridge"; |
706 | dc->vmsd = &vmstate_piix3; | |
2897ae02 | 707 | dc->hotpluggable = false; |
9af21dbe | 708 | k->realize = piix3_realize; |
40021f08 | 709 | k->vendor_id = PCI_VENDOR_ID_INTEL; |
c9721215 DW |
710 | /* 82371SB PIIX3 PCI-to-ISA bridge (Step A1) */ |
711 | k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0; | |
40021f08 | 712 | k->class_id = PCI_CLASS_BRIDGE_ISA; |
81aab2ff MA |
713 | /* |
714 | * Reason: part of PIIX3 southbridge, needs to be wired up by | |
715 | * pc_piix.c's pc_init1() | |
716 | */ | |
e90f2a8c | 717 | dc->user_creatable = false; |
40021f08 AL |
718 | } |
719 | ||
b7c69719 GA |
720 | static const TypeInfo piix3_pci_type_info = { |
721 | .name = TYPE_PIIX3_PCI_DEVICE, | |
722 | .parent = TYPE_PCI_DEVICE, | |
723 | .instance_size = sizeof(PIIX3State), | |
724 | .abstract = true, | |
725 | .class_init = pci_piix3_class_init, | |
fd3b02c8 EH |
726 | .interfaces = (InterfaceInfo[]) { |
727 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
728 | { }, | |
729 | }, | |
b7c69719 GA |
730 | }; |
731 | ||
732 | static void piix3_class_init(ObjectClass *klass, void *data) | |
733 | { | |
734 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
735 | ||
736 | k->config_write = piix3_write_config; | |
737 | } | |
738 | ||
4240abff | 739 | static const TypeInfo piix3_info = { |
39bffca2 | 740 | .name = "PIIX3", |
b7c69719 | 741 | .parent = TYPE_PIIX3_PCI_DEVICE, |
39bffca2 | 742 | .class_init = piix3_class_init, |
e855761c AL |
743 | }; |
744 | ||
40021f08 AL |
745 | static void piix3_xen_class_init(ObjectClass *klass, void *data) |
746 | { | |
747 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
748 | ||
40021f08 | 749 | k->config_write = piix3_write_config_xen; |
e855761c AL |
750 | }; |
751 | ||
4240abff | 752 | static const TypeInfo piix3_xen_info = { |
39bffca2 | 753 | .name = "PIIX3-xen", |
b7c69719 | 754 | .parent = TYPE_PIIX3_PCI_DEVICE, |
39bffca2 | 755 | .class_init = piix3_xen_class_init, |
40021f08 AL |
756 | }; |
757 | ||
758 | static void i440fx_class_init(ObjectClass *klass, void *data) | |
759 | { | |
39bffca2 | 760 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
761 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
762 | ||
9af21dbe | 763 | k->realize = i440fx_realize; |
40021f08 AL |
764 | k->config_write = i440fx_write_config; |
765 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
766 | k->device_id = PCI_DEVICE_ID_INTEL_82441; | |
767 | k->revision = 0x02; | |
768 | k->class_id = PCI_CLASS_BRIDGE_HOST; | |
39bffca2 | 769 | dc->desc = "Host bridge"; |
39bffca2 | 770 | dc->vmsd = &vmstate_i440fx; |
08c58f92 MA |
771 | /* |
772 | * PCI-facing part of the host bridge, not usable without the | |
773 | * host-facing part, which can't be device_add'ed, yet. | |
774 | */ | |
e90f2a8c | 775 | dc->user_creatable = false; |
2897ae02 | 776 | dc->hotpluggable = false; |
40021f08 AL |
777 | } |
778 | ||
4240abff | 779 | static const TypeInfo i440fx_info = { |
57a0f0c6 | 780 | .name = TYPE_I440FX_PCI_DEVICE, |
39bffca2 AL |
781 | .parent = TYPE_PCI_DEVICE, |
782 | .instance_size = sizeof(PCII440FXState), | |
783 | .class_init = i440fx_class_init, | |
fd3b02c8 EH |
784 | .interfaces = (InterfaceInfo[]) { |
785 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
786 | { }, | |
787 | }, | |
8a14daa5 GH |
788 | }; |
789 | ||
595a4f07 TC |
790 | /* IGD Passthrough Host Bridge. */ |
791 | typedef struct { | |
792 | uint8_t offset; | |
793 | uint8_t len; | |
794 | } IGDHostInfo; | |
795 | ||
796 | /* Here we just expose minimal host bridge offset subset. */ | |
797 | static const IGDHostInfo igd_host_bridge_infos[] = { | |
798 | {0x08, 2}, /* revision id */ | |
799 | {0x2c, 2}, /* sybsystem vendor id */ | |
800 | {0x2e, 2}, /* sybsystem id */ | |
801 | {0x50, 2}, /* SNB: processor graphics control register */ | |
802 | {0x52, 2}, /* processor graphics control register */ | |
803 | {0xa4, 4}, /* SNB: graphics base of stolen memory */ | |
804 | {0xa8, 4}, /* SNB: base of GTT stolen memory */ | |
805 | }; | |
806 | ||
05607921 | 807 | static void host_pci_config_read(int pos, int len, uint32_t *val, Error **errp) |
595a4f07 | 808 | { |
05607921 | 809 | int rc, config_fd; |
595a4f07 | 810 | /* Access real host bridge. */ |
05607921 PMD |
811 | char *path = g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%d/%s", |
812 | 0, 0, 0, 0, "config"); | |
595a4f07 TC |
813 | |
814 | config_fd = open(path, O_RDWR); | |
815 | if (config_fd < 0) { | |
05607921 PMD |
816 | error_setg_errno(errp, errno, "Failed to open: %s", path); |
817 | goto out; | |
595a4f07 TC |
818 | } |
819 | ||
820 | if (lseek(config_fd, pos, SEEK_SET) != pos) { | |
05607921 PMD |
821 | error_setg_errno(errp, errno, "Failed to seek: %s", path); |
822 | goto out_close_fd; | |
595a4f07 | 823 | } |
349a3b1c | 824 | |
595a4f07 | 825 | do { |
349a3b1c | 826 | rc = read(config_fd, (uint8_t *)val, len); |
595a4f07 TC |
827 | } while (rc < 0 && (errno == EINTR || errno == EAGAIN)); |
828 | if (rc != len) { | |
05607921 | 829 | error_setg_errno(errp, errno, "Failed to read: %s", path); |
595a4f07 | 830 | } |
349a3b1c | 831 | |
05607921 | 832 | out_close_fd: |
e3fce97c | 833 | close(config_fd); |
05607921 PMD |
834 | out: |
835 | g_free(path); | |
595a4f07 TC |
836 | } |
837 | ||
05607921 | 838 | static void igd_pt_i440fx_realize(PCIDevice *pci_dev, Error **errp) |
595a4f07 TC |
839 | { |
840 | uint32_t val = 0; | |
05607921 | 841 | int i, num; |
595a4f07 | 842 | int pos, len; |
05607921 | 843 | Error *local_err = NULL; |
595a4f07 TC |
844 | |
845 | num = ARRAY_SIZE(igd_host_bridge_infos); | |
846 | for (i = 0; i < num; i++) { | |
847 | pos = igd_host_bridge_infos[i].offset; | |
848 | len = igd_host_bridge_infos[i].len; | |
05607921 PMD |
849 | host_pci_config_read(pos, len, &val, &local_err); |
850 | if (local_err) { | |
851 | error_propagate(errp, local_err); | |
852 | return; | |
595a4f07 TC |
853 | } |
854 | pci_default_write_config(pci_dev, pos, val, len); | |
855 | } | |
595a4f07 TC |
856 | } |
857 | ||
858 | static void igd_passthrough_i440fx_class_init(ObjectClass *klass, void *data) | |
859 | { | |
860 | DeviceClass *dc = DEVICE_CLASS(klass); | |
861 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
862 | ||
05607921 | 863 | k->realize = igd_pt_i440fx_realize; |
595a4f07 TC |
864 | dc->desc = "IGD Passthrough Host bridge"; |
865 | } | |
866 | ||
867 | static const TypeInfo igd_passthrough_i440fx_info = { | |
868 | .name = TYPE_IGD_PASSTHROUGH_I440FX_PCI_DEVICE, | |
869 | .parent = TYPE_I440FX_PCI_DEVICE, | |
870 | .instance_size = sizeof(PCII440FXState), | |
871 | .class_init = igd_passthrough_i440fx_class_init, | |
872 | }; | |
873 | ||
568f0690 DG |
874 | static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge, |
875 | PCIBus *rootbus) | |
876 | { | |
04c7d8b8 CR |
877 | I440FXState *s = I440FX_PCI_HOST_BRIDGE(host_bridge); |
878 | ||
568f0690 | 879 | /* For backwards compat with old device paths */ |
04c7d8b8 CR |
880 | if (s->short_root_bus) { |
881 | return "0000"; | |
882 | } | |
883 | return "0000:00"; | |
568f0690 DG |
884 | } |
885 | ||
39848901 IM |
886 | static Property i440fx_props[] = { |
887 | DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, I440FXState, | |
9fa99d25 | 888 | pci_hole64_size, I440FX_PCI_HOST_HOLE64_SIZE_DEFAULT), |
04c7d8b8 | 889 | DEFINE_PROP_UINT32("short_root_bus", I440FXState, short_root_bus, 0), |
9fa99d25 | 890 | DEFINE_PROP_BOOL("x-pci-hole64-fix", I440FXState, pci_hole64_fix, true), |
39848901 IM |
891 | DEFINE_PROP_END_OF_LIST(), |
892 | }; | |
893 | ||
999e12bb AL |
894 | static void i440fx_pcihost_class_init(ObjectClass *klass, void *data) |
895 | { | |
39bffca2 | 896 | DeviceClass *dc = DEVICE_CLASS(klass); |
568f0690 | 897 | PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass); |
999e12bb | 898 | |
568f0690 | 899 | hc->root_bus_path = i440fx_pcihost_root_bus_path; |
a3560fbf | 900 | dc->realize = i440fx_pcihost_realize; |
39bffca2 | 901 | dc->fw_name = "pci"; |
39848901 | 902 | dc->props = i440fx_props; |
bf8d4924 | 903 | /* Reason: needs to be wired up by pc_init1 */ |
e90f2a8c | 904 | dc->user_creatable = false; |
999e12bb AL |
905 | } |
906 | ||
4240abff | 907 | static const TypeInfo i440fx_pcihost_info = { |
1d0d4aa4 | 908 | .name = TYPE_I440FX_PCI_HOST_BRIDGE, |
8558d942 | 909 | .parent = TYPE_PCI_HOST_BRIDGE, |
39bffca2 | 910 | .instance_size = sizeof(I440FXState), |
a3560fbf | 911 | .instance_init = i440fx_pcihost_initfn, |
39bffca2 | 912 | .class_init = i440fx_pcihost_class_init, |
8a14daa5 GH |
913 | }; |
914 | ||
83f7d43a | 915 | static void i440fx_register_types(void) |
8a14daa5 | 916 | { |
39bffca2 | 917 | type_register_static(&i440fx_info); |
595a4f07 | 918 | type_register_static(&igd_passthrough_i440fx_info); |
b7c69719 | 919 | type_register_static(&piix3_pci_type_info); |
39bffca2 AL |
920 | type_register_static(&piix3_info); |
921 | type_register_static(&piix3_xen_info); | |
922 | type_register_static(&i440fx_pcihost_info); | |
8a14daa5 | 923 | } |
83f7d43a AF |
924 | |
925 | type_init(i440fx_register_types) |