]> Git Repo - qemu.git/blame - target-arm/translate-a64.c
target-arm: A64: Implement scalar saturating narrow ops
[qemu.git] / target-arm / translate-a64.c
CommitLineData
14ade10f
AG
1/*
2 * AArch64 translation
3 *
4 * Copyright (c) 2013 Alexander Graf <[email protected]>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19#include <stdarg.h>
20#include <stdlib.h>
21#include <stdio.h>
22#include <string.h>
23#include <inttypes.h>
24
25#include "cpu.h"
26#include "tcg-op.h"
27#include "qemu/log.h"
28#include "translate.h"
29#include "qemu/host-utils.h"
30
40f860cd
PM
31#include "exec/gen-icount.h"
32
14ade10f
AG
33#include "helper.h"
34#define GEN_HELPER 1
35#include "helper.h"
36
37static TCGv_i64 cpu_X[32];
38static TCGv_i64 cpu_pc;
832ffa1c 39static TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
14ade10f 40
fa2ef212
MM
41/* Load/store exclusive handling */
42static TCGv_i64 cpu_exclusive_addr;
43static TCGv_i64 cpu_exclusive_val;
44static TCGv_i64 cpu_exclusive_high;
45#ifdef CONFIG_USER_ONLY
46static TCGv_i64 cpu_exclusive_test;
47static TCGv_i32 cpu_exclusive_info;
48#endif
49
14ade10f
AG
50static const char *regnames[] = {
51 "x0", "x1", "x2", "x3", "x4", "x5", "x6", "x7",
52 "x8", "x9", "x10", "x11", "x12", "x13", "x14", "x15",
53 "x16", "x17", "x18", "x19", "x20", "x21", "x22", "x23",
54 "x24", "x25", "x26", "x27", "x28", "x29", "lr", "sp"
55};
56
832ffa1c
AG
57enum a64_shift_type {
58 A64_SHIFT_TYPE_LSL = 0,
59 A64_SHIFT_TYPE_LSR = 1,
60 A64_SHIFT_TYPE_ASR = 2,
61 A64_SHIFT_TYPE_ROR = 3
62};
63
384b26fb
AB
64/* Table based decoder typedefs - used when the relevant bits for decode
65 * are too awkwardly scattered across the instruction (eg SIMD).
66 */
67typedef void AArch64DecodeFn(DisasContext *s, uint32_t insn);
68
69typedef struct AArch64DecodeTable {
70 uint32_t pattern;
71 uint32_t mask;
72 AArch64DecodeFn *disas_fn;
73} AArch64DecodeTable;
74
1f8a73af
PM
75/* Function prototype for gen_ functions for calling Neon helpers */
76typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32);
6d9571f7 77typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32);
70d7f984 78typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64);
a847f32c 79typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64);
d980fd59
PM
80typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64);
81typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64);
70d7f984 82typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32);
8908f4d1
AB
83typedef void NeonGenTwoSingleOPFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr);
84typedef void NeonGenTwoDoubleOPFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr);
6781fa11 85typedef void NeonGenOneOpFn(TCGv_i64, TCGv_i64);
1f8a73af 86
14ade10f
AG
87/* initialize TCG globals. */
88void a64_translate_init(void)
89{
90 int i;
91
92 cpu_pc = tcg_global_mem_new_i64(TCG_AREG0,
93 offsetof(CPUARMState, pc),
94 "pc");
95 for (i = 0; i < 32; i++) {
96 cpu_X[i] = tcg_global_mem_new_i64(TCG_AREG0,
97 offsetof(CPUARMState, xregs[i]),
98 regnames[i]);
99 }
100
832ffa1c
AG
101 cpu_NF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, NF), "NF");
102 cpu_ZF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, ZF), "ZF");
103 cpu_CF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, CF), "CF");
104 cpu_VF = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUARMState, VF), "VF");
fa2ef212
MM
105
106 cpu_exclusive_addr = tcg_global_mem_new_i64(TCG_AREG0,
107 offsetof(CPUARMState, exclusive_addr), "exclusive_addr");
108 cpu_exclusive_val = tcg_global_mem_new_i64(TCG_AREG0,
109 offsetof(CPUARMState, exclusive_val), "exclusive_val");
110 cpu_exclusive_high = tcg_global_mem_new_i64(TCG_AREG0,
111 offsetof(CPUARMState, exclusive_high), "exclusive_high");
112#ifdef CONFIG_USER_ONLY
113 cpu_exclusive_test = tcg_global_mem_new_i64(TCG_AREG0,
114 offsetof(CPUARMState, exclusive_test), "exclusive_test");
115 cpu_exclusive_info = tcg_global_mem_new_i32(TCG_AREG0,
116 offsetof(CPUARMState, exclusive_info), "exclusive_info");
117#endif
14ade10f
AG
118}
119
120void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
121 fprintf_function cpu_fprintf, int flags)
122{
123 ARMCPU *cpu = ARM_CPU(cs);
124 CPUARMState *env = &cpu->env;
d356312f 125 uint32_t psr = pstate_read(env);
14ade10f
AG
126 int i;
127
128 cpu_fprintf(f, "PC=%016"PRIx64" SP=%016"PRIx64"\n",
129 env->pc, env->xregs[31]);
130 for (i = 0; i < 31; i++) {
131 cpu_fprintf(f, "X%02d=%016"PRIx64, i, env->xregs[i]);
132 if ((i % 4) == 3) {
133 cpu_fprintf(f, "\n");
134 } else {
135 cpu_fprintf(f, " ");
136 }
137 }
d356312f
PM
138 cpu_fprintf(f, "PSTATE=%08x (flags %c%c%c%c)\n",
139 psr,
140 psr & PSTATE_N ? 'N' : '-',
141 psr & PSTATE_Z ? 'Z' : '-',
142 psr & PSTATE_C ? 'C' : '-',
143 psr & PSTATE_V ? 'V' : '-');
14ade10f 144 cpu_fprintf(f, "\n");
f6d8a314
AG
145
146 if (flags & CPU_DUMP_FPU) {
147 int numvfpregs = 32;
148 for (i = 0; i < numvfpregs; i += 2) {
149 uint64_t vlo = float64_val(env->vfp.regs[i * 2]);
150 uint64_t vhi = float64_val(env->vfp.regs[(i * 2) + 1]);
151 cpu_fprintf(f, "q%02d=%016" PRIx64 ":%016" PRIx64 " ",
152 i, vhi, vlo);
153 vlo = float64_val(env->vfp.regs[(i + 1) * 2]);
154 vhi = float64_val(env->vfp.regs[((i + 1) * 2) + 1]);
155 cpu_fprintf(f, "q%02d=%016" PRIx64 ":%016" PRIx64 "\n",
156 i + 1, vhi, vlo);
157 }
158 cpu_fprintf(f, "FPCR: %08x FPSR: %08x\n",
159 vfp_get_fpcr(env), vfp_get_fpsr(env));
160 }
14ade10f
AG
161}
162
4a08d475
PM
163static int get_mem_index(DisasContext *s)
164{
165#ifdef CONFIG_USER_ONLY
166 return 1;
167#else
168 return s->user;
169#endif
170}
171
14ade10f
AG
172void gen_a64_set_pc_im(uint64_t val)
173{
174 tcg_gen_movi_i64(cpu_pc, val);
175}
176
177static void gen_exception(int excp)
178{
179 TCGv_i32 tmp = tcg_temp_new_i32();
180 tcg_gen_movi_i32(tmp, excp);
181 gen_helper_exception(cpu_env, tmp);
182 tcg_temp_free_i32(tmp);
183}
184
185static void gen_exception_insn(DisasContext *s, int offset, int excp)
186{
187 gen_a64_set_pc_im(s->pc - offset);
188 gen_exception(excp);
40f860cd
PM
189 s->is_jmp = DISAS_EXC;
190}
191
192static inline bool use_goto_tb(DisasContext *s, int n, uint64_t dest)
193{
194 /* No direct tb linking with singlestep or deterministic io */
195 if (s->singlestep_enabled || (s->tb->cflags & CF_LAST_IO)) {
196 return false;
197 }
198
199 /* Only link tbs from inside the same guest page */
200 if ((s->tb->pc & TARGET_PAGE_MASK) != (dest & TARGET_PAGE_MASK)) {
201 return false;
202 }
203
204 return true;
205}
206
207static inline void gen_goto_tb(DisasContext *s, int n, uint64_t dest)
208{
209 TranslationBlock *tb;
210
211 tb = s->tb;
212 if (use_goto_tb(s, n, dest)) {
213 tcg_gen_goto_tb(n);
214 gen_a64_set_pc_im(dest);
0624976f 215 tcg_gen_exit_tb((intptr_t)tb + n);
40f860cd
PM
216 s->is_jmp = DISAS_TB_JUMP;
217 } else {
218 gen_a64_set_pc_im(dest);
219 if (s->singlestep_enabled) {
220 gen_exception(EXCP_DEBUG);
221 }
222 tcg_gen_exit_tb(0);
223 s->is_jmp = DISAS_JUMP;
224 }
14ade10f
AG
225}
226
ad7ee8a2 227static void unallocated_encoding(DisasContext *s)
14ade10f 228{
14ade10f
AG
229 gen_exception_insn(s, 4, EXCP_UDEF);
230}
231
ad7ee8a2
CF
232#define unsupported_encoding(s, insn) \
233 do { \
234 qemu_log_mask(LOG_UNIMP, \
235 "%s:%d: unsupported instruction encoding 0x%08x " \
236 "at pc=%016" PRIx64 "\n", \
237 __FILE__, __LINE__, insn, s->pc - 4); \
238 unallocated_encoding(s); \
239 } while (0);
14ade10f 240
11e169de
AG
241static void init_tmp_a64_array(DisasContext *s)
242{
243#ifdef CONFIG_DEBUG_TCG
244 int i;
245 for (i = 0; i < ARRAY_SIZE(s->tmp_a64); i++) {
246 TCGV_UNUSED_I64(s->tmp_a64[i]);
247 }
248#endif
249 s->tmp_a64_count = 0;
250}
251
252static void free_tmp_a64(DisasContext *s)
253{
254 int i;
255 for (i = 0; i < s->tmp_a64_count; i++) {
256 tcg_temp_free_i64(s->tmp_a64[i]);
257 }
258 init_tmp_a64_array(s);
259}
260
261static TCGv_i64 new_tmp_a64(DisasContext *s)
262{
263 assert(s->tmp_a64_count < TMP_A64_MAX);
264 return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64();
265}
266
267static TCGv_i64 new_tmp_a64_zero(DisasContext *s)
268{
269 TCGv_i64 t = new_tmp_a64(s);
270 tcg_gen_movi_i64(t, 0);
271 return t;
272}
273
71b46089
AG
274/*
275 * Register access functions
276 *
277 * These functions are used for directly accessing a register in where
278 * changes to the final register value are likely to be made. If you
279 * need to use a register for temporary calculation (e.g. index type
280 * operations) use the read_* form.
281 *
282 * B1.2.1 Register mappings
283 *
284 * In instruction register encoding 31 can refer to ZR (zero register) or
285 * the SP (stack pointer) depending on context. In QEMU's case we map SP
286 * to cpu_X[31] and ZR accesses to a temporary which can be discarded.
287 * This is the point of the _sp forms.
288 */
11e169de
AG
289static TCGv_i64 cpu_reg(DisasContext *s, int reg)
290{
291 if (reg == 31) {
292 return new_tmp_a64_zero(s);
293 } else {
294 return cpu_X[reg];
295 }
296}
297
71b46089
AG
298/* register access for when 31 == SP */
299static TCGv_i64 cpu_reg_sp(DisasContext *s, int reg)
300{
301 return cpu_X[reg];
302}
303
60e53388
AG
304/* read a cpu register in 32bit/64bit mode. Returns a TCGv_i64
305 * representing the register contents. This TCGv is an auto-freed
306 * temporary so it need not be explicitly freed, and may be modified.
307 */
308static TCGv_i64 read_cpu_reg(DisasContext *s, int reg, int sf)
309{
310 TCGv_i64 v = new_tmp_a64(s);
311 if (reg != 31) {
312 if (sf) {
313 tcg_gen_mov_i64(v, cpu_X[reg]);
314 } else {
315 tcg_gen_ext32u_i64(v, cpu_X[reg]);
316 }
317 } else {
318 tcg_gen_movi_i64(v, 0);
319 }
320 return v;
321}
322
4a08d475
PM
323static TCGv_i64 read_cpu_reg_sp(DisasContext *s, int reg, int sf)
324{
325 TCGv_i64 v = new_tmp_a64(s);
326 if (sf) {
327 tcg_gen_mov_i64(v, cpu_X[reg]);
328 } else {
329 tcg_gen_ext32u_i64(v, cpu_X[reg]);
330 }
331 return v;
332}
333
72430bf5
AB
334/* Return the offset into CPUARMState of an element of specified
335 * size, 'element' places in from the least significant end of
336 * the FP/vector register Qn.
337 */
338static inline int vec_reg_offset(int regno, int element, TCGMemOp size)
339{
340 int offs = offsetof(CPUARMState, vfp.regs[regno * 2]);
341#ifdef HOST_WORDS_BIGENDIAN
342 /* This is complicated slightly because vfp.regs[2n] is
343 * still the low half and vfp.regs[2n+1] the high half
344 * of the 128 bit vector, even on big endian systems.
345 * Calculate the offset assuming a fully bigendian 128 bits,
346 * then XOR to account for the order of the two 64 bit halves.
347 */
348 offs += (16 - ((element + 1) * (1 << size)));
349 offs ^= 8;
350#else
351 offs += element * (1 << size);
352#endif
353 return offs;
354}
355
e2f90565
PM
356/* Return the offset into CPUARMState of a slice (from
357 * the least significant end) of FP register Qn (ie
358 * Dn, Sn, Hn or Bn).
359 * (Note that this is not the same mapping as for A32; see cpu.h)
360 */
361static inline int fp_reg_offset(int regno, TCGMemOp size)
362{
363 int offs = offsetof(CPUARMState, vfp.regs[regno * 2]);
364#ifdef HOST_WORDS_BIGENDIAN
365 offs += (8 - (1 << size));
366#endif
367 return offs;
368}
369
370/* Offset of the high half of the 128 bit vector Qn */
371static inline int fp_reg_hi_offset(int regno)
372{
373 return offsetof(CPUARMState, vfp.regs[regno * 2 + 1]);
374}
375
ec73d2e0
AG
376/* Convenience accessors for reading and writing single and double
377 * FP registers. Writing clears the upper parts of the associated
378 * 128 bit vector register, as required by the architecture.
379 * Note that unlike the GP register accessors, the values returned
380 * by the read functions must be manually freed.
381 */
382static TCGv_i64 read_fp_dreg(DisasContext *s, int reg)
383{
384 TCGv_i64 v = tcg_temp_new_i64();
385
386 tcg_gen_ld_i64(v, cpu_env, fp_reg_offset(reg, MO_64));
387 return v;
388}
389
390static TCGv_i32 read_fp_sreg(DisasContext *s, int reg)
391{
392 TCGv_i32 v = tcg_temp_new_i32();
393
394 tcg_gen_ld_i32(v, cpu_env, fp_reg_offset(reg, MO_32));
395 return v;
396}
397
398static void write_fp_dreg(DisasContext *s, int reg, TCGv_i64 v)
399{
400 TCGv_i64 tcg_zero = tcg_const_i64(0);
401
402 tcg_gen_st_i64(v, cpu_env, fp_reg_offset(reg, MO_64));
403 tcg_gen_st_i64(tcg_zero, cpu_env, fp_reg_hi_offset(reg));
404 tcg_temp_free_i64(tcg_zero);
405}
406
407static void write_fp_sreg(DisasContext *s, int reg, TCGv_i32 v)
408{
409 TCGv_i64 tmp = tcg_temp_new_i64();
410
411 tcg_gen_extu_i32_i64(tmp, v);
412 write_fp_dreg(s, reg, tmp);
413 tcg_temp_free_i64(tmp);
414}
415
416static TCGv_ptr get_fpstatus_ptr(void)
417{
418 TCGv_ptr statusptr = tcg_temp_new_ptr();
419 int offset;
420
421 /* In A64 all instructions (both FP and Neon) use the FPCR;
422 * there is no equivalent of the A32 Neon "standard FPSCR value"
423 * and all operations use vfp.fp_status.
424 */
425 offset = offsetof(CPUARMState, vfp.fp_status);
426 tcg_gen_addi_ptr(statusptr, cpu_env, offset);
427 return statusptr;
428}
429
832ffa1c
AG
430/* Set ZF and NF based on a 64 bit result. This is alas fiddlier
431 * than the 32 bit equivalent.
432 */
433static inline void gen_set_NZ64(TCGv_i64 result)
434{
435 TCGv_i64 flag = tcg_temp_new_i64();
436
437 tcg_gen_setcondi_i64(TCG_COND_NE, flag, result, 0);
438 tcg_gen_trunc_i64_i32(cpu_ZF, flag);
439 tcg_gen_shri_i64(flag, result, 32);
440 tcg_gen_trunc_i64_i32(cpu_NF, flag);
441 tcg_temp_free_i64(flag);
442}
443
444/* Set NZCV as for a logical operation: NZ as per result, CV cleared. */
445static inline void gen_logic_CC(int sf, TCGv_i64 result)
446{
447 if (sf) {
448 gen_set_NZ64(result);
449 } else {
450 tcg_gen_trunc_i64_i32(cpu_ZF, result);
451 tcg_gen_trunc_i64_i32(cpu_NF, result);
452 }
453 tcg_gen_movi_i32(cpu_CF, 0);
454 tcg_gen_movi_i32(cpu_VF, 0);
455}
456
b0ff21b4
AB
457/* dest = T0 + T1; compute C, N, V and Z flags */
458static void gen_add_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1)
459{
460 if (sf) {
461 TCGv_i64 result, flag, tmp;
462 result = tcg_temp_new_i64();
463 flag = tcg_temp_new_i64();
464 tmp = tcg_temp_new_i64();
465
466 tcg_gen_movi_i64(tmp, 0);
467 tcg_gen_add2_i64(result, flag, t0, tmp, t1, tmp);
468
469 tcg_gen_trunc_i64_i32(cpu_CF, flag);
470
471 gen_set_NZ64(result);
472
473 tcg_gen_xor_i64(flag, result, t0);
474 tcg_gen_xor_i64(tmp, t0, t1);
475 tcg_gen_andc_i64(flag, flag, tmp);
476 tcg_temp_free_i64(tmp);
477 tcg_gen_shri_i64(flag, flag, 32);
478 tcg_gen_trunc_i64_i32(cpu_VF, flag);
479
480 tcg_gen_mov_i64(dest, result);
481 tcg_temp_free_i64(result);
482 tcg_temp_free_i64(flag);
483 } else {
484 /* 32 bit arithmetic */
485 TCGv_i32 t0_32 = tcg_temp_new_i32();
486 TCGv_i32 t1_32 = tcg_temp_new_i32();
487 TCGv_i32 tmp = tcg_temp_new_i32();
488
489 tcg_gen_movi_i32(tmp, 0);
490 tcg_gen_trunc_i64_i32(t0_32, t0);
491 tcg_gen_trunc_i64_i32(t1_32, t1);
492 tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, t1_32, tmp);
493 tcg_gen_mov_i32(cpu_ZF, cpu_NF);
494 tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32);
495 tcg_gen_xor_i32(tmp, t0_32, t1_32);
496 tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp);
497 tcg_gen_extu_i32_i64(dest, cpu_NF);
498
499 tcg_temp_free_i32(tmp);
500 tcg_temp_free_i32(t0_32);
501 tcg_temp_free_i32(t1_32);
502 }
503}
504
505/* dest = T0 - T1; compute C, N, V and Z flags */
506static void gen_sub_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1)
507{
508 if (sf) {
509 /* 64 bit arithmetic */
510 TCGv_i64 result, flag, tmp;
511
512 result = tcg_temp_new_i64();
513 flag = tcg_temp_new_i64();
514 tcg_gen_sub_i64(result, t0, t1);
515
516 gen_set_NZ64(result);
517
518 tcg_gen_setcond_i64(TCG_COND_GEU, flag, t0, t1);
519 tcg_gen_trunc_i64_i32(cpu_CF, flag);
520
521 tcg_gen_xor_i64(flag, result, t0);
522 tmp = tcg_temp_new_i64();
523 tcg_gen_xor_i64(tmp, t0, t1);
524 tcg_gen_and_i64(flag, flag, tmp);
525 tcg_temp_free_i64(tmp);
526 tcg_gen_shri_i64(flag, flag, 32);
527 tcg_gen_trunc_i64_i32(cpu_VF, flag);
528 tcg_gen_mov_i64(dest, result);
529 tcg_temp_free_i64(flag);
530 tcg_temp_free_i64(result);
531 } else {
532 /* 32 bit arithmetic */
533 TCGv_i32 t0_32 = tcg_temp_new_i32();
534 TCGv_i32 t1_32 = tcg_temp_new_i32();
535 TCGv_i32 tmp;
536
537 tcg_gen_trunc_i64_i32(t0_32, t0);
538 tcg_gen_trunc_i64_i32(t1_32, t1);
539 tcg_gen_sub_i32(cpu_NF, t0_32, t1_32);
540 tcg_gen_mov_i32(cpu_ZF, cpu_NF);
541 tcg_gen_setcond_i32(TCG_COND_GEU, cpu_CF, t0_32, t1_32);
542 tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32);
543 tmp = tcg_temp_new_i32();
544 tcg_gen_xor_i32(tmp, t0_32, t1_32);
545 tcg_temp_free_i32(t0_32);
546 tcg_temp_free_i32(t1_32);
547 tcg_gen_and_i32(cpu_VF, cpu_VF, tmp);
548 tcg_temp_free_i32(tmp);
549 tcg_gen_extu_i32_i64(dest, cpu_NF);
550 }
551}
552
643dbb07
CF
553/* dest = T0 + T1 + CF; do not compute flags. */
554static void gen_adc(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1)
555{
556 TCGv_i64 flag = tcg_temp_new_i64();
557 tcg_gen_extu_i32_i64(flag, cpu_CF);
558 tcg_gen_add_i64(dest, t0, t1);
559 tcg_gen_add_i64(dest, dest, flag);
560 tcg_temp_free_i64(flag);
561
562 if (!sf) {
563 tcg_gen_ext32u_i64(dest, dest);
564 }
565}
566
567/* dest = T0 + T1 + CF; compute C, N, V and Z flags. */
568static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1)
569{
570 if (sf) {
571 TCGv_i64 result, cf_64, vf_64, tmp;
572 result = tcg_temp_new_i64();
573 cf_64 = tcg_temp_new_i64();
574 vf_64 = tcg_temp_new_i64();
575 tmp = tcg_const_i64(0);
576
577 tcg_gen_extu_i32_i64(cf_64, cpu_CF);
578 tcg_gen_add2_i64(result, cf_64, t0, tmp, cf_64, tmp);
579 tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, tmp);
580 tcg_gen_trunc_i64_i32(cpu_CF, cf_64);
581 gen_set_NZ64(result);
582
583 tcg_gen_xor_i64(vf_64, result, t0);
584 tcg_gen_xor_i64(tmp, t0, t1);
585 tcg_gen_andc_i64(vf_64, vf_64, tmp);
586 tcg_gen_shri_i64(vf_64, vf_64, 32);
587 tcg_gen_trunc_i64_i32(cpu_VF, vf_64);
588
589 tcg_gen_mov_i64(dest, result);
590
591 tcg_temp_free_i64(tmp);
592 tcg_temp_free_i64(vf_64);
593 tcg_temp_free_i64(cf_64);
594 tcg_temp_free_i64(result);
595 } else {
596 TCGv_i32 t0_32, t1_32, tmp;
597 t0_32 = tcg_temp_new_i32();
598 t1_32 = tcg_temp_new_i32();
599 tmp = tcg_const_i32(0);
600
601 tcg_gen_trunc_i64_i32(t0_32, t0);
602 tcg_gen_trunc_i64_i32(t1_32, t1);
603 tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, cpu_CF, tmp);
604 tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, tmp);
605
606 tcg_gen_mov_i32(cpu_ZF, cpu_NF);
607 tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32);
608 tcg_gen_xor_i32(tmp, t0_32, t1_32);
609 tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp);
610 tcg_gen_extu_i32_i64(dest, cpu_NF);
611
612 tcg_temp_free_i32(tmp);
613 tcg_temp_free_i32(t1_32);
614 tcg_temp_free_i32(t0_32);
615 }
616}
617
4a08d475
PM
618/*
619 * Load/Store generators
620 */
621
622/*
60510aed 623 * Store from GPR register to memory.
4a08d475 624 */
60510aed
PM
625static void do_gpr_st_memidx(DisasContext *s, TCGv_i64 source,
626 TCGv_i64 tcg_addr, int size, int memidx)
627{
628 g_assert(size <= 3);
629 tcg_gen_qemu_st_i64(source, tcg_addr, memidx, MO_TE + size);
630}
631
4a08d475
PM
632static void do_gpr_st(DisasContext *s, TCGv_i64 source,
633 TCGv_i64 tcg_addr, int size)
634{
60510aed 635 do_gpr_st_memidx(s, source, tcg_addr, size, get_mem_index(s));
4a08d475
PM
636}
637
638/*
639 * Load from memory to GPR register
640 */
60510aed
PM
641static void do_gpr_ld_memidx(DisasContext *s, TCGv_i64 dest, TCGv_i64 tcg_addr,
642 int size, bool is_signed, bool extend, int memidx)
4a08d475
PM
643{
644 TCGMemOp memop = MO_TE + size;
645
646 g_assert(size <= 3);
647
648 if (is_signed) {
649 memop += MO_SIGN;
650 }
651
60510aed 652 tcg_gen_qemu_ld_i64(dest, tcg_addr, memidx, memop);
4a08d475
PM
653
654 if (extend && is_signed) {
655 g_assert(size < 3);
656 tcg_gen_ext32u_i64(dest, dest);
657 }
658}
659
60510aed
PM
660static void do_gpr_ld(DisasContext *s, TCGv_i64 dest, TCGv_i64 tcg_addr,
661 int size, bool is_signed, bool extend)
662{
663 do_gpr_ld_memidx(s, dest, tcg_addr, size, is_signed, extend,
664 get_mem_index(s));
665}
666
4a08d475
PM
667/*
668 * Store from FP register to memory
669 */
670static void do_fp_st(DisasContext *s, int srcidx, TCGv_i64 tcg_addr, int size)
671{
672 /* This writes the bottom N bits of a 128 bit wide vector to memory */
4a08d475 673 TCGv_i64 tmp = tcg_temp_new_i64();
e2f90565 674 tcg_gen_ld_i64(tmp, cpu_env, fp_reg_offset(srcidx, MO_64));
4a08d475 675 if (size < 4) {
4a08d475
PM
676 tcg_gen_qemu_st_i64(tmp, tcg_addr, get_mem_index(s), MO_TE + size);
677 } else {
678 TCGv_i64 tcg_hiaddr = tcg_temp_new_i64();
4a08d475
PM
679 tcg_gen_qemu_st_i64(tmp, tcg_addr, get_mem_index(s), MO_TEQ);
680 tcg_gen_qemu_st64(tmp, tcg_addr, get_mem_index(s));
e2f90565 681 tcg_gen_ld_i64(tmp, cpu_env, fp_reg_hi_offset(srcidx));
4a08d475
PM
682 tcg_gen_addi_i64(tcg_hiaddr, tcg_addr, 8);
683 tcg_gen_qemu_st_i64(tmp, tcg_hiaddr, get_mem_index(s), MO_TEQ);
684 tcg_temp_free_i64(tcg_hiaddr);
685 }
686
687 tcg_temp_free_i64(tmp);
688}
689
690/*
691 * Load from memory to FP register
692 */
693static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size)
694{
695 /* This always zero-extends and writes to a full 128 bit wide vector */
4a08d475
PM
696 TCGv_i64 tmplo = tcg_temp_new_i64();
697 TCGv_i64 tmphi;
698
699 if (size < 4) {
700 TCGMemOp memop = MO_TE + size;
701 tmphi = tcg_const_i64(0);
702 tcg_gen_qemu_ld_i64(tmplo, tcg_addr, get_mem_index(s), memop);
703 } else {
704 TCGv_i64 tcg_hiaddr;
705 tmphi = tcg_temp_new_i64();
706 tcg_hiaddr = tcg_temp_new_i64();
707
708 tcg_gen_qemu_ld_i64(tmplo, tcg_addr, get_mem_index(s), MO_TEQ);
709 tcg_gen_addi_i64(tcg_hiaddr, tcg_addr, 8);
710 tcg_gen_qemu_ld_i64(tmphi, tcg_hiaddr, get_mem_index(s), MO_TEQ);
711 tcg_temp_free_i64(tcg_hiaddr);
712 }
713
e2f90565
PM
714 tcg_gen_st_i64(tmplo, cpu_env, fp_reg_offset(destidx, MO_64));
715 tcg_gen_st_i64(tmphi, cpu_env, fp_reg_hi_offset(destidx));
4a08d475
PM
716
717 tcg_temp_free_i64(tmplo);
718 tcg_temp_free_i64(tmphi);
719}
720
72430bf5
AB
721/*
722 * Vector load/store helpers.
723 *
724 * The principal difference between this and a FP load is that we don't
725 * zero extend as we are filling a partial chunk of the vector register.
726 * These functions don't support 128 bit loads/stores, which would be
727 * normal load/store operations.
a08582f4
PM
728 *
729 * The _i32 versions are useful when operating on 32 bit quantities
730 * (eg for floating point single or using Neon helper functions).
72430bf5
AB
731 */
732
733/* Get value of an element within a vector register */
734static void read_vec_element(DisasContext *s, TCGv_i64 tcg_dest, int srcidx,
735 int element, TCGMemOp memop)
736{
737 int vect_off = vec_reg_offset(srcidx, element, memop & MO_SIZE);
738 switch (memop) {
739 case MO_8:
740 tcg_gen_ld8u_i64(tcg_dest, cpu_env, vect_off);
741 break;
742 case MO_16:
743 tcg_gen_ld16u_i64(tcg_dest, cpu_env, vect_off);
744 break;
745 case MO_32:
746 tcg_gen_ld32u_i64(tcg_dest, cpu_env, vect_off);
747 break;
748 case MO_8|MO_SIGN:
749 tcg_gen_ld8s_i64(tcg_dest, cpu_env, vect_off);
750 break;
751 case MO_16|MO_SIGN:
752 tcg_gen_ld16s_i64(tcg_dest, cpu_env, vect_off);
753 break;
754 case MO_32|MO_SIGN:
755 tcg_gen_ld32s_i64(tcg_dest, cpu_env, vect_off);
756 break;
757 case MO_64:
758 case MO_64|MO_SIGN:
759 tcg_gen_ld_i64(tcg_dest, cpu_env, vect_off);
760 break;
761 default:
762 g_assert_not_reached();
763 }
764}
765
a08582f4
PM
766static void read_vec_element_i32(DisasContext *s, TCGv_i32 tcg_dest, int srcidx,
767 int element, TCGMemOp memop)
768{
769 int vect_off = vec_reg_offset(srcidx, element, memop & MO_SIZE);
770 switch (memop) {
771 case MO_8:
772 tcg_gen_ld8u_i32(tcg_dest, cpu_env, vect_off);
773 break;
774 case MO_16:
775 tcg_gen_ld16u_i32(tcg_dest, cpu_env, vect_off);
776 break;
777 case MO_8|MO_SIGN:
778 tcg_gen_ld8s_i32(tcg_dest, cpu_env, vect_off);
779 break;
780 case MO_16|MO_SIGN:
781 tcg_gen_ld16s_i32(tcg_dest, cpu_env, vect_off);
782 break;
783 case MO_32:
784 case MO_32|MO_SIGN:
785 tcg_gen_ld_i32(tcg_dest, cpu_env, vect_off);
786 break;
787 default:
788 g_assert_not_reached();
789 }
790}
791
72430bf5
AB
792/* Set value of an element within a vector register */
793static void write_vec_element(DisasContext *s, TCGv_i64 tcg_src, int destidx,
794 int element, TCGMemOp memop)
795{
796 int vect_off = vec_reg_offset(destidx, element, memop & MO_SIZE);
797 switch (memop) {
798 case MO_8:
799 tcg_gen_st8_i64(tcg_src, cpu_env, vect_off);
800 break;
801 case MO_16:
802 tcg_gen_st16_i64(tcg_src, cpu_env, vect_off);
803 break;
804 case MO_32:
805 tcg_gen_st32_i64(tcg_src, cpu_env, vect_off);
806 break;
807 case MO_64:
808 tcg_gen_st_i64(tcg_src, cpu_env, vect_off);
809 break;
810 default:
811 g_assert_not_reached();
812 }
813}
814
1f8a73af
PM
815static void write_vec_element_i32(DisasContext *s, TCGv_i32 tcg_src,
816 int destidx, int element, TCGMemOp memop)
817{
818 int vect_off = vec_reg_offset(destidx, element, memop & MO_SIZE);
819 switch (memop) {
820 case MO_8:
821 tcg_gen_st8_i32(tcg_src, cpu_env, vect_off);
822 break;
823 case MO_16:
824 tcg_gen_st16_i32(tcg_src, cpu_env, vect_off);
825 break;
826 case MO_32:
827 tcg_gen_st_i32(tcg_src, cpu_env, vect_off);
828 break;
829 default:
830 g_assert_not_reached();
831 }
832}
833
72430bf5
AB
834/* Clear the high 64 bits of a 128 bit vector (in general non-quad
835 * vector ops all need to do this).
836 */
837static void clear_vec_high(DisasContext *s, int rd)
838{
839 TCGv_i64 tcg_zero = tcg_const_i64(0);
840
841 write_vec_element(s, tcg_zero, rd, 1, MO_64);
842 tcg_temp_free_i64(tcg_zero);
843}
844
845/* Store from vector register to memory */
846static void do_vec_st(DisasContext *s, int srcidx, int element,
847 TCGv_i64 tcg_addr, int size)
848{
849 TCGMemOp memop = MO_TE + size;
850 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
851
852 read_vec_element(s, tcg_tmp, srcidx, element, size);
853 tcg_gen_qemu_st_i64(tcg_tmp, tcg_addr, get_mem_index(s), memop);
854
855 tcg_temp_free_i64(tcg_tmp);
856}
857
858/* Load from memory to vector register */
859static void do_vec_ld(DisasContext *s, int destidx, int element,
860 TCGv_i64 tcg_addr, int size)
861{
862 TCGMemOp memop = MO_TE + size;
863 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
864
865 tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr, get_mem_index(s), memop);
866 write_vec_element(s, tcg_tmp, destidx, element, size);
867
868 tcg_temp_free_i64(tcg_tmp);
869}
870
229b7a05
AB
871/*
872 * This utility function is for doing register extension with an
873 * optional shift. You will likely want to pass a temporary for the
874 * destination register. See DecodeRegExtend() in the ARM ARM.
875 */
876static void ext_and_shift_reg(TCGv_i64 tcg_out, TCGv_i64 tcg_in,
877 int option, unsigned int shift)
878{
879 int extsize = extract32(option, 0, 2);
880 bool is_signed = extract32(option, 2, 1);
881
882 if (is_signed) {
883 switch (extsize) {
884 case 0:
885 tcg_gen_ext8s_i64(tcg_out, tcg_in);
886 break;
887 case 1:
888 tcg_gen_ext16s_i64(tcg_out, tcg_in);
889 break;
890 case 2:
891 tcg_gen_ext32s_i64(tcg_out, tcg_in);
892 break;
893 case 3:
894 tcg_gen_mov_i64(tcg_out, tcg_in);
895 break;
896 }
897 } else {
898 switch (extsize) {
899 case 0:
900 tcg_gen_ext8u_i64(tcg_out, tcg_in);
901 break;
902 case 1:
903 tcg_gen_ext16u_i64(tcg_out, tcg_in);
904 break;
905 case 2:
906 tcg_gen_ext32u_i64(tcg_out, tcg_in);
907 break;
908 case 3:
909 tcg_gen_mov_i64(tcg_out, tcg_in);
910 break;
911 }
912 }
913
914 if (shift) {
915 tcg_gen_shli_i64(tcg_out, tcg_out, shift);
916 }
917}
918
4a08d475
PM
919static inline void gen_check_sp_alignment(DisasContext *s)
920{
921 /* The AArch64 architecture mandates that (if enabled via PSTATE
922 * or SCTLR bits) there is a check that SP is 16-aligned on every
923 * SP-relative load or store (with an exception generated if it is not).
924 * In line with general QEMU practice regarding misaligned accesses,
925 * we omit these checks for the sake of guest program performance.
926 * This function is provided as a hook so we can more easily add these
927 * checks in future (possibly as a "favour catching guest program bugs
928 * over speed" user selectable option).
929 */
930}
931
384b26fb
AB
932/*
933 * This provides a simple table based table lookup decoder. It is
934 * intended to be used when the relevant bits for decode are too
935 * awkwardly placed and switch/if based logic would be confusing and
936 * deeply nested. Since it's a linear search through the table, tables
937 * should be kept small.
938 *
939 * It returns the first handler where insn & mask == pattern, or
940 * NULL if there is no match.
941 * The table is terminated by an empty mask (i.e. 0)
942 */
943static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table,
944 uint32_t insn)
945{
946 const AArch64DecodeTable *tptr = table;
947
948 while (tptr->mask) {
949 if ((insn & tptr->mask) == tptr->pattern) {
950 return tptr->disas_fn;
951 }
952 tptr++;
953 }
954 return NULL;
955}
956
ad7ee8a2
CF
957/*
958 * the instruction disassembly implemented here matches
959 * the instruction encoding classifications in chapter 3 (C3)
960 * of the ARM Architecture Reference Manual (DDI0487A_a)
961 */
962
11e169de
AG
963/* C3.2.7 Unconditional branch (immediate)
964 * 31 30 26 25 0
965 * +----+-----------+-------------------------------------+
966 * | op | 0 0 1 0 1 | imm26 |
967 * +----+-----------+-------------------------------------+
968 */
ad7ee8a2
CF
969static void disas_uncond_b_imm(DisasContext *s, uint32_t insn)
970{
11e169de
AG
971 uint64_t addr = s->pc + sextract32(insn, 0, 26) * 4 - 4;
972
973 if (insn & (1 << 31)) {
974 /* C5.6.26 BL Branch with link */
975 tcg_gen_movi_i64(cpu_reg(s, 30), s->pc);
976 }
977
978 /* C5.6.20 B Branch / C5.6.26 BL Branch with link */
979 gen_goto_tb(s, 0, addr);
ad7ee8a2
CF
980}
981
60e53388
AG
982/* C3.2.1 Compare & branch (immediate)
983 * 31 30 25 24 23 5 4 0
984 * +----+-------------+----+---------------------+--------+
985 * | sf | 0 1 1 0 1 0 | op | imm19 | Rt |
986 * +----+-------------+----+---------------------+--------+
987 */
ad7ee8a2
CF
988static void disas_comp_b_imm(DisasContext *s, uint32_t insn)
989{
60e53388
AG
990 unsigned int sf, op, rt;
991 uint64_t addr;
992 int label_match;
993 TCGv_i64 tcg_cmp;
994
995 sf = extract32(insn, 31, 1);
996 op = extract32(insn, 24, 1); /* 0: CBZ; 1: CBNZ */
997 rt = extract32(insn, 0, 5);
998 addr = s->pc + sextract32(insn, 5, 19) * 4 - 4;
999
1000 tcg_cmp = read_cpu_reg(s, rt, sf);
1001 label_match = gen_new_label();
1002
1003 tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ,
1004 tcg_cmp, 0, label_match);
1005
1006 gen_goto_tb(s, 0, s->pc);
1007 gen_set_label(label_match);
1008 gen_goto_tb(s, 1, addr);
ad7ee8a2
CF
1009}
1010
db0f7958
AG
1011/* C3.2.5 Test & branch (immediate)
1012 * 31 30 25 24 23 19 18 5 4 0
1013 * +----+-------------+----+-------+-------------+------+
1014 * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt |
1015 * +----+-------------+----+-------+-------------+------+
1016 */
ad7ee8a2
CF
1017static void disas_test_b_imm(DisasContext *s, uint32_t insn)
1018{
db0f7958
AG
1019 unsigned int bit_pos, op, rt;
1020 uint64_t addr;
1021 int label_match;
1022 TCGv_i64 tcg_cmp;
1023
1024 bit_pos = (extract32(insn, 31, 1) << 5) | extract32(insn, 19, 5);
1025 op = extract32(insn, 24, 1); /* 0: TBZ; 1: TBNZ */
1026 addr = s->pc + sextract32(insn, 5, 14) * 4 - 4;
1027 rt = extract32(insn, 0, 5);
1028
1029 tcg_cmp = tcg_temp_new_i64();
1030 tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, rt), (1ULL << bit_pos));
1031 label_match = gen_new_label();
1032 tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ,
1033 tcg_cmp, 0, label_match);
1034 tcg_temp_free_i64(tcg_cmp);
1035 gen_goto_tb(s, 0, s->pc);
1036 gen_set_label(label_match);
1037 gen_goto_tb(s, 1, addr);
ad7ee8a2
CF
1038}
1039
39fb730a
AG
1040/* C3.2.2 / C5.6.19 Conditional branch (immediate)
1041 * 31 25 24 23 5 4 3 0
1042 * +---------------+----+---------------------+----+------+
1043 * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond |
1044 * +---------------+----+---------------------+----+------+
1045 */
ad7ee8a2
CF
1046static void disas_cond_b_imm(DisasContext *s, uint32_t insn)
1047{
39fb730a
AG
1048 unsigned int cond;
1049 uint64_t addr;
1050
1051 if ((insn & (1 << 4)) || (insn & (1 << 24))) {
1052 unallocated_encoding(s);
1053 return;
1054 }
1055 addr = s->pc + sextract32(insn, 5, 19) * 4 - 4;
1056 cond = extract32(insn, 0, 4);
1057
1058 if (cond < 0x0e) {
1059 /* genuinely conditional branches */
1060 int label_match = gen_new_label();
1061 arm_gen_test_cc(cond, label_match);
1062 gen_goto_tb(s, 0, s->pc);
1063 gen_set_label(label_match);
1064 gen_goto_tb(s, 1, addr);
1065 } else {
1066 /* 0xe and 0xf are both "always" conditions */
1067 gen_goto_tb(s, 0, addr);
1068 }
ad7ee8a2
CF
1069}
1070
87462e0f
CF
1071/* C5.6.68 HINT */
1072static void handle_hint(DisasContext *s, uint32_t insn,
1073 unsigned int op1, unsigned int op2, unsigned int crm)
1074{
1075 unsigned int selector = crm << 3 | op2;
1076
1077 if (op1 != 3) {
1078 unallocated_encoding(s);
1079 return;
1080 }
1081
1082 switch (selector) {
1083 case 0: /* NOP */
1084 return;
1ed69e82
PM
1085 case 3: /* WFI */
1086 s->is_jmp = DISAS_WFI;
1087 return;
87462e0f
CF
1088 case 1: /* YIELD */
1089 case 2: /* WFE */
87462e0f
CF
1090 case 4: /* SEV */
1091 case 5: /* SEVL */
1092 /* we treat all as NOP at least for now */
1093 return;
1094 default:
1095 /* default specified as NOP equivalent */
1096 return;
1097 }
1098}
1099
fa2ef212
MM
1100static void gen_clrex(DisasContext *s, uint32_t insn)
1101{
1102 tcg_gen_movi_i64(cpu_exclusive_addr, -1);
1103}
1104
87462e0f
CF
1105/* CLREX, DSB, DMB, ISB */
1106static void handle_sync(DisasContext *s, uint32_t insn,
1107 unsigned int op1, unsigned int op2, unsigned int crm)
1108{
1109 if (op1 != 3) {
1110 unallocated_encoding(s);
1111 return;
1112 }
1113
1114 switch (op2) {
1115 case 2: /* CLREX */
fa2ef212 1116 gen_clrex(s, insn);
87462e0f
CF
1117 return;
1118 case 4: /* DSB */
1119 case 5: /* DMB */
1120 case 6: /* ISB */
1121 /* We don't emulate caches so barriers are no-ops */
1122 return;
1123 default:
1124 unallocated_encoding(s);
1125 return;
1126 }
1127}
1128
1129/* C5.6.130 MSR (immediate) - move immediate to processor state field */
1130static void handle_msr_i(DisasContext *s, uint32_t insn,
1131 unsigned int op1, unsigned int op2, unsigned int crm)
1132{
9cfa0b4e
PM
1133 int op = op1 << 3 | op2;
1134 switch (op) {
1135 case 0x05: /* SPSel */
1136 if (s->current_pl == 0) {
1137 unallocated_encoding(s);
1138 return;
1139 }
1140 /* fall through */
1141 case 0x1e: /* DAIFSet */
1142 case 0x1f: /* DAIFClear */
1143 {
1144 TCGv_i32 tcg_imm = tcg_const_i32(crm);
1145 TCGv_i32 tcg_op = tcg_const_i32(op);
1146 gen_a64_set_pc_im(s->pc - 4);
1147 gen_helper_msr_i_pstate(cpu_env, tcg_op, tcg_imm);
1148 tcg_temp_free_i32(tcg_imm);
1149 tcg_temp_free_i32(tcg_op);
1150 s->is_jmp = DISAS_UPDATE;
1151 break;
1152 }
1153 default:
1154 unallocated_encoding(s);
1155 return;
1156 }
87462e0f
CF
1157}
1158
b0d2b7d0
PM
1159static void gen_get_nzcv(TCGv_i64 tcg_rt)
1160{
1161 TCGv_i32 tmp = tcg_temp_new_i32();
1162 TCGv_i32 nzcv = tcg_temp_new_i32();
1163
1164 /* build bit 31, N */
1165 tcg_gen_andi_i32(nzcv, cpu_NF, (1 << 31));
1166 /* build bit 30, Z */
1167 tcg_gen_setcondi_i32(TCG_COND_EQ, tmp, cpu_ZF, 0);
1168 tcg_gen_deposit_i32(nzcv, nzcv, tmp, 30, 1);
1169 /* build bit 29, C */
1170 tcg_gen_deposit_i32(nzcv, nzcv, cpu_CF, 29, 1);
1171 /* build bit 28, V */
1172 tcg_gen_shri_i32(tmp, cpu_VF, 31);
1173 tcg_gen_deposit_i32(nzcv, nzcv, tmp, 28, 1);
1174 /* generate result */
1175 tcg_gen_extu_i32_i64(tcg_rt, nzcv);
1176
1177 tcg_temp_free_i32(nzcv);
1178 tcg_temp_free_i32(tmp);
1179}
1180
1181static void gen_set_nzcv(TCGv_i64 tcg_rt)
1182
1183{
1184 TCGv_i32 nzcv = tcg_temp_new_i32();
1185
1186 /* take NZCV from R[t] */
1187 tcg_gen_trunc_i64_i32(nzcv, tcg_rt);
1188
1189 /* bit 31, N */
1190 tcg_gen_andi_i32(cpu_NF, nzcv, (1 << 31));
1191 /* bit 30, Z */
1192 tcg_gen_andi_i32(cpu_ZF, nzcv, (1 << 30));
1193 tcg_gen_setcondi_i32(TCG_COND_EQ, cpu_ZF, cpu_ZF, 0);
1194 /* bit 29, C */
1195 tcg_gen_andi_i32(cpu_CF, nzcv, (1 << 29));
1196 tcg_gen_shri_i32(cpu_CF, cpu_CF, 29);
1197 /* bit 28, V */
1198 tcg_gen_andi_i32(cpu_VF, nzcv, (1 << 28));
1199 tcg_gen_shli_i32(cpu_VF, cpu_VF, 3);
1200 tcg_temp_free_i32(nzcv);
1201}
1202
fea50522
PM
1203/* C5.6.129 MRS - move from system register
1204 * C5.6.131 MSR (register) - move to system register
1205 * C5.6.204 SYS
1206 * C5.6.205 SYSL
1207 * These are all essentially the same insn in 'read' and 'write'
1208 * versions, with varying op0 fields.
1209 */
1210static void handle_sys(DisasContext *s, uint32_t insn, bool isread,
1211 unsigned int op0, unsigned int op1, unsigned int op2,
87462e0f
CF
1212 unsigned int crn, unsigned int crm, unsigned int rt)
1213{
fea50522
PM
1214 const ARMCPRegInfo *ri;
1215 TCGv_i64 tcg_rt;
87462e0f 1216
fea50522
PM
1217 ri = get_arm_cp_reginfo(s->cp_regs,
1218 ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP,
1219 crn, crm, op0, op1, op2));
87462e0f 1220
fea50522 1221 if (!ri) {
626187d8
PM
1222 /* Unknown register; this might be a guest error or a QEMU
1223 * unimplemented feature.
1224 */
1225 qemu_log_mask(LOG_UNIMP, "%s access to unsupported AArch64 "
1226 "system register op0:%d op1:%d crn:%d crm:%d op2:%d\n",
1227 isread ? "read" : "write", op0, op1, crn, crm, op2);
fea50522
PM
1228 unallocated_encoding(s);
1229 return;
1230 }
1231
1232 /* Check access permissions */
1233 if (!cp_access_ok(s->current_pl, ri, isread)) {
1234 unallocated_encoding(s);
1235 return;
1236 }
1237
f59df3f2
PM
1238 if (ri->accessfn) {
1239 /* Emit code to perform further access permissions checks at
1240 * runtime; this may result in an exception.
1241 */
1242 TCGv_ptr tmpptr;
1243 gen_a64_set_pc_im(s->pc - 4);
1244 tmpptr = tcg_const_ptr(ri);
1245 gen_helper_access_check_cp_reg(cpu_env, tmpptr);
1246 tcg_temp_free_ptr(tmpptr);
1247 }
1248
fea50522
PM
1249 /* Handle special cases first */
1250 switch (ri->type & ~(ARM_CP_FLAG_MASK & ~ARM_CP_SPECIAL)) {
1251 case ARM_CP_NOP:
1252 return;
b0d2b7d0
PM
1253 case ARM_CP_NZCV:
1254 tcg_rt = cpu_reg(s, rt);
1255 if (isread) {
1256 gen_get_nzcv(tcg_rt);
1257 } else {
1258 gen_set_nzcv(tcg_rt);
1259 }
1260 return;
0eef9d98
PM
1261 case ARM_CP_CURRENTEL:
1262 /* Reads as current EL value from pstate, which is
1263 * guaranteed to be constant by the tb flags.
1264 */
1265 tcg_rt = cpu_reg(s, rt);
1266 tcg_gen_movi_i64(tcg_rt, s->current_pl << 2);
1267 return;
fea50522
PM
1268 default:
1269 break;
1270 }
1271
1272 if (use_icount && (ri->type & ARM_CP_IO)) {
1273 gen_io_start();
1274 }
1275
1276 tcg_rt = cpu_reg(s, rt);
1277
1278 if (isread) {
1279 if (ri->type & ARM_CP_CONST) {
1280 tcg_gen_movi_i64(tcg_rt, ri->resetvalue);
1281 } else if (ri->readfn) {
1282 TCGv_ptr tmpptr;
fea50522
PM
1283 tmpptr = tcg_const_ptr(ri);
1284 gen_helper_get_cp_reg64(tcg_rt, cpu_env, tmpptr);
1285 tcg_temp_free_ptr(tmpptr);
1286 } else {
1287 tcg_gen_ld_i64(tcg_rt, cpu_env, ri->fieldoffset);
1288 }
1289 } else {
1290 if (ri->type & ARM_CP_CONST) {
1291 /* If not forbidden by access permissions, treat as WI */
1292 return;
1293 } else if (ri->writefn) {
1294 TCGv_ptr tmpptr;
fea50522
PM
1295 tmpptr = tcg_const_ptr(ri);
1296 gen_helper_set_cp_reg64(cpu_env, tmpptr, tcg_rt);
1297 tcg_temp_free_ptr(tmpptr);
1298 } else {
1299 tcg_gen_st_i64(tcg_rt, cpu_env, ri->fieldoffset);
1300 }
1301 }
1302
1303 if (use_icount && (ri->type & ARM_CP_IO)) {
1304 /* I/O operations must end the TB here (whether read or write) */
1305 gen_io_end();
1306 s->is_jmp = DISAS_UPDATE;
1307 } else if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) {
1308 /* We default to ending the TB on a coprocessor register write,
1309 * but allow this to be suppressed by the register definition
1310 * (usually only necessary to work around guest bugs).
1311 */
1312 s->is_jmp = DISAS_UPDATE;
1313 }
ad7ee8a2
CF
1314}
1315
87462e0f
CF
1316/* C3.2.4 System
1317 * 31 22 21 20 19 18 16 15 12 11 8 7 5 4 0
1318 * +---------------------+---+-----+-----+-------+-------+-----+------+
1319 * | 1 1 0 1 0 1 0 1 0 0 | L | op0 | op1 | CRn | CRm | op2 | Rt |
1320 * +---------------------+---+-----+-----+-------+-------+-----+------+
1321 */
1322static void disas_system(DisasContext *s, uint32_t insn)
1323{
1324 unsigned int l, op0, op1, crn, crm, op2, rt;
1325 l = extract32(insn, 21, 1);
1326 op0 = extract32(insn, 19, 2);
1327 op1 = extract32(insn, 16, 3);
1328 crn = extract32(insn, 12, 4);
1329 crm = extract32(insn, 8, 4);
1330 op2 = extract32(insn, 5, 3);
1331 rt = extract32(insn, 0, 5);
1332
1333 if (op0 == 0) {
1334 if (l || rt != 31) {
1335 unallocated_encoding(s);
1336 return;
1337 }
1338 switch (crn) {
1339 case 2: /* C5.6.68 HINT */
1340 handle_hint(s, insn, op1, op2, crm);
1341 break;
1342 case 3: /* CLREX, DSB, DMB, ISB */
1343 handle_sync(s, insn, op1, op2, crm);
1344 break;
1345 case 4: /* C5.6.130 MSR (immediate) */
1346 handle_msr_i(s, insn, op1, op2, crm);
1347 break;
1348 default:
1349 unallocated_encoding(s);
1350 break;
1351 }
1352 return;
1353 }
fea50522 1354 handle_sys(s, insn, l, op0, op1, op2, crn, crm, rt);
87462e0f
CF
1355}
1356
9618e809
AG
1357/* C3.2.3 Exception generation
1358 *
1359 * 31 24 23 21 20 5 4 2 1 0
1360 * +-----------------+-----+------------------------+-----+----+
1361 * | 1 1 0 1 0 1 0 0 | opc | imm16 | op2 | LL |
1362 * +-----------------------+------------------------+----------+
1363 */
ad7ee8a2
CF
1364static void disas_exc(DisasContext *s, uint32_t insn)
1365{
9618e809
AG
1366 int opc = extract32(insn, 21, 3);
1367 int op2_ll = extract32(insn, 0, 5);
1368
1369 switch (opc) {
1370 case 0:
1371 /* SVC, HVC, SMC; since we don't support the Virtualization
1372 * or TrustZone extensions these all UNDEF except SVC.
1373 */
1374 if (op2_ll != 1) {
1375 unallocated_encoding(s);
1376 break;
1377 }
1378 gen_exception_insn(s, 0, EXCP_SWI);
1379 break;
1380 case 1:
1381 if (op2_ll != 0) {
1382 unallocated_encoding(s);
1383 break;
1384 }
1385 /* BRK */
1386 gen_exception_insn(s, 0, EXCP_BKPT);
1387 break;
1388 case 2:
1389 if (op2_ll != 0) {
1390 unallocated_encoding(s);
1391 break;
1392 }
1393 /* HLT */
1394 unsupported_encoding(s, insn);
1395 break;
1396 case 5:
1397 if (op2_ll < 1 || op2_ll > 3) {
1398 unallocated_encoding(s);
1399 break;
1400 }
1401 /* DCPS1, DCPS2, DCPS3 */
1402 unsupported_encoding(s, insn);
1403 break;
1404 default:
1405 unallocated_encoding(s);
1406 break;
1407 }
ad7ee8a2
CF
1408}
1409
b001c8c3
AG
1410/* C3.2.7 Unconditional branch (register)
1411 * 31 25 24 21 20 16 15 10 9 5 4 0
1412 * +---------------+-------+-------+-------+------+-------+
1413 * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 |
1414 * +---------------+-------+-------+-------+------+-------+
1415 */
ad7ee8a2
CF
1416static void disas_uncond_b_reg(DisasContext *s, uint32_t insn)
1417{
b001c8c3
AG
1418 unsigned int opc, op2, op3, rn, op4;
1419
1420 opc = extract32(insn, 21, 4);
1421 op2 = extract32(insn, 16, 5);
1422 op3 = extract32(insn, 10, 6);
1423 rn = extract32(insn, 5, 5);
1424 op4 = extract32(insn, 0, 5);
1425
1426 if (op4 != 0x0 || op3 != 0x0 || op2 != 0x1f) {
1427 unallocated_encoding(s);
1428 return;
1429 }
1430
1431 switch (opc) {
1432 case 0: /* BR */
1433 case 2: /* RET */
1434 break;
1435 case 1: /* BLR */
1436 tcg_gen_movi_i64(cpu_reg(s, 30), s->pc);
1437 break;
1438 case 4: /* ERET */
1439 case 5: /* DRPS */
1440 if (rn != 0x1f) {
1441 unallocated_encoding(s);
1442 } else {
1443 unsupported_encoding(s, insn);
1444 }
1445 return;
1446 default:
1447 unallocated_encoding(s);
1448 return;
1449 }
1450
1451 tcg_gen_mov_i64(cpu_pc, cpu_reg(s, rn));
1452 s->is_jmp = DISAS_JUMP;
ad7ee8a2
CF
1453}
1454
1455/* C3.2 Branches, exception generating and system instructions */
1456static void disas_b_exc_sys(DisasContext *s, uint32_t insn)
1457{
1458 switch (extract32(insn, 25, 7)) {
1459 case 0x0a: case 0x0b:
1460 case 0x4a: case 0x4b: /* Unconditional branch (immediate) */
1461 disas_uncond_b_imm(s, insn);
1462 break;
1463 case 0x1a: case 0x5a: /* Compare & branch (immediate) */
1464 disas_comp_b_imm(s, insn);
1465 break;
1466 case 0x1b: case 0x5b: /* Test & branch (immediate) */
1467 disas_test_b_imm(s, insn);
1468 break;
1469 case 0x2a: /* Conditional branch (immediate) */
1470 disas_cond_b_imm(s, insn);
1471 break;
1472 case 0x6a: /* Exception generation / System */
1473 if (insn & (1 << 24)) {
1474 disas_system(s, insn);
1475 } else {
1476 disas_exc(s, insn);
1477 }
1478 break;
1479 case 0x6b: /* Unconditional branch (register) */
1480 disas_uncond_b_reg(s, insn);
1481 break;
1482 default:
1483 unallocated_encoding(s);
1484 break;
1485 }
1486}
1487
fa2ef212
MM
1488/*
1489 * Load/Store exclusive instructions are implemented by remembering
1490 * the value/address loaded, and seeing if these are the same
1491 * when the store is performed. This is not actually the architecturally
1492 * mandated semantics, but it works for typical guest code sequences
1493 * and avoids having to monitor regular stores.
1494 *
1495 * In system emulation mode only one CPU will be running at once, so
1496 * this sequence is effectively atomic. In user emulation mode we
1497 * throw an exception and handle the atomic operation elsewhere.
1498 */
1499static void gen_load_exclusive(DisasContext *s, int rt, int rt2,
1500 TCGv_i64 addr, int size, bool is_pair)
1501{
1502 TCGv_i64 tmp = tcg_temp_new_i64();
1503 TCGMemOp memop = MO_TE + size;
1504
1505 g_assert(size <= 3);
1506 tcg_gen_qemu_ld_i64(tmp, addr, get_mem_index(s), memop);
1507
1508 if (is_pair) {
1509 TCGv_i64 addr2 = tcg_temp_new_i64();
1510 TCGv_i64 hitmp = tcg_temp_new_i64();
1511
1512 g_assert(size >= 2);
1513 tcg_gen_addi_i64(addr2, addr, 1 << size);
1514 tcg_gen_qemu_ld_i64(hitmp, addr2, get_mem_index(s), memop);
1515 tcg_temp_free_i64(addr2);
1516 tcg_gen_mov_i64(cpu_exclusive_high, hitmp);
1517 tcg_gen_mov_i64(cpu_reg(s, rt2), hitmp);
1518 tcg_temp_free_i64(hitmp);
1519 }
1520
1521 tcg_gen_mov_i64(cpu_exclusive_val, tmp);
1522 tcg_gen_mov_i64(cpu_reg(s, rt), tmp);
1523
1524 tcg_temp_free_i64(tmp);
1525 tcg_gen_mov_i64(cpu_exclusive_addr, addr);
1526}
1527
1528#ifdef CONFIG_USER_ONLY
1529static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2,
1530 TCGv_i64 addr, int size, int is_pair)
1531{
1532 tcg_gen_mov_i64(cpu_exclusive_test, addr);
1533 tcg_gen_movi_i32(cpu_exclusive_info,
1534 size | is_pair << 2 | (rd << 4) | (rt << 9) | (rt2 << 14));
1535 gen_exception_insn(s, 4, EXCP_STREX);
1536}
1537#else
1538static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2,
d324b36a 1539 TCGv_i64 inaddr, int size, int is_pair)
fa2ef212 1540{
d324b36a
PM
1541 /* if (env->exclusive_addr == addr && env->exclusive_val == [addr]
1542 * && (!is_pair || env->exclusive_high == [addr + datasize])) {
1543 * [addr] = {Rt};
1544 * if (is_pair) {
1545 * [addr + datasize] = {Rt2};
1546 * }
1547 * {Rd} = 0;
1548 * } else {
1549 * {Rd} = 1;
1550 * }
1551 * env->exclusive_addr = -1;
1552 */
1553 int fail_label = gen_new_label();
1554 int done_label = gen_new_label();
1555 TCGv_i64 addr = tcg_temp_local_new_i64();
1556 TCGv_i64 tmp;
1557
1558 /* Copy input into a local temp so it is not trashed when the
1559 * basic block ends at the branch insn.
1560 */
1561 tcg_gen_mov_i64(addr, inaddr);
1562 tcg_gen_brcond_i64(TCG_COND_NE, addr, cpu_exclusive_addr, fail_label);
1563
1564 tmp = tcg_temp_new_i64();
1565 tcg_gen_qemu_ld_i64(tmp, addr, get_mem_index(s), MO_TE + size);
1566 tcg_gen_brcond_i64(TCG_COND_NE, tmp, cpu_exclusive_val, fail_label);
1567 tcg_temp_free_i64(tmp);
1568
1569 if (is_pair) {
1570 TCGv_i64 addrhi = tcg_temp_new_i64();
1571 TCGv_i64 tmphi = tcg_temp_new_i64();
1572
1573 tcg_gen_addi_i64(addrhi, addr, 1 << size);
1574 tcg_gen_qemu_ld_i64(tmphi, addrhi, get_mem_index(s), MO_TE + size);
1575 tcg_gen_brcond_i64(TCG_COND_NE, tmphi, cpu_exclusive_high, fail_label);
1576
1577 tcg_temp_free_i64(tmphi);
1578 tcg_temp_free_i64(addrhi);
1579 }
1580
1581 /* We seem to still have the exclusive monitor, so do the store */
1582 tcg_gen_qemu_st_i64(cpu_reg(s, rt), addr, get_mem_index(s), MO_TE + size);
1583 if (is_pair) {
1584 TCGv_i64 addrhi = tcg_temp_new_i64();
1585
1586 tcg_gen_addi_i64(addrhi, addr, 1 << size);
1587 tcg_gen_qemu_st_i64(cpu_reg(s, rt2), addrhi,
1588 get_mem_index(s), MO_TE + size);
1589 tcg_temp_free_i64(addrhi);
1590 }
1591
1592 tcg_temp_free_i64(addr);
1593
1594 tcg_gen_movi_i64(cpu_reg(s, rd), 0);
1595 tcg_gen_br(done_label);
1596 gen_set_label(fail_label);
1597 tcg_gen_movi_i64(cpu_reg(s, rd), 1);
1598 gen_set_label(done_label);
1599 tcg_gen_movi_i64(cpu_exclusive_addr, -1);
1600
fa2ef212
MM
1601}
1602#endif
1603
1604/* C3.3.6 Load/store exclusive
1605 *
1606 * 31 30 29 24 23 22 21 20 16 15 14 10 9 5 4 0
1607 * +-----+-------------+----+---+----+------+----+-------+------+------+
1608 * | sz | 0 0 1 0 0 0 | o2 | L | o1 | Rs | o0 | Rt2 | Rn | Rt |
1609 * +-----+-------------+----+---+----+------+----+-------+------+------+
1610 *
1611 * sz: 00 -> 8 bit, 01 -> 16 bit, 10 -> 32 bit, 11 -> 64 bit
1612 * L: 0 -> store, 1 -> load
1613 * o2: 0 -> exclusive, 1 -> not
1614 * o1: 0 -> single register, 1 -> register pair
1615 * o0: 1 -> load-acquire/store-release, 0 -> not
1616 *
1617 * o0 == 0 AND o2 == 1 is un-allocated
1618 * o1 == 1 is un-allocated except for 32 and 64 bit sizes
1619 */
ad7ee8a2
CF
1620static void disas_ldst_excl(DisasContext *s, uint32_t insn)
1621{
fa2ef212
MM
1622 int rt = extract32(insn, 0, 5);
1623 int rn = extract32(insn, 5, 5);
1624 int rt2 = extract32(insn, 10, 5);
1625 int is_lasr = extract32(insn, 15, 1);
1626 int rs = extract32(insn, 16, 5);
1627 int is_pair = extract32(insn, 21, 1);
1628 int is_store = !extract32(insn, 22, 1);
1629 int is_excl = !extract32(insn, 23, 1);
1630 int size = extract32(insn, 30, 2);
1631 TCGv_i64 tcg_addr;
1632
1633 if ((!is_excl && !is_lasr) ||
1634 (is_pair && size < 2)) {
1635 unallocated_encoding(s);
1636 return;
1637 }
1638
1639 if (rn == 31) {
1640 gen_check_sp_alignment(s);
1641 }
1642 tcg_addr = read_cpu_reg_sp(s, rn, 1);
1643
1644 /* Note that since TCG is single threaded load-acquire/store-release
1645 * semantics require no extra if (is_lasr) { ... } handling.
1646 */
1647
1648 if (is_excl) {
1649 if (!is_store) {
1650 gen_load_exclusive(s, rt, rt2, tcg_addr, size, is_pair);
1651 } else {
1652 gen_store_exclusive(s, rs, rt, rt2, tcg_addr, size, is_pair);
1653 }
1654 } else {
1655 TCGv_i64 tcg_rt = cpu_reg(s, rt);
1656 if (is_store) {
1657 do_gpr_st(s, tcg_rt, tcg_addr, size);
1658 } else {
1659 do_gpr_ld(s, tcg_rt, tcg_addr, size, false, false);
1660 }
1661 if (is_pair) {
1662 TCGv_i64 tcg_rt2 = cpu_reg(s, rt);
1663 tcg_gen_addi_i64(tcg_addr, tcg_addr, 1 << size);
1664 if (is_store) {
1665 do_gpr_st(s, tcg_rt2, tcg_addr, size);
1666 } else {
1667 do_gpr_ld(s, tcg_rt2, tcg_addr, size, false, false);
1668 }
1669 }
1670 }
ad7ee8a2
CF
1671}
1672
32b64e86
AG
1673/*
1674 * C3.3.5 Load register (literal)
1675 *
1676 * 31 30 29 27 26 25 24 23 5 4 0
1677 * +-----+-------+---+-----+-------------------+-------+
1678 * | opc | 0 1 1 | V | 0 0 | imm19 | Rt |
1679 * +-----+-------+---+-----+-------------------+-------+
1680 *
1681 * V: 1 -> vector (simd/fp)
1682 * opc (non-vector): 00 -> 32 bit, 01 -> 64 bit,
1683 * 10-> 32 bit signed, 11 -> prefetch
1684 * opc (vector): 00 -> 32 bit, 01 -> 64 bit, 10 -> 128 bit (11 unallocated)
1685 */
ad7ee8a2
CF
1686static void disas_ld_lit(DisasContext *s, uint32_t insn)
1687{
32b64e86
AG
1688 int rt = extract32(insn, 0, 5);
1689 int64_t imm = sextract32(insn, 5, 19) << 2;
1690 bool is_vector = extract32(insn, 26, 1);
1691 int opc = extract32(insn, 30, 2);
1692 bool is_signed = false;
1693 int size = 2;
1694 TCGv_i64 tcg_rt, tcg_addr;
1695
1696 if (is_vector) {
1697 if (opc == 3) {
1698 unallocated_encoding(s);
1699 return;
1700 }
1701 size = 2 + opc;
1702 } else {
1703 if (opc == 3) {
1704 /* PRFM (literal) : prefetch */
1705 return;
1706 }
1707 size = 2 + extract32(opc, 0, 1);
1708 is_signed = extract32(opc, 1, 1);
1709 }
1710
1711 tcg_rt = cpu_reg(s, rt);
1712
1713 tcg_addr = tcg_const_i64((s->pc - 4) + imm);
1714 if (is_vector) {
1715 do_fp_ld(s, rt, tcg_addr, size);
1716 } else {
1717 do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, false);
1718 }
1719 tcg_temp_free_i64(tcg_addr);
ad7ee8a2
CF
1720}
1721
4a08d475
PM
1722/*
1723 * C5.6.80 LDNP (Load Pair - non-temporal hint)
1724 * C5.6.81 LDP (Load Pair - non vector)
1725 * C5.6.82 LDPSW (Load Pair Signed Word - non vector)
1726 * C5.6.176 STNP (Store Pair - non-temporal hint)
1727 * C5.6.177 STP (Store Pair - non vector)
1728 * C6.3.165 LDNP (Load Pair of SIMD&FP - non-temporal hint)
1729 * C6.3.165 LDP (Load Pair of SIMD&FP)
1730 * C6.3.284 STNP (Store Pair of SIMD&FP - non-temporal hint)
1731 * C6.3.284 STP (Store Pair of SIMD&FP)
1732 *
1733 * 31 30 29 27 26 25 24 23 22 21 15 14 10 9 5 4 0
1734 * +-----+-------+---+---+-------+---+-----------------------------+
1735 * | opc | 1 0 1 | V | 0 | index | L | imm7 | Rt2 | Rn | Rt |
1736 * +-----+-------+---+---+-------+---+-------+-------+------+------+
1737 *
1738 * opc: LDP/STP/LDNP/STNP 00 -> 32 bit, 10 -> 64 bit
1739 * LDPSW 01
1740 * LDP/STP/LDNP/STNP (SIMD) 00 -> 32 bit, 01 -> 64 bit, 10 -> 128 bit
1741 * V: 0 -> GPR, 1 -> Vector
1742 * idx: 00 -> signed offset with non-temporal hint, 01 -> post-index,
1743 * 10 -> signed offset, 11 -> pre-index
1744 * L: 0 -> Store 1 -> Load
1745 *
1746 * Rt, Rt2 = GPR or SIMD registers to be stored
1747 * Rn = general purpose register containing address
1748 * imm7 = signed offset (multiple of 4 or 8 depending on size)
1749 */
ad7ee8a2
CF
1750static void disas_ldst_pair(DisasContext *s, uint32_t insn)
1751{
4a08d475
PM
1752 int rt = extract32(insn, 0, 5);
1753 int rn = extract32(insn, 5, 5);
1754 int rt2 = extract32(insn, 10, 5);
1755 int64_t offset = sextract32(insn, 15, 7);
1756 int index = extract32(insn, 23, 2);
1757 bool is_vector = extract32(insn, 26, 1);
1758 bool is_load = extract32(insn, 22, 1);
1759 int opc = extract32(insn, 30, 2);
1760
1761 bool is_signed = false;
1762 bool postindex = false;
1763 bool wback = false;
1764
1765 TCGv_i64 tcg_addr; /* calculated address */
1766 int size;
1767
1768 if (opc == 3) {
1769 unallocated_encoding(s);
1770 return;
1771 }
1772
1773 if (is_vector) {
1774 size = 2 + opc;
1775 } else {
1776 size = 2 + extract32(opc, 1, 1);
1777 is_signed = extract32(opc, 0, 1);
1778 if (!is_load && is_signed) {
1779 unallocated_encoding(s);
1780 return;
1781 }
1782 }
1783
1784 switch (index) {
1785 case 1: /* post-index */
1786 postindex = true;
1787 wback = true;
1788 break;
1789 case 0:
1790 /* signed offset with "non-temporal" hint. Since we don't emulate
1791 * caches we don't care about hints to the cache system about
1792 * data access patterns, and handle this identically to plain
1793 * signed offset.
1794 */
1795 if (is_signed) {
1796 /* There is no non-temporal-hint version of LDPSW */
1797 unallocated_encoding(s);
1798 return;
1799 }
1800 postindex = false;
1801 break;
1802 case 2: /* signed offset, rn not updated */
1803 postindex = false;
1804 break;
1805 case 3: /* pre-index */
1806 postindex = false;
1807 wback = true;
1808 break;
1809 }
1810
1811 offset <<= size;
1812
1813 if (rn == 31) {
1814 gen_check_sp_alignment(s);
1815 }
1816
1817 tcg_addr = read_cpu_reg_sp(s, rn, 1);
1818
1819 if (!postindex) {
1820 tcg_gen_addi_i64(tcg_addr, tcg_addr, offset);
1821 }
1822
1823 if (is_vector) {
1824 if (is_load) {
1825 do_fp_ld(s, rt, tcg_addr, size);
1826 } else {
1827 do_fp_st(s, rt, tcg_addr, size);
1828 }
1829 } else {
1830 TCGv_i64 tcg_rt = cpu_reg(s, rt);
1831 if (is_load) {
1832 do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, false);
1833 } else {
1834 do_gpr_st(s, tcg_rt, tcg_addr, size);
1835 }
1836 }
1837 tcg_gen_addi_i64(tcg_addr, tcg_addr, 1 << size);
1838 if (is_vector) {
1839 if (is_load) {
1840 do_fp_ld(s, rt2, tcg_addr, size);
1841 } else {
1842 do_fp_st(s, rt2, tcg_addr, size);
1843 }
1844 } else {
1845 TCGv_i64 tcg_rt2 = cpu_reg(s, rt2);
1846 if (is_load) {
1847 do_gpr_ld(s, tcg_rt2, tcg_addr, size, is_signed, false);
1848 } else {
1849 do_gpr_st(s, tcg_rt2, tcg_addr, size);
1850 }
1851 }
1852
1853 if (wback) {
1854 if (postindex) {
1855 tcg_gen_addi_i64(tcg_addr, tcg_addr, offset - (1 << size));
1856 } else {
1857 tcg_gen_subi_i64(tcg_addr, tcg_addr, 1 << size);
1858 }
1859 tcg_gen_mov_i64(cpu_reg_sp(s, rn), tcg_addr);
1860 }
ad7ee8a2
CF
1861}
1862
a5e94a9d
AB
1863/*
1864 * C3.3.8 Load/store (immediate post-indexed)
1865 * C3.3.9 Load/store (immediate pre-indexed)
1866 * C3.3.12 Load/store (unscaled immediate)
1867 *
1868 * 31 30 29 27 26 25 24 23 22 21 20 12 11 10 9 5 4 0
1869 * +----+-------+---+-----+-----+---+--------+-----+------+------+
1870 * |size| 1 1 1 | V | 0 0 | opc | 0 | imm9 | idx | Rn | Rt |
1871 * +----+-------+---+-----+-----+---+--------+-----+------+------+
1872 *
1873 * idx = 01 -> post-indexed, 11 pre-indexed, 00 unscaled imm. (no writeback)
60510aed 1874 10 -> unprivileged
a5e94a9d
AB
1875 * V = 0 -> non-vector
1876 * size: 00 -> 8 bit, 01 -> 16 bit, 10 -> 32 bit, 11 -> 64bit
1877 * opc: 00 -> store, 01 -> loadu, 10 -> loads 64, 11 -> loads 32
1878 */
1879static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn)
1880{
1881 int rt = extract32(insn, 0, 5);
1882 int rn = extract32(insn, 5, 5);
1883 int imm9 = sextract32(insn, 12, 9);
1884 int opc = extract32(insn, 22, 2);
1885 int size = extract32(insn, 30, 2);
1886 int idx = extract32(insn, 10, 2);
1887 bool is_signed = false;
1888 bool is_store = false;
1889 bool is_extended = false;
60510aed 1890 bool is_unpriv = (idx == 2);
a5e94a9d
AB
1891 bool is_vector = extract32(insn, 26, 1);
1892 bool post_index;
1893 bool writeback;
1894
1895 TCGv_i64 tcg_addr;
1896
1897 if (is_vector) {
1898 size |= (opc & 2) << 1;
60510aed 1899 if (size > 4 || is_unpriv) {
a5e94a9d
AB
1900 unallocated_encoding(s);
1901 return;
1902 }
1903 is_store = ((opc & 1) == 0);
1904 } else {
1905 if (size == 3 && opc == 2) {
1906 /* PRFM - prefetch */
60510aed
PM
1907 if (is_unpriv) {
1908 unallocated_encoding(s);
1909 return;
1910 }
a5e94a9d
AB
1911 return;
1912 }
1913 if (opc == 3 && size > 1) {
1914 unallocated_encoding(s);
1915 return;
1916 }
1917 is_store = (opc == 0);
1918 is_signed = opc & (1<<1);
1919 is_extended = (size < 3) && (opc & 1);
1920 }
1921
1922 switch (idx) {
1923 case 0:
60510aed 1924 case 2:
a5e94a9d
AB
1925 post_index = false;
1926 writeback = false;
1927 break;
1928 case 1:
1929 post_index = true;
1930 writeback = true;
1931 break;
1932 case 3:
1933 post_index = false;
1934 writeback = true;
1935 break;
a5e94a9d
AB
1936 }
1937
1938 if (rn == 31) {
1939 gen_check_sp_alignment(s);
1940 }
1941 tcg_addr = read_cpu_reg_sp(s, rn, 1);
1942
1943 if (!post_index) {
1944 tcg_gen_addi_i64(tcg_addr, tcg_addr, imm9);
1945 }
1946
1947 if (is_vector) {
1948 if (is_store) {
1949 do_fp_st(s, rt, tcg_addr, size);
1950 } else {
1951 do_fp_ld(s, rt, tcg_addr, size);
1952 }
1953 } else {
1954 TCGv_i64 tcg_rt = cpu_reg(s, rt);
60510aed
PM
1955 int memidx = is_unpriv ? 1 : get_mem_index(s);
1956
a5e94a9d 1957 if (is_store) {
60510aed 1958 do_gpr_st_memidx(s, tcg_rt, tcg_addr, size, memidx);
a5e94a9d 1959 } else {
60510aed
PM
1960 do_gpr_ld_memidx(s, tcg_rt, tcg_addr, size,
1961 is_signed, is_extended, memidx);
a5e94a9d
AB
1962 }
1963 }
1964
1965 if (writeback) {
1966 TCGv_i64 tcg_rn = cpu_reg_sp(s, rn);
1967 if (post_index) {
1968 tcg_gen_addi_i64(tcg_addr, tcg_addr, imm9);
1969 }
1970 tcg_gen_mov_i64(tcg_rn, tcg_addr);
1971 }
1972}
1973
229b7a05
AB
1974/*
1975 * C3.3.10 Load/store (register offset)
1976 *
1977 * 31 30 29 27 26 25 24 23 22 21 20 16 15 13 12 11 10 9 5 4 0
1978 * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+
1979 * |size| 1 1 1 | V | 0 0 | opc | 1 | Rm | opt | S| 1 0 | Rn | Rt |
1980 * +----+-------+---+-----+-----+---+------+-----+--+-----+----+----+
1981 *
1982 * For non-vector:
1983 * size: 00-> byte, 01 -> 16 bit, 10 -> 32bit, 11 -> 64bit
1984 * opc: 00 -> store, 01 -> loadu, 10 -> loads 64, 11 -> loads 32
1985 * For vector:
1986 * size is opc<1>:size<1:0> so 100 -> 128 bit; 110 and 111 unallocated
1987 * opc<0>: 0 -> store, 1 -> load
1988 * V: 1 -> vector/simd
1989 * opt: extend encoding (see DecodeRegExtend)
1990 * S: if S=1 then scale (essentially index by sizeof(size))
1991 * Rt: register to transfer into/out of
1992 * Rn: address register or SP for base
1993 * Rm: offset register or ZR for offset
1994 */
1995static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn)
1996{
1997 int rt = extract32(insn, 0, 5);
1998 int rn = extract32(insn, 5, 5);
1999 int shift = extract32(insn, 12, 1);
2000 int rm = extract32(insn, 16, 5);
2001 int opc = extract32(insn, 22, 2);
2002 int opt = extract32(insn, 13, 3);
2003 int size = extract32(insn, 30, 2);
2004 bool is_signed = false;
2005 bool is_store = false;
2006 bool is_extended = false;
2007 bool is_vector = extract32(insn, 26, 1);
2008
2009 TCGv_i64 tcg_rm;
2010 TCGv_i64 tcg_addr;
2011
2012 if (extract32(opt, 1, 1) == 0) {
2013 unallocated_encoding(s);
2014 return;
2015 }
2016
2017 if (is_vector) {
2018 size |= (opc & 2) << 1;
2019 if (size > 4) {
2020 unallocated_encoding(s);
2021 return;
2022 }
2023 is_store = !extract32(opc, 0, 1);
2024 } else {
2025 if (size == 3 && opc == 2) {
2026 /* PRFM - prefetch */
2027 return;
2028 }
2029 if (opc == 3 && size > 1) {
2030 unallocated_encoding(s);
2031 return;
2032 }
2033 is_store = (opc == 0);
2034 is_signed = extract32(opc, 1, 1);
2035 is_extended = (size < 3) && extract32(opc, 0, 1);
2036 }
2037
2038 if (rn == 31) {
2039 gen_check_sp_alignment(s);
2040 }
2041 tcg_addr = read_cpu_reg_sp(s, rn, 1);
2042
2043 tcg_rm = read_cpu_reg(s, rm, 1);
2044 ext_and_shift_reg(tcg_rm, tcg_rm, opt, shift ? size : 0);
2045
2046 tcg_gen_add_i64(tcg_addr, tcg_addr, tcg_rm);
2047
2048 if (is_vector) {
2049 if (is_store) {
2050 do_fp_st(s, rt, tcg_addr, size);
2051 } else {
2052 do_fp_ld(s, rt, tcg_addr, size);
2053 }
2054 } else {
2055 TCGv_i64 tcg_rt = cpu_reg(s, rt);
2056 if (is_store) {
2057 do_gpr_st(s, tcg_rt, tcg_addr, size);
2058 } else {
2059 do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, is_extended);
2060 }
2061 }
2062}
2063
d5612f10
AB
2064/*
2065 * C3.3.13 Load/store (unsigned immediate)
2066 *
2067 * 31 30 29 27 26 25 24 23 22 21 10 9 5
2068 * +----+-------+---+-----+-----+------------+-------+------+
2069 * |size| 1 1 1 | V | 0 1 | opc | imm12 | Rn | Rt |
2070 * +----+-------+---+-----+-----+------------+-------+------+
2071 *
2072 * For non-vector:
2073 * size: 00-> byte, 01 -> 16 bit, 10 -> 32bit, 11 -> 64bit
2074 * opc: 00 -> store, 01 -> loadu, 10 -> loads 64, 11 -> loads 32
2075 * For vector:
2076 * size is opc<1>:size<1:0> so 100 -> 128 bit; 110 and 111 unallocated
2077 * opc<0>: 0 -> store, 1 -> load
2078 * Rn: base address register (inc SP)
2079 * Rt: target register
2080 */
2081static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn)
2082{
2083 int rt = extract32(insn, 0, 5);
2084 int rn = extract32(insn, 5, 5);
2085 unsigned int imm12 = extract32(insn, 10, 12);
2086 bool is_vector = extract32(insn, 26, 1);
2087 int size = extract32(insn, 30, 2);
2088 int opc = extract32(insn, 22, 2);
2089 unsigned int offset;
2090
2091 TCGv_i64 tcg_addr;
2092
2093 bool is_store;
2094 bool is_signed = false;
2095 bool is_extended = false;
2096
2097 if (is_vector) {
2098 size |= (opc & 2) << 1;
2099 if (size > 4) {
2100 unallocated_encoding(s);
2101 return;
2102 }
2103 is_store = !extract32(opc, 0, 1);
2104 } else {
2105 if (size == 3 && opc == 2) {
2106 /* PRFM - prefetch */
2107 return;
2108 }
2109 if (opc == 3 && size > 1) {
2110 unallocated_encoding(s);
2111 return;
2112 }
2113 is_store = (opc == 0);
2114 is_signed = extract32(opc, 1, 1);
2115 is_extended = (size < 3) && extract32(opc, 0, 1);
2116 }
2117
2118 if (rn == 31) {
2119 gen_check_sp_alignment(s);
2120 }
2121 tcg_addr = read_cpu_reg_sp(s, rn, 1);
2122 offset = imm12 << size;
2123 tcg_gen_addi_i64(tcg_addr, tcg_addr, offset);
2124
2125 if (is_vector) {
2126 if (is_store) {
2127 do_fp_st(s, rt, tcg_addr, size);
2128 } else {
2129 do_fp_ld(s, rt, tcg_addr, size);
2130 }
2131 } else {
2132 TCGv_i64 tcg_rt = cpu_reg(s, rt);
2133 if (is_store) {
2134 do_gpr_st(s, tcg_rt, tcg_addr, size);
2135 } else {
2136 do_gpr_ld(s, tcg_rt, tcg_addr, size, is_signed, is_extended);
2137 }
2138 }
2139}
2140
ad7ee8a2
CF
2141/* Load/store register (all forms) */
2142static void disas_ldst_reg(DisasContext *s, uint32_t insn)
2143{
d5612f10
AB
2144 switch (extract32(insn, 24, 2)) {
2145 case 0:
229b7a05
AB
2146 if (extract32(insn, 21, 1) == 1 && extract32(insn, 10, 2) == 2) {
2147 disas_ldst_reg_roffset(s, insn);
2148 } else {
60510aed
PM
2149 /* Load/store register (unscaled immediate)
2150 * Load/store immediate pre/post-indexed
2151 * Load/store register unprivileged
2152 */
2153 disas_ldst_reg_imm9(s, insn);
229b7a05 2154 }
d5612f10
AB
2155 break;
2156 case 1:
2157 disas_ldst_reg_unsigned_imm(s, insn);
2158 break;
2159 default:
2160 unallocated_encoding(s);
2161 break;
2162 }
ad7ee8a2
CF
2163}
2164
72430bf5
AB
2165/* C3.3.1 AdvSIMD load/store multiple structures
2166 *
2167 * 31 30 29 23 22 21 16 15 12 11 10 9 5 4 0
2168 * +---+---+---------------+---+-------------+--------+------+------+------+
2169 * | 0 | Q | 0 0 1 1 0 0 0 | L | 0 0 0 0 0 0 | opcode | size | Rn | Rt |
2170 * +---+---+---------------+---+-------------+--------+------+------+------+
2171 *
2172 * C3.3.2 AdvSIMD load/store multiple structures (post-indexed)
2173 *
2174 * 31 30 29 23 22 21 20 16 15 12 11 10 9 5 4 0
2175 * +---+---+---------------+---+---+---------+--------+------+------+------+
2176 * | 0 | Q | 0 0 1 1 0 0 1 | L | 0 | Rm | opcode | size | Rn | Rt |
2177 * +---+---+---------------+---+---+---------+--------+------+------+------+
2178 *
2179 * Rt: first (or only) SIMD&FP register to be transferred
2180 * Rn: base address or SP
2181 * Rm (post-index only): post-index register (when !31) or size dependent #imm
2182 */
ad7ee8a2
CF
2183static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn)
2184{
72430bf5
AB
2185 int rt = extract32(insn, 0, 5);
2186 int rn = extract32(insn, 5, 5);
2187 int size = extract32(insn, 10, 2);
2188 int opcode = extract32(insn, 12, 4);
2189 bool is_store = !extract32(insn, 22, 1);
2190 bool is_postidx = extract32(insn, 23, 1);
2191 bool is_q = extract32(insn, 30, 1);
2192 TCGv_i64 tcg_addr, tcg_rn;
2193
2194 int ebytes = 1 << size;
2195 int elements = (is_q ? 128 : 64) / (8 << size);
2196 int rpt; /* num iterations */
2197 int selem; /* structure elements */
2198 int r;
2199
2200 if (extract32(insn, 31, 1) || extract32(insn, 21, 1)) {
2201 unallocated_encoding(s);
2202 return;
2203 }
2204
2205 /* From the shared decode logic */
2206 switch (opcode) {
2207 case 0x0:
2208 rpt = 1;
2209 selem = 4;
2210 break;
2211 case 0x2:
2212 rpt = 4;
2213 selem = 1;
2214 break;
2215 case 0x4:
2216 rpt = 1;
2217 selem = 3;
2218 break;
2219 case 0x6:
2220 rpt = 3;
2221 selem = 1;
2222 break;
2223 case 0x7:
2224 rpt = 1;
2225 selem = 1;
2226 break;
2227 case 0x8:
2228 rpt = 1;
2229 selem = 2;
2230 break;
2231 case 0xa:
2232 rpt = 2;
2233 selem = 1;
2234 break;
2235 default:
2236 unallocated_encoding(s);
2237 return;
2238 }
2239
2240 if (size == 3 && !is_q && selem != 1) {
2241 /* reserved */
2242 unallocated_encoding(s);
2243 return;
2244 }
2245
2246 if (rn == 31) {
2247 gen_check_sp_alignment(s);
2248 }
2249
2250 tcg_rn = cpu_reg_sp(s, rn);
2251 tcg_addr = tcg_temp_new_i64();
2252 tcg_gen_mov_i64(tcg_addr, tcg_rn);
2253
2254 for (r = 0; r < rpt; r++) {
2255 int e;
2256 for (e = 0; e < elements; e++) {
2257 int tt = (rt + r) % 32;
2258 int xs;
2259 for (xs = 0; xs < selem; xs++) {
2260 if (is_store) {
2261 do_vec_st(s, tt, e, tcg_addr, size);
2262 } else {
2263 do_vec_ld(s, tt, e, tcg_addr, size);
2264
2265 /* For non-quad operations, setting a slice of the low
2266 * 64 bits of the register clears the high 64 bits (in
2267 * the ARM ARM pseudocode this is implicit in the fact
2268 * that 'rval' is a 64 bit wide variable). We optimize
2269 * by noticing that we only need to do this the first
2270 * time we touch a register.
2271 */
2272 if (!is_q && e == 0 && (r == 0 || xs == selem - 1)) {
2273 clear_vec_high(s, tt);
2274 }
2275 }
2276 tcg_gen_addi_i64(tcg_addr, tcg_addr, ebytes);
2277 tt = (tt + 1) % 32;
2278 }
2279 }
2280 }
2281
2282 if (is_postidx) {
2283 int rm = extract32(insn, 16, 5);
2284 if (rm == 31) {
2285 tcg_gen_mov_i64(tcg_rn, tcg_addr);
2286 } else {
2287 tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm));
2288 }
2289 }
2290 tcg_temp_free_i64(tcg_addr);
ad7ee8a2
CF
2291}
2292
df54e47d
PM
2293/* C3.3.3 AdvSIMD load/store single structure
2294 *
2295 * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0
2296 * +---+---+---------------+-----+-----------+-----+---+------+------+------+
2297 * | 0 | Q | 0 0 1 1 0 1 0 | L R | 0 0 0 0 0 | opc | S | size | Rn | Rt |
2298 * +---+---+---------------+-----+-----------+-----+---+------+------+------+
2299 *
2300 * C3.3.4 AdvSIMD load/store single structure (post-indexed)
2301 *
2302 * 31 30 29 23 22 21 20 16 15 13 12 11 10 9 5 4 0
2303 * +---+---+---------------+-----+-----------+-----+---+------+------+------+
2304 * | 0 | Q | 0 0 1 1 0 1 1 | L R | Rm | opc | S | size | Rn | Rt |
2305 * +---+---+---------------+-----+-----------+-----+---+------+------+------+
2306 *
2307 * Rt: first (or only) SIMD&FP register to be transferred
2308 * Rn: base address or SP
2309 * Rm (post-index only): post-index register (when !31) or size dependent #imm
2310 * index = encoded in Q:S:size dependent on size
2311 *
2312 * lane_size = encoded in R, opc
2313 * transfer width = encoded in opc, S, size
2314 */
ad7ee8a2
CF
2315static void disas_ldst_single_struct(DisasContext *s, uint32_t insn)
2316{
df54e47d
PM
2317 int rt = extract32(insn, 0, 5);
2318 int rn = extract32(insn, 5, 5);
2319 int size = extract32(insn, 10, 2);
2320 int S = extract32(insn, 12, 1);
2321 int opc = extract32(insn, 13, 3);
2322 int R = extract32(insn, 21, 1);
2323 int is_load = extract32(insn, 22, 1);
2324 int is_postidx = extract32(insn, 23, 1);
2325 int is_q = extract32(insn, 30, 1);
2326
2327 int scale = extract32(opc, 1, 2);
2328 int selem = (extract32(opc, 0, 1) << 1 | R) + 1;
2329 bool replicate = false;
2330 int index = is_q << 3 | S << 2 | size;
2331 int ebytes, xs;
2332 TCGv_i64 tcg_addr, tcg_rn;
2333
2334 switch (scale) {
2335 case 3:
2336 if (!is_load || S) {
2337 unallocated_encoding(s);
2338 return;
2339 }
2340 scale = size;
2341 replicate = true;
2342 break;
2343 case 0:
2344 break;
2345 case 1:
2346 if (extract32(size, 0, 1)) {
2347 unallocated_encoding(s);
2348 return;
2349 }
2350 index >>= 1;
2351 break;
2352 case 2:
2353 if (extract32(size, 1, 1)) {
2354 unallocated_encoding(s);
2355 return;
2356 }
2357 if (!extract32(size, 0, 1)) {
2358 index >>= 2;
2359 } else {
2360 if (S) {
2361 unallocated_encoding(s);
2362 return;
2363 }
2364 index >>= 3;
2365 scale = 3;
2366 }
2367 break;
2368 default:
2369 g_assert_not_reached();
2370 }
2371
2372 ebytes = 1 << scale;
2373
2374 if (rn == 31) {
2375 gen_check_sp_alignment(s);
2376 }
2377
2378 tcg_rn = cpu_reg_sp(s, rn);
2379 tcg_addr = tcg_temp_new_i64();
2380 tcg_gen_mov_i64(tcg_addr, tcg_rn);
2381
2382 for (xs = 0; xs < selem; xs++) {
2383 if (replicate) {
2384 /* Load and replicate to all elements */
2385 uint64_t mulconst;
2386 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
2387
2388 tcg_gen_qemu_ld_i64(tcg_tmp, tcg_addr,
2389 get_mem_index(s), MO_TE + scale);
2390 switch (scale) {
2391 case 0:
2392 mulconst = 0x0101010101010101ULL;
2393 break;
2394 case 1:
2395 mulconst = 0x0001000100010001ULL;
2396 break;
2397 case 2:
2398 mulconst = 0x0000000100000001ULL;
2399 break;
2400 case 3:
2401 mulconst = 0;
2402 break;
2403 default:
2404 g_assert_not_reached();
2405 }
2406 if (mulconst) {
2407 tcg_gen_muli_i64(tcg_tmp, tcg_tmp, mulconst);
2408 }
2409 write_vec_element(s, tcg_tmp, rt, 0, MO_64);
2410 if (is_q) {
2411 write_vec_element(s, tcg_tmp, rt, 1, MO_64);
2412 } else {
2413 clear_vec_high(s, rt);
2414 }
2415 tcg_temp_free_i64(tcg_tmp);
2416 } else {
2417 /* Load/store one element per register */
2418 if (is_load) {
2419 do_vec_ld(s, rt, index, tcg_addr, MO_TE + scale);
2420 } else {
2421 do_vec_st(s, rt, index, tcg_addr, MO_TE + scale);
2422 }
2423 }
2424 tcg_gen_addi_i64(tcg_addr, tcg_addr, ebytes);
2425 rt = (rt + 1) % 32;
2426 }
2427
2428 if (is_postidx) {
2429 int rm = extract32(insn, 16, 5);
2430 if (rm == 31) {
2431 tcg_gen_mov_i64(tcg_rn, tcg_addr);
2432 } else {
2433 tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm));
2434 }
2435 }
2436 tcg_temp_free_i64(tcg_addr);
ad7ee8a2
CF
2437}
2438
2439/* C3.3 Loads and stores */
2440static void disas_ldst(DisasContext *s, uint32_t insn)
2441{
2442 switch (extract32(insn, 24, 6)) {
2443 case 0x08: /* Load/store exclusive */
2444 disas_ldst_excl(s, insn);
2445 break;
2446 case 0x18: case 0x1c: /* Load register (literal) */
2447 disas_ld_lit(s, insn);
2448 break;
2449 case 0x28: case 0x29:
2450 case 0x2c: case 0x2d: /* Load/store pair (all forms) */
2451 disas_ldst_pair(s, insn);
2452 break;
2453 case 0x38: case 0x39:
2454 case 0x3c: case 0x3d: /* Load/store register (all forms) */
2455 disas_ldst_reg(s, insn);
2456 break;
2457 case 0x0c: /* AdvSIMD load/store multiple structures */
2458 disas_ldst_multiple_struct(s, insn);
2459 break;
2460 case 0x0d: /* AdvSIMD load/store single structure */
2461 disas_ldst_single_struct(s, insn);
2462 break;
2463 default:
2464 unallocated_encoding(s);
2465 break;
2466 }
2467}
2468
15bfe8b6
AG
2469/* C3.4.6 PC-rel. addressing
2470 * 31 30 29 28 24 23 5 4 0
2471 * +----+-------+-----------+-------------------+------+
2472 * | op | immlo | 1 0 0 0 0 | immhi | Rd |
2473 * +----+-------+-----------+-------------------+------+
2474 */
ad7ee8a2
CF
2475static void disas_pc_rel_adr(DisasContext *s, uint32_t insn)
2476{
15bfe8b6
AG
2477 unsigned int page, rd;
2478 uint64_t base;
2479 int64_t offset;
2480
2481 page = extract32(insn, 31, 1);
2482 /* SignExtend(immhi:immlo) -> offset */
2483 offset = ((int64_t)sextract32(insn, 5, 19) << 2) | extract32(insn, 29, 2);
2484 rd = extract32(insn, 0, 5);
2485 base = s->pc - 4;
2486
2487 if (page) {
2488 /* ADRP (page based) */
2489 base &= ~0xfff;
2490 offset <<= 12;
2491 }
2492
2493 tcg_gen_movi_i64(cpu_reg(s, rd), base + offset);
ad7ee8a2
CF
2494}
2495
b0ff21b4
AB
2496/*
2497 * C3.4.1 Add/subtract (immediate)
2498 *
2499 * 31 30 29 28 24 23 22 21 10 9 5 4 0
2500 * +--+--+--+-----------+-----+-------------+-----+-----+
2501 * |sf|op| S| 1 0 0 0 1 |shift| imm12 | Rn | Rd |
2502 * +--+--+--+-----------+-----+-------------+-----+-----+
2503 *
2504 * sf: 0 -> 32bit, 1 -> 64bit
2505 * op: 0 -> add , 1 -> sub
2506 * S: 1 -> set flags
2507 * shift: 00 -> LSL imm by 0, 01 -> LSL imm by 12
2508 */
ad7ee8a2
CF
2509static void disas_add_sub_imm(DisasContext *s, uint32_t insn)
2510{
b0ff21b4
AB
2511 int rd = extract32(insn, 0, 5);
2512 int rn = extract32(insn, 5, 5);
2513 uint64_t imm = extract32(insn, 10, 12);
2514 int shift = extract32(insn, 22, 2);
2515 bool setflags = extract32(insn, 29, 1);
2516 bool sub_op = extract32(insn, 30, 1);
2517 bool is_64bit = extract32(insn, 31, 1);
2518
2519 TCGv_i64 tcg_rn = cpu_reg_sp(s, rn);
2520 TCGv_i64 tcg_rd = setflags ? cpu_reg(s, rd) : cpu_reg_sp(s, rd);
2521 TCGv_i64 tcg_result;
2522
2523 switch (shift) {
2524 case 0x0:
2525 break;
2526 case 0x1:
2527 imm <<= 12;
2528 break;
2529 default:
2530 unallocated_encoding(s);
2531 return;
2532 }
2533
2534 tcg_result = tcg_temp_new_i64();
2535 if (!setflags) {
2536 if (sub_op) {
2537 tcg_gen_subi_i64(tcg_result, tcg_rn, imm);
2538 } else {
2539 tcg_gen_addi_i64(tcg_result, tcg_rn, imm);
2540 }
2541 } else {
2542 TCGv_i64 tcg_imm = tcg_const_i64(imm);
2543 if (sub_op) {
2544 gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm);
2545 } else {
2546 gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm);
2547 }
2548 tcg_temp_free_i64(tcg_imm);
2549 }
2550
2551 if (is_64bit) {
2552 tcg_gen_mov_i64(tcg_rd, tcg_result);
2553 } else {
2554 tcg_gen_ext32u_i64(tcg_rd, tcg_result);
2555 }
2556
2557 tcg_temp_free_i64(tcg_result);
ad7ee8a2
CF
2558}
2559
71b46089
AG
2560/* The input should be a value in the bottom e bits (with higher
2561 * bits zero); returns that value replicated into every element
2562 * of size e in a 64 bit integer.
2563 */
2564static uint64_t bitfield_replicate(uint64_t mask, unsigned int e)
2565{
2566 assert(e != 0);
2567 while (e < 64) {
2568 mask |= mask << e;
2569 e *= 2;
2570 }
2571 return mask;
2572}
2573
2574/* Return a value with the bottom len bits set (where 0 < len <= 64) */
2575static inline uint64_t bitmask64(unsigned int length)
2576{
2577 assert(length > 0 && length <= 64);
2578 return ~0ULL >> (64 - length);
2579}
2580
2581/* Simplified variant of pseudocode DecodeBitMasks() for the case where we
2582 * only require the wmask. Returns false if the imms/immr/immn are a reserved
2583 * value (ie should cause a guest UNDEF exception), and true if they are
2584 * valid, in which case the decoded bit pattern is written to result.
2585 */
2586static bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn,
2587 unsigned int imms, unsigned int immr)
2588{
2589 uint64_t mask;
2590 unsigned e, levels, s, r;
2591 int len;
2592
2593 assert(immn < 2 && imms < 64 && immr < 64);
2594
2595 /* The bit patterns we create here are 64 bit patterns which
2596 * are vectors of identical elements of size e = 2, 4, 8, 16, 32 or
2597 * 64 bits each. Each element contains the same value: a run
2598 * of between 1 and e-1 non-zero bits, rotated within the
2599 * element by between 0 and e-1 bits.
2600 *
2601 * The element size and run length are encoded into immn (1 bit)
2602 * and imms (6 bits) as follows:
2603 * 64 bit elements: immn = 1, imms = <length of run - 1>
2604 * 32 bit elements: immn = 0, imms = 0 : <length of run - 1>
2605 * 16 bit elements: immn = 0, imms = 10 : <length of run - 1>
2606 * 8 bit elements: immn = 0, imms = 110 : <length of run - 1>
2607 * 4 bit elements: immn = 0, imms = 1110 : <length of run - 1>
2608 * 2 bit elements: immn = 0, imms = 11110 : <length of run - 1>
2609 * Notice that immn = 0, imms = 11111x is the only combination
2610 * not covered by one of the above options; this is reserved.
2611 * Further, <length of run - 1> all-ones is a reserved pattern.
2612 *
2613 * In all cases the rotation is by immr % e (and immr is 6 bits).
2614 */
2615
2616 /* First determine the element size */
2617 len = 31 - clz32((immn << 6) | (~imms & 0x3f));
2618 if (len < 1) {
2619 /* This is the immn == 0, imms == 0x11111x case */
2620 return false;
2621 }
2622 e = 1 << len;
2623
2624 levels = e - 1;
2625 s = imms & levels;
2626 r = immr & levels;
2627
2628 if (s == levels) {
2629 /* <length of run - 1> mustn't be all-ones. */
2630 return false;
2631 }
2632
2633 /* Create the value of one element: s+1 set bits rotated
2634 * by r within the element (which is e bits wide)...
2635 */
2636 mask = bitmask64(s + 1);
2637 mask = (mask >> r) | (mask << (e - r));
2638 /* ...then replicate the element over the whole 64 bit value */
2639 mask = bitfield_replicate(mask, e);
2640 *result = mask;
2641 return true;
2642}
2643
2644/* C3.4.4 Logical (immediate)
2645 * 31 30 29 28 23 22 21 16 15 10 9 5 4 0
2646 * +----+-----+-------------+---+------+------+------+------+
2647 * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd |
2648 * +----+-----+-------------+---+------+------+------+------+
2649 */
ad7ee8a2
CF
2650static void disas_logic_imm(DisasContext *s, uint32_t insn)
2651{
71b46089
AG
2652 unsigned int sf, opc, is_n, immr, imms, rn, rd;
2653 TCGv_i64 tcg_rd, tcg_rn;
2654 uint64_t wmask;
2655 bool is_and = false;
2656
2657 sf = extract32(insn, 31, 1);
2658 opc = extract32(insn, 29, 2);
2659 is_n = extract32(insn, 22, 1);
2660 immr = extract32(insn, 16, 6);
2661 imms = extract32(insn, 10, 6);
2662 rn = extract32(insn, 5, 5);
2663 rd = extract32(insn, 0, 5);
2664
2665 if (!sf && is_n) {
2666 unallocated_encoding(s);
2667 return;
2668 }
2669
2670 if (opc == 0x3) { /* ANDS */
2671 tcg_rd = cpu_reg(s, rd);
2672 } else {
2673 tcg_rd = cpu_reg_sp(s, rd);
2674 }
2675 tcg_rn = cpu_reg(s, rn);
2676
2677 if (!logic_imm_decode_wmask(&wmask, is_n, imms, immr)) {
2678 /* some immediate field values are reserved */
2679 unallocated_encoding(s);
2680 return;
2681 }
2682
2683 if (!sf) {
2684 wmask &= 0xffffffff;
2685 }
2686
2687 switch (opc) {
2688 case 0x3: /* ANDS */
2689 case 0x0: /* AND */
2690 tcg_gen_andi_i64(tcg_rd, tcg_rn, wmask);
2691 is_and = true;
2692 break;
2693 case 0x1: /* ORR */
2694 tcg_gen_ori_i64(tcg_rd, tcg_rn, wmask);
2695 break;
2696 case 0x2: /* EOR */
2697 tcg_gen_xori_i64(tcg_rd, tcg_rn, wmask);
2698 break;
2699 default:
2700 assert(FALSE); /* must handle all above */
2701 break;
2702 }
2703
2704 if (!sf && !is_and) {
2705 /* zero extend final result; we know we can skip this for AND
2706 * since the immediate had the high 32 bits clear.
2707 */
2708 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
2709 }
2710
2711 if (opc == 3) { /* ANDS */
2712 gen_logic_CC(sf, tcg_rd);
2713 }
ad7ee8a2
CF
2714}
2715
ed6ec679
AB
2716/*
2717 * C3.4.5 Move wide (immediate)
2718 *
2719 * 31 30 29 28 23 22 21 20 5 4 0
2720 * +--+-----+-------------+-----+----------------+------+
2721 * |sf| opc | 1 0 0 1 0 1 | hw | imm16 | Rd |
2722 * +--+-----+-------------+-----+----------------+------+
2723 *
2724 * sf: 0 -> 32 bit, 1 -> 64 bit
2725 * opc: 00 -> N, 10 -> Z, 11 -> K
2726 * hw: shift/16 (0,16, and sf only 32, 48)
2727 */
ad7ee8a2
CF
2728static void disas_movw_imm(DisasContext *s, uint32_t insn)
2729{
ed6ec679
AB
2730 int rd = extract32(insn, 0, 5);
2731 uint64_t imm = extract32(insn, 5, 16);
2732 int sf = extract32(insn, 31, 1);
2733 int opc = extract32(insn, 29, 2);
2734 int pos = extract32(insn, 21, 2) << 4;
2735 TCGv_i64 tcg_rd = cpu_reg(s, rd);
2736 TCGv_i64 tcg_imm;
2737
2738 if (!sf && (pos >= 32)) {
2739 unallocated_encoding(s);
2740 return;
2741 }
2742
2743 switch (opc) {
2744 case 0: /* MOVN */
2745 case 2: /* MOVZ */
2746 imm <<= pos;
2747 if (opc == 0) {
2748 imm = ~imm;
2749 }
2750 if (!sf) {
2751 imm &= 0xffffffffu;
2752 }
2753 tcg_gen_movi_i64(tcg_rd, imm);
2754 break;
2755 case 3: /* MOVK */
2756 tcg_imm = tcg_const_i64(imm);
2757 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_imm, pos, 16);
2758 tcg_temp_free_i64(tcg_imm);
2759 if (!sf) {
2760 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
2761 }
2762 break;
2763 default:
2764 unallocated_encoding(s);
2765 break;
2766 }
ad7ee8a2
CF
2767}
2768
88077742
CF
2769/* C3.4.2 Bitfield
2770 * 31 30 29 28 23 22 21 16 15 10 9 5 4 0
2771 * +----+-----+-------------+---+------+------+------+------+
2772 * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd |
2773 * +----+-----+-------------+---+------+------+------+------+
2774 */
ad7ee8a2
CF
2775static void disas_bitfield(DisasContext *s, uint32_t insn)
2776{
88077742
CF
2777 unsigned int sf, n, opc, ri, si, rn, rd, bitsize, pos, len;
2778 TCGv_i64 tcg_rd, tcg_tmp;
2779
2780 sf = extract32(insn, 31, 1);
2781 opc = extract32(insn, 29, 2);
2782 n = extract32(insn, 22, 1);
2783 ri = extract32(insn, 16, 6);
2784 si = extract32(insn, 10, 6);
2785 rn = extract32(insn, 5, 5);
2786 rd = extract32(insn, 0, 5);
2787 bitsize = sf ? 64 : 32;
2788
2789 if (sf != n || ri >= bitsize || si >= bitsize || opc > 2) {
2790 unallocated_encoding(s);
2791 return;
2792 }
2793
2794 tcg_rd = cpu_reg(s, rd);
2795 tcg_tmp = read_cpu_reg(s, rn, sf);
2796
2797 /* OPTME: probably worth recognizing common cases of ext{8,16,32}{u,s} */
2798
2799 if (opc != 1) { /* SBFM or UBFM */
2800 tcg_gen_movi_i64(tcg_rd, 0);
2801 }
2802
2803 /* do the bit move operation */
2804 if (si >= ri) {
2805 /* Wd<s-r:0> = Wn<s:r> */
2806 tcg_gen_shri_i64(tcg_tmp, tcg_tmp, ri);
2807 pos = 0;
2808 len = (si - ri) + 1;
2809 } else {
2810 /* Wd<32+s-r,32-r> = Wn<s:0> */
2811 pos = bitsize - ri;
2812 len = si + 1;
2813 }
2814
2815 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len);
2816
2817 if (opc == 0) { /* SBFM - sign extend the destination field */
2818 tcg_gen_shli_i64(tcg_rd, tcg_rd, 64 - (pos + len));
2819 tcg_gen_sari_i64(tcg_rd, tcg_rd, 64 - (pos + len));
2820 }
2821
2822 if (!sf) { /* zero extend final result */
2823 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
2824 }
ad7ee8a2
CF
2825}
2826
e801de93
AG
2827/* C3.4.3 Extract
2828 * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0
2829 * +----+------+-------------+---+----+------+--------+------+------+
2830 * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd |
2831 * +----+------+-------------+---+----+------+--------+------+------+
2832 */
ad7ee8a2
CF
2833static void disas_extract(DisasContext *s, uint32_t insn)
2834{
e801de93
AG
2835 unsigned int sf, n, rm, imm, rn, rd, bitsize, op21, op0;
2836
2837 sf = extract32(insn, 31, 1);
2838 n = extract32(insn, 22, 1);
2839 rm = extract32(insn, 16, 5);
2840 imm = extract32(insn, 10, 6);
2841 rn = extract32(insn, 5, 5);
2842 rd = extract32(insn, 0, 5);
2843 op21 = extract32(insn, 29, 2);
2844 op0 = extract32(insn, 21, 1);
2845 bitsize = sf ? 64 : 32;
2846
2847 if (sf != n || op21 || op0 || imm >= bitsize) {
2848 unallocated_encoding(s);
2849 } else {
2850 TCGv_i64 tcg_rd, tcg_rm, tcg_rn;
2851
2852 tcg_rd = cpu_reg(s, rd);
2853
2854 if (imm) {
2855 /* OPTME: we can special case rm==rn as a rotate */
2856 tcg_rm = read_cpu_reg(s, rm, sf);
2857 tcg_rn = read_cpu_reg(s, rn, sf);
2858 tcg_gen_shri_i64(tcg_rm, tcg_rm, imm);
2859 tcg_gen_shli_i64(tcg_rn, tcg_rn, bitsize - imm);
2860 tcg_gen_or_i64(tcg_rd, tcg_rm, tcg_rn);
2861 if (!sf) {
2862 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
2863 }
2864 } else {
2865 /* tcg shl_i32/shl_i64 is undefined for 32/64 bit shifts,
2866 * so an extract from bit 0 is a special case.
2867 */
2868 if (sf) {
2869 tcg_gen_mov_i64(tcg_rd, cpu_reg(s, rm));
2870 } else {
2871 tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rm));
2872 }
2873 }
2874
2875 }
ad7ee8a2
CF
2876}
2877
2878/* C3.4 Data processing - immediate */
2879static void disas_data_proc_imm(DisasContext *s, uint32_t insn)
2880{
2881 switch (extract32(insn, 23, 6)) {
2882 case 0x20: case 0x21: /* PC-rel. addressing */
2883 disas_pc_rel_adr(s, insn);
2884 break;
2885 case 0x22: case 0x23: /* Add/subtract (immediate) */
2886 disas_add_sub_imm(s, insn);
2887 break;
2888 case 0x24: /* Logical (immediate) */
2889 disas_logic_imm(s, insn);
2890 break;
2891 case 0x25: /* Move wide (immediate) */
2892 disas_movw_imm(s, insn);
2893 break;
2894 case 0x26: /* Bitfield */
2895 disas_bitfield(s, insn);
2896 break;
2897 case 0x27: /* Extract */
2898 disas_extract(s, insn);
2899 break;
2900 default:
2901 unallocated_encoding(s);
2902 break;
2903 }
2904}
2905
832ffa1c
AG
2906/* Shift a TCGv src by TCGv shift_amount, put result in dst.
2907 * Note that it is the caller's responsibility to ensure that the
2908 * shift amount is in range (ie 0..31 or 0..63) and provide the ARM
2909 * mandated semantics for out of range shifts.
2910 */
2911static void shift_reg(TCGv_i64 dst, TCGv_i64 src, int sf,
2912 enum a64_shift_type shift_type, TCGv_i64 shift_amount)
2913{
2914 switch (shift_type) {
2915 case A64_SHIFT_TYPE_LSL:
2916 tcg_gen_shl_i64(dst, src, shift_amount);
2917 break;
2918 case A64_SHIFT_TYPE_LSR:
2919 tcg_gen_shr_i64(dst, src, shift_amount);
2920 break;
2921 case A64_SHIFT_TYPE_ASR:
2922 if (!sf) {
2923 tcg_gen_ext32s_i64(dst, src);
2924 }
2925 tcg_gen_sar_i64(dst, sf ? src : dst, shift_amount);
2926 break;
2927 case A64_SHIFT_TYPE_ROR:
2928 if (sf) {
2929 tcg_gen_rotr_i64(dst, src, shift_amount);
2930 } else {
2931 TCGv_i32 t0, t1;
2932 t0 = tcg_temp_new_i32();
2933 t1 = tcg_temp_new_i32();
2934 tcg_gen_trunc_i64_i32(t0, src);
2935 tcg_gen_trunc_i64_i32(t1, shift_amount);
2936 tcg_gen_rotr_i32(t0, t0, t1);
2937 tcg_gen_extu_i32_i64(dst, t0);
2938 tcg_temp_free_i32(t0);
2939 tcg_temp_free_i32(t1);
2940 }
2941 break;
2942 default:
2943 assert(FALSE); /* all shift types should be handled */
2944 break;
2945 }
2946
2947 if (!sf) { /* zero extend final result */
2948 tcg_gen_ext32u_i64(dst, dst);
2949 }
2950}
2951
2952/* Shift a TCGv src by immediate, put result in dst.
2953 * The shift amount must be in range (this should always be true as the
2954 * relevant instructions will UNDEF on bad shift immediates).
2955 */
2956static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf,
2957 enum a64_shift_type shift_type, unsigned int shift_i)
2958{
2959 assert(shift_i < (sf ? 64 : 32));
2960
2961 if (shift_i == 0) {
2962 tcg_gen_mov_i64(dst, src);
2963 } else {
2964 TCGv_i64 shift_const;
2965
2966 shift_const = tcg_const_i64(shift_i);
2967 shift_reg(dst, src, sf, shift_type, shift_const);
2968 tcg_temp_free_i64(shift_const);
2969 }
2970}
2971
2972/* C3.5.10 Logical (shifted register)
2973 * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0
2974 * +----+-----+-----------+-------+---+------+--------+------+------+
2975 * | sf | opc | 0 1 0 1 0 | shift | N | Rm | imm6 | Rn | Rd |
2976 * +----+-----+-----------+-------+---+------+--------+------+------+
2977 */
ad7ee8a2
CF
2978static void disas_logic_reg(DisasContext *s, uint32_t insn)
2979{
832ffa1c
AG
2980 TCGv_i64 tcg_rd, tcg_rn, tcg_rm;
2981 unsigned int sf, opc, shift_type, invert, rm, shift_amount, rn, rd;
2982
2983 sf = extract32(insn, 31, 1);
2984 opc = extract32(insn, 29, 2);
2985 shift_type = extract32(insn, 22, 2);
2986 invert = extract32(insn, 21, 1);
2987 rm = extract32(insn, 16, 5);
2988 shift_amount = extract32(insn, 10, 6);
2989 rn = extract32(insn, 5, 5);
2990 rd = extract32(insn, 0, 5);
2991
2992 if (!sf && (shift_amount & (1 << 5))) {
2993 unallocated_encoding(s);
2994 return;
2995 }
2996
2997 tcg_rd = cpu_reg(s, rd);
2998
2999 if (opc == 1 && shift_amount == 0 && shift_type == 0 && rn == 31) {
3000 /* Unshifted ORR and ORN with WZR/XZR is the standard encoding for
3001 * register-register MOV and MVN, so it is worth special casing.
3002 */
3003 tcg_rm = cpu_reg(s, rm);
3004 if (invert) {
3005 tcg_gen_not_i64(tcg_rd, tcg_rm);
3006 if (!sf) {
3007 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
3008 }
3009 } else {
3010 if (sf) {
3011 tcg_gen_mov_i64(tcg_rd, tcg_rm);
3012 } else {
3013 tcg_gen_ext32u_i64(tcg_rd, tcg_rm);
3014 }
3015 }
3016 return;
3017 }
3018
3019 tcg_rm = read_cpu_reg(s, rm, sf);
3020
3021 if (shift_amount) {
3022 shift_reg_imm(tcg_rm, tcg_rm, sf, shift_type, shift_amount);
3023 }
3024
3025 tcg_rn = cpu_reg(s, rn);
3026
3027 switch (opc | (invert << 2)) {
3028 case 0: /* AND */
3029 case 3: /* ANDS */
3030 tcg_gen_and_i64(tcg_rd, tcg_rn, tcg_rm);
3031 break;
3032 case 1: /* ORR */
3033 tcg_gen_or_i64(tcg_rd, tcg_rn, tcg_rm);
3034 break;
3035 case 2: /* EOR */
3036 tcg_gen_xor_i64(tcg_rd, tcg_rn, tcg_rm);
3037 break;
3038 case 4: /* BIC */
3039 case 7: /* BICS */
3040 tcg_gen_andc_i64(tcg_rd, tcg_rn, tcg_rm);
3041 break;
3042 case 5: /* ORN */
3043 tcg_gen_orc_i64(tcg_rd, tcg_rn, tcg_rm);
3044 break;
3045 case 6: /* EON */
3046 tcg_gen_eqv_i64(tcg_rd, tcg_rn, tcg_rm);
3047 break;
3048 default:
3049 assert(FALSE);
3050 break;
3051 }
3052
3053 if (!sf) {
3054 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
3055 }
3056
3057 if (opc == 3) {
3058 gen_logic_CC(sf, tcg_rd);
3059 }
ad7ee8a2
CF
3060}
3061
b0ff21b4
AB
3062/*
3063 * C3.5.1 Add/subtract (extended register)
3064 *
3065 * 31|30|29|28 24|23 22|21|20 16|15 13|12 10|9 5|4 0|
3066 * +--+--+--+-----------+-----+--+-------+------+------+----+----+
3067 * |sf|op| S| 0 1 0 1 1 | opt | 1| Rm |option| imm3 | Rn | Rd |
3068 * +--+--+--+-----------+-----+--+-------+------+------+----+----+
3069 *
3070 * sf: 0 -> 32bit, 1 -> 64bit
3071 * op: 0 -> add , 1 -> sub
3072 * S: 1 -> set flags
3073 * opt: 00
3074 * option: extension type (see DecodeRegExtend)
3075 * imm3: optional shift to Rm
3076 *
3077 * Rd = Rn + LSL(extend(Rm), amount)
3078 */
ad7ee8a2
CF
3079static void disas_add_sub_ext_reg(DisasContext *s, uint32_t insn)
3080{
b0ff21b4
AB
3081 int rd = extract32(insn, 0, 5);
3082 int rn = extract32(insn, 5, 5);
3083 int imm3 = extract32(insn, 10, 3);
3084 int option = extract32(insn, 13, 3);
3085 int rm = extract32(insn, 16, 5);
3086 bool setflags = extract32(insn, 29, 1);
3087 bool sub_op = extract32(insn, 30, 1);
3088 bool sf = extract32(insn, 31, 1);
3089
3090 TCGv_i64 tcg_rm, tcg_rn; /* temps */
3091 TCGv_i64 tcg_rd;
3092 TCGv_i64 tcg_result;
3093
3094 if (imm3 > 4) {
3095 unallocated_encoding(s);
3096 return;
3097 }
3098
3099 /* non-flag setting ops may use SP */
3100 if (!setflags) {
b0ff21b4
AB
3101 tcg_rd = cpu_reg_sp(s, rd);
3102 } else {
b0ff21b4
AB
3103 tcg_rd = cpu_reg(s, rd);
3104 }
cf4ab1af 3105 tcg_rn = read_cpu_reg_sp(s, rn, sf);
b0ff21b4
AB
3106
3107 tcg_rm = read_cpu_reg(s, rm, sf);
3108 ext_and_shift_reg(tcg_rm, tcg_rm, option, imm3);
3109
3110 tcg_result = tcg_temp_new_i64();
3111
3112 if (!setflags) {
3113 if (sub_op) {
3114 tcg_gen_sub_i64(tcg_result, tcg_rn, tcg_rm);
3115 } else {
3116 tcg_gen_add_i64(tcg_result, tcg_rn, tcg_rm);
3117 }
3118 } else {
3119 if (sub_op) {
3120 gen_sub_CC(sf, tcg_result, tcg_rn, tcg_rm);
3121 } else {
3122 gen_add_CC(sf, tcg_result, tcg_rn, tcg_rm);
3123 }
3124 }
3125
3126 if (sf) {
3127 tcg_gen_mov_i64(tcg_rd, tcg_result);
3128 } else {
3129 tcg_gen_ext32u_i64(tcg_rd, tcg_result);
3130 }
3131
3132 tcg_temp_free_i64(tcg_result);
ad7ee8a2
CF
3133}
3134
b0ff21b4
AB
3135/*
3136 * C3.5.2 Add/subtract (shifted register)
3137 *
3138 * 31 30 29 28 24 23 22 21 20 16 15 10 9 5 4 0
3139 * +--+--+--+-----------+-----+--+-------+---------+------+------+
3140 * |sf|op| S| 0 1 0 1 1 |shift| 0| Rm | imm6 | Rn | Rd |
3141 * +--+--+--+-----------+-----+--+-------+---------+------+------+
3142 *
3143 * sf: 0 -> 32bit, 1 -> 64bit
3144 * op: 0 -> add , 1 -> sub
3145 * S: 1 -> set flags
3146 * shift: 00 -> LSL, 01 -> LSR, 10 -> ASR, 11 -> RESERVED
3147 * imm6: Shift amount to apply to Rm before the add/sub
3148 */
ad7ee8a2
CF
3149static void disas_add_sub_reg(DisasContext *s, uint32_t insn)
3150{
b0ff21b4
AB
3151 int rd = extract32(insn, 0, 5);
3152 int rn = extract32(insn, 5, 5);
3153 int imm6 = extract32(insn, 10, 6);
3154 int rm = extract32(insn, 16, 5);
3155 int shift_type = extract32(insn, 22, 2);
3156 bool setflags = extract32(insn, 29, 1);
3157 bool sub_op = extract32(insn, 30, 1);
3158 bool sf = extract32(insn, 31, 1);
3159
3160 TCGv_i64 tcg_rd = cpu_reg(s, rd);
3161 TCGv_i64 tcg_rn, tcg_rm;
3162 TCGv_i64 tcg_result;
3163
3164 if ((shift_type == 3) || (!sf && (imm6 > 31))) {
3165 unallocated_encoding(s);
3166 return;
3167 }
3168
3169 tcg_rn = read_cpu_reg(s, rn, sf);
3170 tcg_rm = read_cpu_reg(s, rm, sf);
3171
3172 shift_reg_imm(tcg_rm, tcg_rm, sf, shift_type, imm6);
3173
3174 tcg_result = tcg_temp_new_i64();
3175
3176 if (!setflags) {
3177 if (sub_op) {
3178 tcg_gen_sub_i64(tcg_result, tcg_rn, tcg_rm);
3179 } else {
3180 tcg_gen_add_i64(tcg_result, tcg_rn, tcg_rm);
3181 }
3182 } else {
3183 if (sub_op) {
3184 gen_sub_CC(sf, tcg_result, tcg_rn, tcg_rm);
3185 } else {
3186 gen_add_CC(sf, tcg_result, tcg_rn, tcg_rm);
3187 }
3188 }
3189
3190 if (sf) {
3191 tcg_gen_mov_i64(tcg_rd, tcg_result);
3192 } else {
3193 tcg_gen_ext32u_i64(tcg_rd, tcg_result);
3194 }
3195
3196 tcg_temp_free_i64(tcg_result);
ad7ee8a2
CF
3197}
3198
52c8b9af
AG
3199/* C3.5.9 Data-processing (3 source)
3200
3201 31 30 29 28 24 23 21 20 16 15 14 10 9 5 4 0
3202 +--+------+-----------+------+------+----+------+------+------+
3203 |sf| op54 | 1 1 0 1 1 | op31 | Rm | o0 | Ra | Rn | Rd |
3204 +--+------+-----------+------+------+----+------+------+------+
3205
3206 */
ad7ee8a2
CF
3207static void disas_data_proc_3src(DisasContext *s, uint32_t insn)
3208{
52c8b9af
AG
3209 int rd = extract32(insn, 0, 5);
3210 int rn = extract32(insn, 5, 5);
3211 int ra = extract32(insn, 10, 5);
3212 int rm = extract32(insn, 16, 5);
3213 int op_id = (extract32(insn, 29, 3) << 4) |
3214 (extract32(insn, 21, 3) << 1) |
3215 extract32(insn, 15, 1);
3216 bool sf = extract32(insn, 31, 1);
3217 bool is_sub = extract32(op_id, 0, 1);
3218 bool is_high = extract32(op_id, 2, 1);
3219 bool is_signed = false;
3220 TCGv_i64 tcg_op1;
3221 TCGv_i64 tcg_op2;
3222 TCGv_i64 tcg_tmp;
3223
3224 /* Note that op_id is sf:op54:op31:o0 so it includes the 32/64 size flag */
3225 switch (op_id) {
3226 case 0x42: /* SMADDL */
3227 case 0x43: /* SMSUBL */
3228 case 0x44: /* SMULH */
3229 is_signed = true;
3230 break;
3231 case 0x0: /* MADD (32bit) */
3232 case 0x1: /* MSUB (32bit) */
3233 case 0x40: /* MADD (64bit) */
3234 case 0x41: /* MSUB (64bit) */
3235 case 0x4a: /* UMADDL */
3236 case 0x4b: /* UMSUBL */
3237 case 0x4c: /* UMULH */
3238 break;
3239 default:
3240 unallocated_encoding(s);
3241 return;
3242 }
3243
3244 if (is_high) {
3245 TCGv_i64 low_bits = tcg_temp_new_i64(); /* low bits discarded */
3246 TCGv_i64 tcg_rd = cpu_reg(s, rd);
3247 TCGv_i64 tcg_rn = cpu_reg(s, rn);
3248 TCGv_i64 tcg_rm = cpu_reg(s, rm);
3249
3250 if (is_signed) {
3251 tcg_gen_muls2_i64(low_bits, tcg_rd, tcg_rn, tcg_rm);
3252 } else {
3253 tcg_gen_mulu2_i64(low_bits, tcg_rd, tcg_rn, tcg_rm);
3254 }
3255
3256 tcg_temp_free_i64(low_bits);
3257 return;
3258 }
3259
3260 tcg_op1 = tcg_temp_new_i64();
3261 tcg_op2 = tcg_temp_new_i64();
3262 tcg_tmp = tcg_temp_new_i64();
3263
3264 if (op_id < 0x42) {
3265 tcg_gen_mov_i64(tcg_op1, cpu_reg(s, rn));
3266 tcg_gen_mov_i64(tcg_op2, cpu_reg(s, rm));
3267 } else {
3268 if (is_signed) {
3269 tcg_gen_ext32s_i64(tcg_op1, cpu_reg(s, rn));
3270 tcg_gen_ext32s_i64(tcg_op2, cpu_reg(s, rm));
3271 } else {
3272 tcg_gen_ext32u_i64(tcg_op1, cpu_reg(s, rn));
3273 tcg_gen_ext32u_i64(tcg_op2, cpu_reg(s, rm));
3274 }
3275 }
3276
3277 if (ra == 31 && !is_sub) {
3278 /* Special-case MADD with rA == XZR; it is the standard MUL alias */
3279 tcg_gen_mul_i64(cpu_reg(s, rd), tcg_op1, tcg_op2);
3280 } else {
3281 tcg_gen_mul_i64(tcg_tmp, tcg_op1, tcg_op2);
3282 if (is_sub) {
3283 tcg_gen_sub_i64(cpu_reg(s, rd), cpu_reg(s, ra), tcg_tmp);
3284 } else {
3285 tcg_gen_add_i64(cpu_reg(s, rd), cpu_reg(s, ra), tcg_tmp);
3286 }
3287 }
3288
3289 if (!sf) {
3290 tcg_gen_ext32u_i64(cpu_reg(s, rd), cpu_reg(s, rd));
3291 }
3292
3293 tcg_temp_free_i64(tcg_op1);
3294 tcg_temp_free_i64(tcg_op2);
3295 tcg_temp_free_i64(tcg_tmp);
ad7ee8a2
CF
3296}
3297
643dbb07
CF
3298/* C3.5.3 - Add/subtract (with carry)
3299 * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 10 9 5 4 0
3300 * +--+--+--+------------------------+------+---------+------+-----+
3301 * |sf|op| S| 1 1 0 1 0 0 0 0 | rm | opcode2 | Rn | Rd |
3302 * +--+--+--+------------------------+------+---------+------+-----+
3303 * [000000]
3304 */
3305
ad7ee8a2
CF
3306static void disas_adc_sbc(DisasContext *s, uint32_t insn)
3307{
643dbb07
CF
3308 unsigned int sf, op, setflags, rm, rn, rd;
3309 TCGv_i64 tcg_y, tcg_rn, tcg_rd;
3310
3311 if (extract32(insn, 10, 6) != 0) {
3312 unallocated_encoding(s);
3313 return;
3314 }
3315
3316 sf = extract32(insn, 31, 1);
3317 op = extract32(insn, 30, 1);
3318 setflags = extract32(insn, 29, 1);
3319 rm = extract32(insn, 16, 5);
3320 rn = extract32(insn, 5, 5);
3321 rd = extract32(insn, 0, 5);
3322
3323 tcg_rd = cpu_reg(s, rd);
3324 tcg_rn = cpu_reg(s, rn);
3325
3326 if (op) {
3327 tcg_y = new_tmp_a64(s);
3328 tcg_gen_not_i64(tcg_y, cpu_reg(s, rm));
3329 } else {
3330 tcg_y = cpu_reg(s, rm);
3331 }
3332
3333 if (setflags) {
3334 gen_adc_CC(sf, tcg_rd, tcg_rn, tcg_y);
3335 } else {
3336 gen_adc(sf, tcg_rd, tcg_rn, tcg_y);
3337 }
ad7ee8a2
CF
3338}
3339
750813cf
CF
3340/* C3.5.4 - C3.5.5 Conditional compare (immediate / register)
3341 * 31 30 29 28 27 26 25 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0
3342 * +--+--+--+------------------------+--------+------+----+--+------+--+-----+
3343 * |sf|op| S| 1 1 0 1 0 0 1 0 |imm5/rm | cond |i/r |o2| Rn |o3|nzcv |
3344 * +--+--+--+------------------------+--------+------+----+--+------+--+-----+
3345 * [1] y [0] [0]
3346 */
3347static void disas_cc(DisasContext *s, uint32_t insn)
ad7ee8a2 3348{
750813cf
CF
3349 unsigned int sf, op, y, cond, rn, nzcv, is_imm;
3350 int label_continue = -1;
3351 TCGv_i64 tcg_tmp, tcg_y, tcg_rn;
ad7ee8a2 3352
750813cf
CF
3353 if (!extract32(insn, 29, 1)) {
3354 unallocated_encoding(s);
3355 return;
3356 }
3357 if (insn & (1 << 10 | 1 << 4)) {
3358 unallocated_encoding(s);
3359 return;
3360 }
3361 sf = extract32(insn, 31, 1);
3362 op = extract32(insn, 30, 1);
3363 is_imm = extract32(insn, 11, 1);
3364 y = extract32(insn, 16, 5); /* y = rm (reg) or imm5 (imm) */
3365 cond = extract32(insn, 12, 4);
3366 rn = extract32(insn, 5, 5);
3367 nzcv = extract32(insn, 0, 4);
3368
3369 if (cond < 0x0e) { /* not always */
3370 int label_match = gen_new_label();
3371 label_continue = gen_new_label();
3372 arm_gen_test_cc(cond, label_match);
3373 /* nomatch: */
3374 tcg_tmp = tcg_temp_new_i64();
3375 tcg_gen_movi_i64(tcg_tmp, nzcv << 28);
3376 gen_set_nzcv(tcg_tmp);
3377 tcg_temp_free_i64(tcg_tmp);
3378 tcg_gen_br(label_continue);
3379 gen_set_label(label_match);
3380 }
3381 /* match, or condition is always */
3382 if (is_imm) {
3383 tcg_y = new_tmp_a64(s);
3384 tcg_gen_movi_i64(tcg_y, y);
3385 } else {
3386 tcg_y = cpu_reg(s, y);
3387 }
3388 tcg_rn = cpu_reg(s, rn);
3389
3390 tcg_tmp = tcg_temp_new_i64();
3391 if (op) {
3392 gen_sub_CC(sf, tcg_tmp, tcg_rn, tcg_y);
3393 } else {
3394 gen_add_CC(sf, tcg_tmp, tcg_rn, tcg_y);
3395 }
3396 tcg_temp_free_i64(tcg_tmp);
3397
3398 if (cond < 0x0e) { /* continue */
3399 gen_set_label(label_continue);
3400 }
ad7ee8a2
CF
3401}
3402
e952d8c7
CF
3403/* C3.5.6 Conditional select
3404 * 31 30 29 28 21 20 16 15 12 11 10 9 5 4 0
3405 * +----+----+---+-----------------+------+------+-----+------+------+
3406 * | sf | op | S | 1 1 0 1 0 1 0 0 | Rm | cond | op2 | Rn | Rd |
3407 * +----+----+---+-----------------+------+------+-----+------+------+
3408 */
ad7ee8a2
CF
3409static void disas_cond_select(DisasContext *s, uint32_t insn)
3410{
e952d8c7
CF
3411 unsigned int sf, else_inv, rm, cond, else_inc, rn, rd;
3412 TCGv_i64 tcg_rd, tcg_src;
3413
3414 if (extract32(insn, 29, 1) || extract32(insn, 11, 1)) {
3415 /* S == 1 or op2<1> == 1 */
3416 unallocated_encoding(s);
3417 return;
3418 }
3419 sf = extract32(insn, 31, 1);
3420 else_inv = extract32(insn, 30, 1);
3421 rm = extract32(insn, 16, 5);
3422 cond = extract32(insn, 12, 4);
3423 else_inc = extract32(insn, 10, 1);
3424 rn = extract32(insn, 5, 5);
3425 rd = extract32(insn, 0, 5);
3426
3427 if (rd == 31) {
3428 /* silly no-op write; until we use movcond we must special-case
3429 * this to avoid a dead temporary across basic blocks.
3430 */
3431 return;
3432 }
3433
3434 tcg_rd = cpu_reg(s, rd);
3435
3436 if (cond >= 0x0e) { /* condition "always" */
3437 tcg_src = read_cpu_reg(s, rn, sf);
3438 tcg_gen_mov_i64(tcg_rd, tcg_src);
3439 } else {
3440 /* OPTME: we could use movcond here, at the cost of duplicating
3441 * a lot of the arm_gen_test_cc() logic.
3442 */
3443 int label_match = gen_new_label();
3444 int label_continue = gen_new_label();
3445
3446 arm_gen_test_cc(cond, label_match);
3447 /* nomatch: */
3448 tcg_src = cpu_reg(s, rm);
3449
3450 if (else_inv && else_inc) {
3451 tcg_gen_neg_i64(tcg_rd, tcg_src);
3452 } else if (else_inv) {
3453 tcg_gen_not_i64(tcg_rd, tcg_src);
3454 } else if (else_inc) {
3455 tcg_gen_addi_i64(tcg_rd, tcg_src, 1);
3456 } else {
3457 tcg_gen_mov_i64(tcg_rd, tcg_src);
3458 }
3459 if (!sf) {
3460 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
3461 }
3462 tcg_gen_br(label_continue);
3463 /* match: */
3464 gen_set_label(label_match);
3465 tcg_src = read_cpu_reg(s, rn, sf);
3466 tcg_gen_mov_i64(tcg_rd, tcg_src);
3467 /* continue: */
3468 gen_set_label(label_continue);
3469 }
ad7ee8a2
CF
3470}
3471
680ead21
CF
3472static void handle_clz(DisasContext *s, unsigned int sf,
3473 unsigned int rn, unsigned int rd)
3474{
3475 TCGv_i64 tcg_rd, tcg_rn;
3476 tcg_rd = cpu_reg(s, rd);
3477 tcg_rn = cpu_reg(s, rn);
3478
3479 if (sf) {
3480 gen_helper_clz64(tcg_rd, tcg_rn);
3481 } else {
3482 TCGv_i32 tcg_tmp32 = tcg_temp_new_i32();
3483 tcg_gen_trunc_i64_i32(tcg_tmp32, tcg_rn);
3484 gen_helper_clz(tcg_tmp32, tcg_tmp32);
3485 tcg_gen_extu_i32_i64(tcg_rd, tcg_tmp32);
3486 tcg_temp_free_i32(tcg_tmp32);
3487 }
3488}
3489
e80c5020
CF
3490static void handle_cls(DisasContext *s, unsigned int sf,
3491 unsigned int rn, unsigned int rd)
3492{
3493 TCGv_i64 tcg_rd, tcg_rn;
3494 tcg_rd = cpu_reg(s, rd);
3495 tcg_rn = cpu_reg(s, rn);
3496
3497 if (sf) {
3498 gen_helper_cls64(tcg_rd, tcg_rn);
3499 } else {
3500 TCGv_i32 tcg_tmp32 = tcg_temp_new_i32();
3501 tcg_gen_trunc_i64_i32(tcg_tmp32, tcg_rn);
3502 gen_helper_cls32(tcg_tmp32, tcg_tmp32);
3503 tcg_gen_extu_i32_i64(tcg_rd, tcg_tmp32);
3504 tcg_temp_free_i32(tcg_tmp32);
3505 }
3506}
3507
82e14b02
AG
3508static void handle_rbit(DisasContext *s, unsigned int sf,
3509 unsigned int rn, unsigned int rd)
3510{
3511 TCGv_i64 tcg_rd, tcg_rn;
3512 tcg_rd = cpu_reg(s, rd);
3513 tcg_rn = cpu_reg(s, rn);
3514
3515 if (sf) {
3516 gen_helper_rbit64(tcg_rd, tcg_rn);
3517 } else {
3518 TCGv_i32 tcg_tmp32 = tcg_temp_new_i32();
3519 tcg_gen_trunc_i64_i32(tcg_tmp32, tcg_rn);
3520 gen_helper_rbit(tcg_tmp32, tcg_tmp32);
3521 tcg_gen_extu_i32_i64(tcg_rd, tcg_tmp32);
3522 tcg_temp_free_i32(tcg_tmp32);
3523 }
3524}
3525
45323209
CF
3526/* C5.6.149 REV with sf==1, opcode==3 ("REV64") */
3527static void handle_rev64(DisasContext *s, unsigned int sf,
3528 unsigned int rn, unsigned int rd)
3529{
3530 if (!sf) {
3531 unallocated_encoding(s);
3532 return;
3533 }
3534 tcg_gen_bswap64_i64(cpu_reg(s, rd), cpu_reg(s, rn));
3535}
3536
3537/* C5.6.149 REV with sf==0, opcode==2
3538 * C5.6.151 REV32 (sf==1, opcode==2)
3539 */
3540static void handle_rev32(DisasContext *s, unsigned int sf,
3541 unsigned int rn, unsigned int rd)
3542{
3543 TCGv_i64 tcg_rd = cpu_reg(s, rd);
3544
3545 if (sf) {
3546 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
3547 TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf);
3548
3549 /* bswap32_i64 requires zero high word */
3550 tcg_gen_ext32u_i64(tcg_tmp, tcg_rn);
3551 tcg_gen_bswap32_i64(tcg_rd, tcg_tmp);
3552 tcg_gen_shri_i64(tcg_tmp, tcg_rn, 32);
3553 tcg_gen_bswap32_i64(tcg_tmp, tcg_tmp);
3554 tcg_gen_concat32_i64(tcg_rd, tcg_rd, tcg_tmp);
3555
3556 tcg_temp_free_i64(tcg_tmp);
3557 } else {
3558 tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rn));
3559 tcg_gen_bswap32_i64(tcg_rd, tcg_rd);
3560 }
3561}
3562
3563/* C5.6.150 REV16 (opcode==1) */
3564static void handle_rev16(DisasContext *s, unsigned int sf,
3565 unsigned int rn, unsigned int rd)
3566{
3567 TCGv_i64 tcg_rd = cpu_reg(s, rd);
3568 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
3569 TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf);
3570
3571 tcg_gen_andi_i64(tcg_tmp, tcg_rn, 0xffff);
3572 tcg_gen_bswap16_i64(tcg_rd, tcg_tmp);
3573
3574 tcg_gen_shri_i64(tcg_tmp, tcg_rn, 16);
3575 tcg_gen_andi_i64(tcg_tmp, tcg_tmp, 0xffff);
3576 tcg_gen_bswap16_i64(tcg_tmp, tcg_tmp);
3577 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, 16, 16);
3578
3579 if (sf) {
3580 tcg_gen_shri_i64(tcg_tmp, tcg_rn, 32);
3581 tcg_gen_andi_i64(tcg_tmp, tcg_tmp, 0xffff);
3582 tcg_gen_bswap16_i64(tcg_tmp, tcg_tmp);
3583 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, 32, 16);
3584
3585 tcg_gen_shri_i64(tcg_tmp, tcg_rn, 48);
3586 tcg_gen_bswap16_i64(tcg_tmp, tcg_tmp);
3587 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, 48, 16);
3588 }
3589
3590 tcg_temp_free_i64(tcg_tmp);
3591}
3592
680ead21
CF
3593/* C3.5.7 Data-processing (1 source)
3594 * 31 30 29 28 21 20 16 15 10 9 5 4 0
3595 * +----+---+---+-----------------+---------+--------+------+------+
3596 * | sf | 1 | S | 1 1 0 1 0 1 1 0 | opcode2 | opcode | Rn | Rd |
3597 * +----+---+---+-----------------+---------+--------+------+------+
3598 */
ad7ee8a2
CF
3599static void disas_data_proc_1src(DisasContext *s, uint32_t insn)
3600{
680ead21
CF
3601 unsigned int sf, opcode, rn, rd;
3602
3603 if (extract32(insn, 29, 1) || extract32(insn, 16, 5)) {
3604 unallocated_encoding(s);
3605 return;
3606 }
3607
3608 sf = extract32(insn, 31, 1);
3609 opcode = extract32(insn, 10, 6);
3610 rn = extract32(insn, 5, 5);
3611 rd = extract32(insn, 0, 5);
3612
3613 switch (opcode) {
3614 case 0: /* RBIT */
82e14b02
AG
3615 handle_rbit(s, sf, rn, rd);
3616 break;
680ead21 3617 case 1: /* REV16 */
45323209
CF
3618 handle_rev16(s, sf, rn, rd);
3619 break;
680ead21 3620 case 2: /* REV32 */
45323209
CF
3621 handle_rev32(s, sf, rn, rd);
3622 break;
680ead21 3623 case 3: /* REV64 */
45323209 3624 handle_rev64(s, sf, rn, rd);
680ead21
CF
3625 break;
3626 case 4: /* CLZ */
3627 handle_clz(s, sf, rn, rd);
3628 break;
3629 case 5: /* CLS */
e80c5020 3630 handle_cls(s, sf, rn, rd);
680ead21
CF
3631 break;
3632 }
ad7ee8a2
CF
3633}
3634
8220e911
AG
3635static void handle_div(DisasContext *s, bool is_signed, unsigned int sf,
3636 unsigned int rm, unsigned int rn, unsigned int rd)
3637{
3638 TCGv_i64 tcg_n, tcg_m, tcg_rd;
3639 tcg_rd = cpu_reg(s, rd);
3640
3641 if (!sf && is_signed) {
3642 tcg_n = new_tmp_a64(s);
3643 tcg_m = new_tmp_a64(s);
3644 tcg_gen_ext32s_i64(tcg_n, cpu_reg(s, rn));
3645 tcg_gen_ext32s_i64(tcg_m, cpu_reg(s, rm));
3646 } else {
3647 tcg_n = read_cpu_reg(s, rn, sf);
3648 tcg_m = read_cpu_reg(s, rm, sf);
3649 }
3650
3651 if (is_signed) {
3652 gen_helper_sdiv64(tcg_rd, tcg_n, tcg_m);
3653 } else {
3654 gen_helper_udiv64(tcg_rd, tcg_n, tcg_m);
3655 }
3656
3657 if (!sf) { /* zero extend final result */
3658 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
3659 }
3660}
3661
6c1adc91
AG
3662/* C5.6.115 LSLV, C5.6.118 LSRV, C5.6.17 ASRV, C5.6.154 RORV */
3663static void handle_shift_reg(DisasContext *s,
3664 enum a64_shift_type shift_type, unsigned int sf,
3665 unsigned int rm, unsigned int rn, unsigned int rd)
3666{
3667 TCGv_i64 tcg_shift = tcg_temp_new_i64();
3668 TCGv_i64 tcg_rd = cpu_reg(s, rd);
3669 TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf);
3670
3671 tcg_gen_andi_i64(tcg_shift, cpu_reg(s, rm), sf ? 63 : 31);
3672 shift_reg(tcg_rd, tcg_rn, sf, shift_type, tcg_shift);
3673 tcg_temp_free_i64(tcg_shift);
3674}
3675
8220e911
AG
3676/* C3.5.8 Data-processing (2 source)
3677 * 31 30 29 28 21 20 16 15 10 9 5 4 0
3678 * +----+---+---+-----------------+------+--------+------+------+
3679 * | sf | 0 | S | 1 1 0 1 0 1 1 0 | Rm | opcode | Rn | Rd |
3680 * +----+---+---+-----------------+------+--------+------+------+
3681 */
ad7ee8a2
CF
3682static void disas_data_proc_2src(DisasContext *s, uint32_t insn)
3683{
8220e911
AG
3684 unsigned int sf, rm, opcode, rn, rd;
3685 sf = extract32(insn, 31, 1);
3686 rm = extract32(insn, 16, 5);
3687 opcode = extract32(insn, 10, 6);
3688 rn = extract32(insn, 5, 5);
3689 rd = extract32(insn, 0, 5);
3690
3691 if (extract32(insn, 29, 1)) {
3692 unallocated_encoding(s);
3693 return;
3694 }
3695
3696 switch (opcode) {
3697 case 2: /* UDIV */
3698 handle_div(s, false, sf, rm, rn, rd);
3699 break;
3700 case 3: /* SDIV */
3701 handle_div(s, true, sf, rm, rn, rd);
3702 break;
3703 case 8: /* LSLV */
6c1adc91
AG
3704 handle_shift_reg(s, A64_SHIFT_TYPE_LSL, sf, rm, rn, rd);
3705 break;
8220e911 3706 case 9: /* LSRV */
6c1adc91
AG
3707 handle_shift_reg(s, A64_SHIFT_TYPE_LSR, sf, rm, rn, rd);
3708 break;
8220e911 3709 case 10: /* ASRV */
6c1adc91
AG
3710 handle_shift_reg(s, A64_SHIFT_TYPE_ASR, sf, rm, rn, rd);
3711 break;
8220e911 3712 case 11: /* RORV */
6c1adc91
AG
3713 handle_shift_reg(s, A64_SHIFT_TYPE_ROR, sf, rm, rn, rd);
3714 break;
8220e911
AG
3715 case 16:
3716 case 17:
3717 case 18:
3718 case 19:
3719 case 20:
3720 case 21:
3721 case 22:
3722 case 23: /* CRC32 */
3723 unsupported_encoding(s, insn);
3724 break;
3725 default:
3726 unallocated_encoding(s);
3727 break;
3728 }
ad7ee8a2
CF
3729}
3730
3731/* C3.5 Data processing - register */
3732static void disas_data_proc_reg(DisasContext *s, uint32_t insn)
3733{
3734 switch (extract32(insn, 24, 5)) {
3735 case 0x0a: /* Logical (shifted register) */
3736 disas_logic_reg(s, insn);
3737 break;
3738 case 0x0b: /* Add/subtract */
3739 if (insn & (1 << 21)) { /* (extended register) */
3740 disas_add_sub_ext_reg(s, insn);
3741 } else {
3742 disas_add_sub_reg(s, insn);
3743 }
3744 break;
3745 case 0x1b: /* Data-processing (3 source) */
3746 disas_data_proc_3src(s, insn);
3747 break;
3748 case 0x1a:
3749 switch (extract32(insn, 21, 3)) {
3750 case 0x0: /* Add/subtract (with carry) */
3751 disas_adc_sbc(s, insn);
3752 break;
3753 case 0x2: /* Conditional compare */
750813cf 3754 disas_cc(s, insn); /* both imm and reg forms */
ad7ee8a2
CF
3755 break;
3756 case 0x4: /* Conditional select */
3757 disas_cond_select(s, insn);
3758 break;
3759 case 0x6: /* Data-processing */
3760 if (insn & (1 << 30)) { /* (1 source) */
3761 disas_data_proc_1src(s, insn);
3762 } else { /* (2 source) */
3763 disas_data_proc_2src(s, insn);
3764 }
3765 break;
3766 default:
3767 unallocated_encoding(s);
3768 break;
3769 }
3770 break;
3771 default:
3772 unallocated_encoding(s);
3773 break;
3774 }
3775}
3776
da7dafe7
CF
3777static void handle_fp_compare(DisasContext *s, bool is_double,
3778 unsigned int rn, unsigned int rm,
3779 bool cmp_with_zero, bool signal_all_nans)
3780{
3781 TCGv_i64 tcg_flags = tcg_temp_new_i64();
3782 TCGv_ptr fpst = get_fpstatus_ptr();
3783
3784 if (is_double) {
3785 TCGv_i64 tcg_vn, tcg_vm;
3786
3787 tcg_vn = read_fp_dreg(s, rn);
3788 if (cmp_with_zero) {
3789 tcg_vm = tcg_const_i64(0);
3790 } else {
3791 tcg_vm = read_fp_dreg(s, rm);
3792 }
3793 if (signal_all_nans) {
3794 gen_helper_vfp_cmped_a64(tcg_flags, tcg_vn, tcg_vm, fpst);
3795 } else {
3796 gen_helper_vfp_cmpd_a64(tcg_flags, tcg_vn, tcg_vm, fpst);
3797 }
3798 tcg_temp_free_i64(tcg_vn);
3799 tcg_temp_free_i64(tcg_vm);
3800 } else {
3801 TCGv_i32 tcg_vn, tcg_vm;
3802
3803 tcg_vn = read_fp_sreg(s, rn);
3804 if (cmp_with_zero) {
3805 tcg_vm = tcg_const_i32(0);
3806 } else {
3807 tcg_vm = read_fp_sreg(s, rm);
3808 }
3809 if (signal_all_nans) {
3810 gen_helper_vfp_cmpes_a64(tcg_flags, tcg_vn, tcg_vm, fpst);
3811 } else {
3812 gen_helper_vfp_cmps_a64(tcg_flags, tcg_vn, tcg_vm, fpst);
3813 }
3814 tcg_temp_free_i32(tcg_vn);
3815 tcg_temp_free_i32(tcg_vm);
3816 }
3817
3818 tcg_temp_free_ptr(fpst);
3819
3820 gen_set_nzcv(tcg_flags);
3821
3822 tcg_temp_free_i64(tcg_flags);
3823}
3824
faa0ba46
PM
3825/* C3.6.22 Floating point compare
3826 * 31 30 29 28 24 23 22 21 20 16 15 14 13 10 9 5 4 0
3827 * +---+---+---+-----------+------+---+------+-----+---------+------+-------+
3828 * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | op | 1 0 0 0 | Rn | op2 |
3829 * +---+---+---+-----------+------+---+------+-----+---------+------+-------+
3830 */
3831static void disas_fp_compare(DisasContext *s, uint32_t insn)
3832{
da7dafe7
CF
3833 unsigned int mos, type, rm, op, rn, opc, op2r;
3834
3835 mos = extract32(insn, 29, 3);
3836 type = extract32(insn, 22, 2); /* 0 = single, 1 = double */
3837 rm = extract32(insn, 16, 5);
3838 op = extract32(insn, 14, 2);
3839 rn = extract32(insn, 5, 5);
3840 opc = extract32(insn, 3, 2);
3841 op2r = extract32(insn, 0, 3);
3842
3843 if (mos || op || op2r || type > 1) {
3844 unallocated_encoding(s);
3845 return;
3846 }
3847
3848 handle_fp_compare(s, type, rn, rm, opc & 1, opc & 2);
faa0ba46
PM
3849}
3850
3851/* C3.6.23 Floating point conditional compare
3852 * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 3 0
3853 * +---+---+---+-----------+------+---+------+------+-----+------+----+------+
3854 * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 0 1 | Rn | op | nzcv |
3855 * +---+---+---+-----------+------+---+------+------+-----+------+----+------+
3856 */
3857static void disas_fp_ccomp(DisasContext *s, uint32_t insn)
3858{
513f1d76
CF
3859 unsigned int mos, type, rm, cond, rn, op, nzcv;
3860 TCGv_i64 tcg_flags;
3861 int label_continue = -1;
3862
3863 mos = extract32(insn, 29, 3);
3864 type = extract32(insn, 22, 2); /* 0 = single, 1 = double */
3865 rm = extract32(insn, 16, 5);
3866 cond = extract32(insn, 12, 4);
3867 rn = extract32(insn, 5, 5);
3868 op = extract32(insn, 4, 1);
3869 nzcv = extract32(insn, 0, 4);
3870
3871 if (mos || type > 1) {
3872 unallocated_encoding(s);
3873 return;
3874 }
3875
3876 if (cond < 0x0e) { /* not always */
3877 int label_match = gen_new_label();
3878 label_continue = gen_new_label();
3879 arm_gen_test_cc(cond, label_match);
3880 /* nomatch: */
3881 tcg_flags = tcg_const_i64(nzcv << 28);
3882 gen_set_nzcv(tcg_flags);
3883 tcg_temp_free_i64(tcg_flags);
3884 tcg_gen_br(label_continue);
3885 gen_set_label(label_match);
3886 }
3887
3888 handle_fp_compare(s, type, rn, rm, false, op);
3889
3890 if (cond < 0x0e) {
3891 gen_set_label(label_continue);
3892 }
faa0ba46
PM
3893}
3894
5640ff62
CF
3895/* copy src FP register to dst FP register; type specifies single or double */
3896static void gen_mov_fp2fp(DisasContext *s, int type, int dst, int src)
3897{
3898 if (type) {
3899 TCGv_i64 v = read_fp_dreg(s, src);
3900 write_fp_dreg(s, dst, v);
3901 tcg_temp_free_i64(v);
3902 } else {
3903 TCGv_i32 v = read_fp_sreg(s, src);
3904 write_fp_sreg(s, dst, v);
3905 tcg_temp_free_i32(v);
3906 }
3907}
3908
faa0ba46
PM
3909/* C3.6.24 Floating point conditional select
3910 * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0
3911 * +---+---+---+-----------+------+---+------+------+-----+------+------+
3912 * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | cond | 1 1 | Rn | Rd |
3913 * +---+---+---+-----------+------+---+------+------+-----+------+------+
3914 */
3915static void disas_fp_csel(DisasContext *s, uint32_t insn)
3916{
5640ff62
CF
3917 unsigned int mos, type, rm, cond, rn, rd;
3918 int label_continue = -1;
3919
3920 mos = extract32(insn, 29, 3);
3921 type = extract32(insn, 22, 2); /* 0 = single, 1 = double */
3922 rm = extract32(insn, 16, 5);
3923 cond = extract32(insn, 12, 4);
3924 rn = extract32(insn, 5, 5);
3925 rd = extract32(insn, 0, 5);
3926
3927 if (mos || type > 1) {
3928 unallocated_encoding(s);
3929 return;
3930 }
3931
3932 if (cond < 0x0e) { /* not always */
3933 int label_match = gen_new_label();
3934 label_continue = gen_new_label();
3935 arm_gen_test_cc(cond, label_match);
3936 /* nomatch: */
3937 gen_mov_fp2fp(s, type, rd, rm);
3938 tcg_gen_br(label_continue);
3939 gen_set_label(label_match);
3940 }
3941
3942 gen_mov_fp2fp(s, type, rd, rn);
3943
3944 if (cond < 0x0e) { /* continue */
3945 gen_set_label(label_continue);
3946 }
faa0ba46
PM
3947}
3948
d9b0848d
PM
3949/* C3.6.25 Floating-point data-processing (1 source) - single precision */
3950static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn)
3951{
3952 TCGv_ptr fpst;
3953 TCGv_i32 tcg_op;
3954 TCGv_i32 tcg_res;
3955
3956 fpst = get_fpstatus_ptr();
3957 tcg_op = read_fp_sreg(s, rn);
3958 tcg_res = tcg_temp_new_i32();
3959
3960 switch (opcode) {
3961 case 0x0: /* FMOV */
3962 tcg_gen_mov_i32(tcg_res, tcg_op);
3963 break;
3964 case 0x1: /* FABS */
3965 gen_helper_vfp_abss(tcg_res, tcg_op);
3966 break;
3967 case 0x2: /* FNEG */
3968 gen_helper_vfp_negs(tcg_res, tcg_op);
3969 break;
3970 case 0x3: /* FSQRT */
3971 gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env);
3972 break;
3973 case 0x8: /* FRINTN */
3974 case 0x9: /* FRINTP */
3975 case 0xa: /* FRINTM */
3976 case 0xb: /* FRINTZ */
3977 case 0xc: /* FRINTA */
3978 {
3979 TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7));
3980
3981 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
3982 gen_helper_rints(tcg_res, tcg_op, fpst);
3983
3984 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
3985 tcg_temp_free_i32(tcg_rmode);
3986 break;
3987 }
3988 case 0xe: /* FRINTX */
3989 gen_helper_rints_exact(tcg_res, tcg_op, fpst);
3990 break;
3991 case 0xf: /* FRINTI */
3992 gen_helper_rints(tcg_res, tcg_op, fpst);
3993 break;
3994 default:
3995 abort();
3996 }
3997
3998 write_fp_sreg(s, rd, tcg_res);
3999
4000 tcg_temp_free_ptr(fpst);
4001 tcg_temp_free_i32(tcg_op);
4002 tcg_temp_free_i32(tcg_res);
4003}
4004
4005/* C3.6.25 Floating-point data-processing (1 source) - double precision */
4006static void handle_fp_1src_double(DisasContext *s, int opcode, int rd, int rn)
4007{
4008 TCGv_ptr fpst;
4009 TCGv_i64 tcg_op;
4010 TCGv_i64 tcg_res;
4011
4012 fpst = get_fpstatus_ptr();
4013 tcg_op = read_fp_dreg(s, rn);
4014 tcg_res = tcg_temp_new_i64();
4015
4016 switch (opcode) {
4017 case 0x0: /* FMOV */
4018 tcg_gen_mov_i64(tcg_res, tcg_op);
4019 break;
4020 case 0x1: /* FABS */
4021 gen_helper_vfp_absd(tcg_res, tcg_op);
4022 break;
4023 case 0x2: /* FNEG */
4024 gen_helper_vfp_negd(tcg_res, tcg_op);
4025 break;
4026 case 0x3: /* FSQRT */
4027 gen_helper_vfp_sqrtd(tcg_res, tcg_op, cpu_env);
4028 break;
4029 case 0x8: /* FRINTN */
4030 case 0x9: /* FRINTP */
4031 case 0xa: /* FRINTM */
4032 case 0xb: /* FRINTZ */
4033 case 0xc: /* FRINTA */
4034 {
4035 TCGv_i32 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(opcode & 7));
4036
4037 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
4038 gen_helper_rintd(tcg_res, tcg_op, fpst);
4039
4040 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
4041 tcg_temp_free_i32(tcg_rmode);
4042 break;
4043 }
4044 case 0xe: /* FRINTX */
4045 gen_helper_rintd_exact(tcg_res, tcg_op, fpst);
4046 break;
4047 case 0xf: /* FRINTI */
4048 gen_helper_rintd(tcg_res, tcg_op, fpst);
4049 break;
4050 default:
4051 abort();
4052 }
4053
4054 write_fp_dreg(s, rd, tcg_res);
4055
4056 tcg_temp_free_ptr(fpst);
4057 tcg_temp_free_i64(tcg_op);
4058 tcg_temp_free_i64(tcg_res);
4059}
4060
8900aad2
PM
4061static void handle_fp_fcvt(DisasContext *s, int opcode,
4062 int rd, int rn, int dtype, int ntype)
4063{
4064 switch (ntype) {
4065 case 0x0:
4066 {
4067 TCGv_i32 tcg_rn = read_fp_sreg(s, rn);
4068 if (dtype == 1) {
4069 /* Single to double */
4070 TCGv_i64 tcg_rd = tcg_temp_new_i64();
4071 gen_helper_vfp_fcvtds(tcg_rd, tcg_rn, cpu_env);
4072 write_fp_dreg(s, rd, tcg_rd);
4073 tcg_temp_free_i64(tcg_rd);
4074 } else {
4075 /* Single to half */
4076 TCGv_i32 tcg_rd = tcg_temp_new_i32();
4077 gen_helper_vfp_fcvt_f32_to_f16(tcg_rd, tcg_rn, cpu_env);
4078 /* write_fp_sreg is OK here because top half of tcg_rd is zero */
4079 write_fp_sreg(s, rd, tcg_rd);
4080 tcg_temp_free_i32(tcg_rd);
4081 }
4082 tcg_temp_free_i32(tcg_rn);
4083 break;
4084 }
4085 case 0x1:
4086 {
4087 TCGv_i64 tcg_rn = read_fp_dreg(s, rn);
4088 TCGv_i32 tcg_rd = tcg_temp_new_i32();
4089 if (dtype == 0) {
4090 /* Double to single */
4091 gen_helper_vfp_fcvtsd(tcg_rd, tcg_rn, cpu_env);
4092 } else {
4093 /* Double to half */
4094 gen_helper_vfp_fcvt_f64_to_f16(tcg_rd, tcg_rn, cpu_env);
4095 /* write_fp_sreg is OK here because top half of tcg_rd is zero */
4096 }
4097 write_fp_sreg(s, rd, tcg_rd);
4098 tcg_temp_free_i32(tcg_rd);
4099 tcg_temp_free_i64(tcg_rn);
4100 break;
4101 }
4102 case 0x3:
4103 {
4104 TCGv_i32 tcg_rn = read_fp_sreg(s, rn);
4105 tcg_gen_ext16u_i32(tcg_rn, tcg_rn);
4106 if (dtype == 0) {
4107 /* Half to single */
4108 TCGv_i32 tcg_rd = tcg_temp_new_i32();
4109 gen_helper_vfp_fcvt_f16_to_f32(tcg_rd, tcg_rn, cpu_env);
4110 write_fp_sreg(s, rd, tcg_rd);
4111 tcg_temp_free_i32(tcg_rd);
4112 } else {
4113 /* Half to double */
4114 TCGv_i64 tcg_rd = tcg_temp_new_i64();
4115 gen_helper_vfp_fcvt_f16_to_f64(tcg_rd, tcg_rn, cpu_env);
4116 write_fp_dreg(s, rd, tcg_rd);
4117 tcg_temp_free_i64(tcg_rd);
4118 }
4119 tcg_temp_free_i32(tcg_rn);
4120 break;
4121 }
4122 default:
4123 abort();
4124 }
4125}
4126
faa0ba46
PM
4127/* C3.6.25 Floating point data-processing (1 source)
4128 * 31 30 29 28 24 23 22 21 20 15 14 10 9 5 4 0
4129 * +---+---+---+-----------+------+---+--------+-----------+------+------+
4130 * | M | 0 | S | 1 1 1 1 0 | type | 1 | opcode | 1 0 0 0 0 | Rn | Rd |
4131 * +---+---+---+-----------+------+---+--------+-----------+------+------+
4132 */
4133static void disas_fp_1src(DisasContext *s, uint32_t insn)
4134{
d9b0848d
PM
4135 int type = extract32(insn, 22, 2);
4136 int opcode = extract32(insn, 15, 6);
4137 int rn = extract32(insn, 5, 5);
4138 int rd = extract32(insn, 0, 5);
4139
4140 switch (opcode) {
4141 case 0x4: case 0x5: case 0x7:
8900aad2 4142 {
d9b0848d 4143 /* FCVT between half, single and double precision */
8900aad2
PM
4144 int dtype = extract32(opcode, 0, 2);
4145 if (type == 2 || dtype == type) {
4146 unallocated_encoding(s);
4147 return;
4148 }
4149 handle_fp_fcvt(s, opcode, rd, rn, dtype, type);
d9b0848d 4150 break;
8900aad2 4151 }
d9b0848d
PM
4152 case 0x0 ... 0x3:
4153 case 0x8 ... 0xc:
4154 case 0xe ... 0xf:
4155 /* 32-to-32 and 64-to-64 ops */
4156 switch (type) {
4157 case 0:
4158 handle_fp_1src_single(s, opcode, rd, rn);
4159 break;
4160 case 1:
4161 handle_fp_1src_double(s, opcode, rd, rn);
4162 break;
4163 default:
4164 unallocated_encoding(s);
4165 }
4166 break;
4167 default:
4168 unallocated_encoding(s);
4169 break;
4170 }
faa0ba46
PM
4171}
4172
ec73d2e0
AG
4173/* C3.6.26 Floating-point data-processing (2 source) - single precision */
4174static void handle_fp_2src_single(DisasContext *s, int opcode,
4175 int rd, int rn, int rm)
4176{
4177 TCGv_i32 tcg_op1;
4178 TCGv_i32 tcg_op2;
4179 TCGv_i32 tcg_res;
4180 TCGv_ptr fpst;
4181
4182 tcg_res = tcg_temp_new_i32();
4183 fpst = get_fpstatus_ptr();
4184 tcg_op1 = read_fp_sreg(s, rn);
4185 tcg_op2 = read_fp_sreg(s, rm);
4186
4187 switch (opcode) {
4188 case 0x0: /* FMUL */
4189 gen_helper_vfp_muls(tcg_res, tcg_op1, tcg_op2, fpst);
4190 break;
4191 case 0x1: /* FDIV */
4192 gen_helper_vfp_divs(tcg_res, tcg_op1, tcg_op2, fpst);
4193 break;
4194 case 0x2: /* FADD */
4195 gen_helper_vfp_adds(tcg_res, tcg_op1, tcg_op2, fpst);
4196 break;
4197 case 0x3: /* FSUB */
4198 gen_helper_vfp_subs(tcg_res, tcg_op1, tcg_op2, fpst);
4199 break;
4200 case 0x4: /* FMAX */
4201 gen_helper_vfp_maxs(tcg_res, tcg_op1, tcg_op2, fpst);
4202 break;
4203 case 0x5: /* FMIN */
4204 gen_helper_vfp_mins(tcg_res, tcg_op1, tcg_op2, fpst);
4205 break;
4206 case 0x6: /* FMAXNM */
4207 gen_helper_vfp_maxnums(tcg_res, tcg_op1, tcg_op2, fpst);
4208 break;
4209 case 0x7: /* FMINNM */
4210 gen_helper_vfp_minnums(tcg_res, tcg_op1, tcg_op2, fpst);
4211 break;
4212 case 0x8: /* FNMUL */
4213 gen_helper_vfp_muls(tcg_res, tcg_op1, tcg_op2, fpst);
4214 gen_helper_vfp_negs(tcg_res, tcg_res);
4215 break;
4216 }
4217
4218 write_fp_sreg(s, rd, tcg_res);
4219
4220 tcg_temp_free_ptr(fpst);
4221 tcg_temp_free_i32(tcg_op1);
4222 tcg_temp_free_i32(tcg_op2);
4223 tcg_temp_free_i32(tcg_res);
4224}
4225
4226/* C3.6.26 Floating-point data-processing (2 source) - double precision */
4227static void handle_fp_2src_double(DisasContext *s, int opcode,
4228 int rd, int rn, int rm)
4229{
4230 TCGv_i64 tcg_op1;
4231 TCGv_i64 tcg_op2;
4232 TCGv_i64 tcg_res;
4233 TCGv_ptr fpst;
4234
4235 tcg_res = tcg_temp_new_i64();
4236 fpst = get_fpstatus_ptr();
4237 tcg_op1 = read_fp_dreg(s, rn);
4238 tcg_op2 = read_fp_dreg(s, rm);
4239
4240 switch (opcode) {
4241 case 0x0: /* FMUL */
4242 gen_helper_vfp_muld(tcg_res, tcg_op1, tcg_op2, fpst);
4243 break;
4244 case 0x1: /* FDIV */
4245 gen_helper_vfp_divd(tcg_res, tcg_op1, tcg_op2, fpst);
4246 break;
4247 case 0x2: /* FADD */
4248 gen_helper_vfp_addd(tcg_res, tcg_op1, tcg_op2, fpst);
4249 break;
4250 case 0x3: /* FSUB */
4251 gen_helper_vfp_subd(tcg_res, tcg_op1, tcg_op2, fpst);
4252 break;
4253 case 0x4: /* FMAX */
4254 gen_helper_vfp_maxd(tcg_res, tcg_op1, tcg_op2, fpst);
4255 break;
4256 case 0x5: /* FMIN */
4257 gen_helper_vfp_mind(tcg_res, tcg_op1, tcg_op2, fpst);
4258 break;
4259 case 0x6: /* FMAXNM */
4260 gen_helper_vfp_maxnumd(tcg_res, tcg_op1, tcg_op2, fpst);
4261 break;
4262 case 0x7: /* FMINNM */
4263 gen_helper_vfp_minnumd(tcg_res, tcg_op1, tcg_op2, fpst);
4264 break;
4265 case 0x8: /* FNMUL */
4266 gen_helper_vfp_muld(tcg_res, tcg_op1, tcg_op2, fpst);
4267 gen_helper_vfp_negd(tcg_res, tcg_res);
4268 break;
4269 }
4270
4271 write_fp_dreg(s, rd, tcg_res);
4272
4273 tcg_temp_free_ptr(fpst);
4274 tcg_temp_free_i64(tcg_op1);
4275 tcg_temp_free_i64(tcg_op2);
4276 tcg_temp_free_i64(tcg_res);
4277}
4278
faa0ba46
PM
4279/* C3.6.26 Floating point data-processing (2 source)
4280 * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0
4281 * +---+---+---+-----------+------+---+------+--------+-----+------+------+
4282 * | M | 0 | S | 1 1 1 1 0 | type | 1 | Rm | opcode | 1 0 | Rn | Rd |
4283 * +---+---+---+-----------+------+---+------+--------+-----+------+------+
4284 */
4285static void disas_fp_2src(DisasContext *s, uint32_t insn)
4286{
ec73d2e0
AG
4287 int type = extract32(insn, 22, 2);
4288 int rd = extract32(insn, 0, 5);
4289 int rn = extract32(insn, 5, 5);
4290 int rm = extract32(insn, 16, 5);
4291 int opcode = extract32(insn, 12, 4);
4292
4293 if (opcode > 8) {
4294 unallocated_encoding(s);
4295 return;
4296 }
4297
4298 switch (type) {
4299 case 0:
4300 handle_fp_2src_single(s, opcode, rd, rn, rm);
4301 break;
4302 case 1:
4303 handle_fp_2src_double(s, opcode, rd, rn, rm);
4304 break;
4305 default:
4306 unallocated_encoding(s);
4307 }
faa0ba46
PM
4308}
4309
6a30667f
AG
4310/* C3.6.27 Floating-point data-processing (3 source) - single precision */
4311static void handle_fp_3src_single(DisasContext *s, bool o0, bool o1,
4312 int rd, int rn, int rm, int ra)
4313{
4314 TCGv_i32 tcg_op1, tcg_op2, tcg_op3;
4315 TCGv_i32 tcg_res = tcg_temp_new_i32();
4316 TCGv_ptr fpst = get_fpstatus_ptr();
4317
4318 tcg_op1 = read_fp_sreg(s, rn);
4319 tcg_op2 = read_fp_sreg(s, rm);
4320 tcg_op3 = read_fp_sreg(s, ra);
4321
4322 /* These are fused multiply-add, and must be done as one
4323 * floating point operation with no rounding between the
4324 * multiplication and addition steps.
4325 * NB that doing the negations here as separate steps is
4326 * correct : an input NaN should come out with its sign bit
4327 * flipped if it is a negated-input.
4328 */
4329 if (o1 == true) {
4330 gen_helper_vfp_negs(tcg_op3, tcg_op3);
4331 }
4332
4333 if (o0 != o1) {
4334 gen_helper_vfp_negs(tcg_op1, tcg_op1);
4335 }
4336
4337 gen_helper_vfp_muladds(tcg_res, tcg_op1, tcg_op2, tcg_op3, fpst);
4338
4339 write_fp_sreg(s, rd, tcg_res);
4340
4341 tcg_temp_free_ptr(fpst);
4342 tcg_temp_free_i32(tcg_op1);
4343 tcg_temp_free_i32(tcg_op2);
4344 tcg_temp_free_i32(tcg_op3);
4345 tcg_temp_free_i32(tcg_res);
4346}
4347
4348/* C3.6.27 Floating-point data-processing (3 source) - double precision */
4349static void handle_fp_3src_double(DisasContext *s, bool o0, bool o1,
4350 int rd, int rn, int rm, int ra)
4351{
4352 TCGv_i64 tcg_op1, tcg_op2, tcg_op3;
4353 TCGv_i64 tcg_res = tcg_temp_new_i64();
4354 TCGv_ptr fpst = get_fpstatus_ptr();
4355
4356 tcg_op1 = read_fp_dreg(s, rn);
4357 tcg_op2 = read_fp_dreg(s, rm);
4358 tcg_op3 = read_fp_dreg(s, ra);
4359
4360 /* These are fused multiply-add, and must be done as one
4361 * floating point operation with no rounding between the
4362 * multiplication and addition steps.
4363 * NB that doing the negations here as separate steps is
4364 * correct : an input NaN should come out with its sign bit
4365 * flipped if it is a negated-input.
4366 */
4367 if (o1 == true) {
4368 gen_helper_vfp_negd(tcg_op3, tcg_op3);
4369 }
4370
4371 if (o0 != o1) {
4372 gen_helper_vfp_negd(tcg_op1, tcg_op1);
4373 }
4374
4375 gen_helper_vfp_muladdd(tcg_res, tcg_op1, tcg_op2, tcg_op3, fpst);
4376
4377 write_fp_dreg(s, rd, tcg_res);
4378
4379 tcg_temp_free_ptr(fpst);
4380 tcg_temp_free_i64(tcg_op1);
4381 tcg_temp_free_i64(tcg_op2);
4382 tcg_temp_free_i64(tcg_op3);
4383 tcg_temp_free_i64(tcg_res);
4384}
4385
faa0ba46
PM
4386/* C3.6.27 Floating point data-processing (3 source)
4387 * 31 30 29 28 24 23 22 21 20 16 15 14 10 9 5 4 0
4388 * +---+---+---+-----------+------+----+------+----+------+------+------+
4389 * | M | 0 | S | 1 1 1 1 1 | type | o1 | Rm | o0 | Ra | Rn | Rd |
4390 * +---+---+---+-----------+------+----+------+----+------+------+------+
4391 */
4392static void disas_fp_3src(DisasContext *s, uint32_t insn)
4393{
6a30667f
AG
4394 int type = extract32(insn, 22, 2);
4395 int rd = extract32(insn, 0, 5);
4396 int rn = extract32(insn, 5, 5);
4397 int ra = extract32(insn, 10, 5);
4398 int rm = extract32(insn, 16, 5);
4399 bool o0 = extract32(insn, 15, 1);
4400 bool o1 = extract32(insn, 21, 1);
4401
4402 switch (type) {
4403 case 0:
4404 handle_fp_3src_single(s, o0, o1, rd, rn, rm, ra);
4405 break;
4406 case 1:
4407 handle_fp_3src_double(s, o0, o1, rd, rn, rm, ra);
4408 break;
4409 default:
4410 unallocated_encoding(s);
4411 }
faa0ba46
PM
4412}
4413
4414/* C3.6.28 Floating point immediate
4415 * 31 30 29 28 24 23 22 21 20 13 12 10 9 5 4 0
4416 * +---+---+---+-----------+------+---+------------+-------+------+------+
4417 * | M | 0 | S | 1 1 1 1 0 | type | 1 | imm8 | 1 0 0 | imm5 | Rd |
4418 * +---+---+---+-----------+------+---+------------+-------+------+------+
4419 */
4420static void disas_fp_imm(DisasContext *s, uint32_t insn)
4421{
6163f868
AG
4422 int rd = extract32(insn, 0, 5);
4423 int imm8 = extract32(insn, 13, 8);
4424 int is_double = extract32(insn, 22, 2);
4425 uint64_t imm;
4426 TCGv_i64 tcg_res;
4427
4428 if (is_double > 1) {
4429 unallocated_encoding(s);
4430 return;
4431 }
4432
4433 /* The imm8 encodes the sign bit, enough bits to represent
4434 * an exponent in the range 01....1xx to 10....0xx,
4435 * and the most significant 4 bits of the mantissa; see
4436 * VFPExpandImm() in the v8 ARM ARM.
4437 */
4438 if (is_double) {
4439 imm = (extract32(imm8, 7, 1) ? 0x8000 : 0) |
4440 (extract32(imm8, 6, 1) ? 0x3fc0 : 0x4000) |
4441 extract32(imm8, 0, 6);
4442 imm <<= 48;
4443 } else {
4444 imm = (extract32(imm8, 7, 1) ? 0x8000 : 0) |
4445 (extract32(imm8, 6, 1) ? 0x3e00 : 0x4000) |
4446 (extract32(imm8, 0, 6) << 3);
4447 imm <<= 16;
4448 }
4449
4450 tcg_res = tcg_const_i64(imm);
4451 write_fp_dreg(s, rd, tcg_res);
4452 tcg_temp_free_i64(tcg_res);
faa0ba46
PM
4453}
4454
52a1f6a3
AG
4455/* Handle floating point <=> fixed point conversions. Note that we can
4456 * also deal with fp <=> integer conversions as a special case (scale == 64)
4457 * OPTME: consider handling that special case specially or at least skipping
4458 * the call to scalbn in the helpers for zero shifts.
4459 */
4460static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode,
4461 bool itof, int rmode, int scale, int sf, int type)
4462{
4463 bool is_signed = !(opcode & 1);
4464 bool is_double = type;
4465 TCGv_ptr tcg_fpstatus;
4466 TCGv_i32 tcg_shift;
4467
4468 tcg_fpstatus = get_fpstatus_ptr();
4469
4470 tcg_shift = tcg_const_i32(64 - scale);
4471
4472 if (itof) {
4473 TCGv_i64 tcg_int = cpu_reg(s, rn);
4474 if (!sf) {
4475 TCGv_i64 tcg_extend = new_tmp_a64(s);
4476
4477 if (is_signed) {
4478 tcg_gen_ext32s_i64(tcg_extend, tcg_int);
4479 } else {
4480 tcg_gen_ext32u_i64(tcg_extend, tcg_int);
4481 }
4482
4483 tcg_int = tcg_extend;
4484 }
4485
4486 if (is_double) {
4487 TCGv_i64 tcg_double = tcg_temp_new_i64();
4488 if (is_signed) {
4489 gen_helper_vfp_sqtod(tcg_double, tcg_int,
4490 tcg_shift, tcg_fpstatus);
4491 } else {
4492 gen_helper_vfp_uqtod(tcg_double, tcg_int,
4493 tcg_shift, tcg_fpstatus);
4494 }
4495 write_fp_dreg(s, rd, tcg_double);
4496 tcg_temp_free_i64(tcg_double);
4497 } else {
4498 TCGv_i32 tcg_single = tcg_temp_new_i32();
4499 if (is_signed) {
4500 gen_helper_vfp_sqtos(tcg_single, tcg_int,
4501 tcg_shift, tcg_fpstatus);
4502 } else {
4503 gen_helper_vfp_uqtos(tcg_single, tcg_int,
4504 tcg_shift, tcg_fpstatus);
4505 }
4506 write_fp_sreg(s, rd, tcg_single);
4507 tcg_temp_free_i32(tcg_single);
4508 }
4509 } else {
4510 TCGv_i64 tcg_int = cpu_reg(s, rd);
4511 TCGv_i32 tcg_rmode;
4512
4513 if (extract32(opcode, 2, 1)) {
4514 /* There are too many rounding modes to all fit into rmode,
4515 * so FCVTA[US] is a special case.
4516 */
4517 rmode = FPROUNDING_TIEAWAY;
4518 }
4519
4520 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode));
4521
4522 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
4523
4524 if (is_double) {
4525 TCGv_i64 tcg_double = read_fp_dreg(s, rn);
4526 if (is_signed) {
4527 if (!sf) {
4528 gen_helper_vfp_tosld(tcg_int, tcg_double,
4529 tcg_shift, tcg_fpstatus);
4530 } else {
4531 gen_helper_vfp_tosqd(tcg_int, tcg_double,
4532 tcg_shift, tcg_fpstatus);
4533 }
4534 } else {
4535 if (!sf) {
4536 gen_helper_vfp_tould(tcg_int, tcg_double,
4537 tcg_shift, tcg_fpstatus);
4538 } else {
4539 gen_helper_vfp_touqd(tcg_int, tcg_double,
4540 tcg_shift, tcg_fpstatus);
4541 }
4542 }
4543 tcg_temp_free_i64(tcg_double);
4544 } else {
4545 TCGv_i32 tcg_single = read_fp_sreg(s, rn);
4546 if (sf) {
4547 if (is_signed) {
4548 gen_helper_vfp_tosqs(tcg_int, tcg_single,
4549 tcg_shift, tcg_fpstatus);
4550 } else {
4551 gen_helper_vfp_touqs(tcg_int, tcg_single,
4552 tcg_shift, tcg_fpstatus);
4553 }
4554 } else {
4555 TCGv_i32 tcg_dest = tcg_temp_new_i32();
4556 if (is_signed) {
4557 gen_helper_vfp_tosls(tcg_dest, tcg_single,
4558 tcg_shift, tcg_fpstatus);
4559 } else {
4560 gen_helper_vfp_touls(tcg_dest, tcg_single,
4561 tcg_shift, tcg_fpstatus);
4562 }
4563 tcg_gen_extu_i32_i64(tcg_int, tcg_dest);
4564 tcg_temp_free_i32(tcg_dest);
4565 }
4566 tcg_temp_free_i32(tcg_single);
4567 }
4568
4569 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
4570 tcg_temp_free_i32(tcg_rmode);
4571
4572 if (!sf) {
4573 tcg_gen_ext32u_i64(tcg_int, tcg_int);
4574 }
4575 }
4576
4577 tcg_temp_free_ptr(tcg_fpstatus);
4578 tcg_temp_free_i32(tcg_shift);
4579}
4580
faa0ba46
PM
4581/* C3.6.29 Floating point <-> fixed point conversions
4582 * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0
4583 * +----+---+---+-----------+------+---+-------+--------+-------+------+------+
4584 * | sf | 0 | S | 1 1 1 1 0 | type | 0 | rmode | opcode | scale | Rn | Rd |
4585 * +----+---+---+-----------+------+---+-------+--------+-------+------+------+
4586 */
4587static void disas_fp_fixed_conv(DisasContext *s, uint32_t insn)
4588{
52a1f6a3
AG
4589 int rd = extract32(insn, 0, 5);
4590 int rn = extract32(insn, 5, 5);
4591 int scale = extract32(insn, 10, 6);
4592 int opcode = extract32(insn, 16, 3);
4593 int rmode = extract32(insn, 19, 2);
4594 int type = extract32(insn, 22, 2);
4595 bool sbit = extract32(insn, 29, 1);
4596 bool sf = extract32(insn, 31, 1);
4597 bool itof;
4598
4599 if (sbit || (type > 1)
4600 || (!sf && scale < 32)) {
4601 unallocated_encoding(s);
4602 return;
4603 }
4604
4605 switch ((rmode << 3) | opcode) {
4606 case 0x2: /* SCVTF */
4607 case 0x3: /* UCVTF */
4608 itof = true;
4609 break;
4610 case 0x18: /* FCVTZS */
4611 case 0x19: /* FCVTZU */
4612 itof = false;
4613 break;
4614 default:
4615 unallocated_encoding(s);
4616 return;
4617 }
4618
4619 handle_fpfpcvt(s, rd, rn, opcode, itof, FPROUNDING_ZERO, scale, sf, type);
faa0ba46
PM
4620}
4621
ce5458e8
PM
4622static void handle_fmov(DisasContext *s, int rd, int rn, int type, bool itof)
4623{
4624 /* FMOV: gpr to or from float, double, or top half of quad fp reg,
4625 * without conversion.
4626 */
4627
4628 if (itof) {
ce5458e8
PM
4629 TCGv_i64 tcg_rn = cpu_reg(s, rn);
4630
4631 switch (type) {
4632 case 0:
4633 {
4634 /* 32 bit */
4635 TCGv_i64 tmp = tcg_temp_new_i64();
4636 tcg_gen_ext32u_i64(tmp, tcg_rn);
e2f90565 4637 tcg_gen_st_i64(tmp, cpu_env, fp_reg_offset(rd, MO_64));
ce5458e8 4638 tcg_gen_movi_i64(tmp, 0);
e2f90565 4639 tcg_gen_st_i64(tmp, cpu_env, fp_reg_hi_offset(rd));
ce5458e8
PM
4640 tcg_temp_free_i64(tmp);
4641 break;
4642 }
4643 case 1:
4644 {
4645 /* 64 bit */
4646 TCGv_i64 tmp = tcg_const_i64(0);
e2f90565
PM
4647 tcg_gen_st_i64(tcg_rn, cpu_env, fp_reg_offset(rd, MO_64));
4648 tcg_gen_st_i64(tmp, cpu_env, fp_reg_hi_offset(rd));
ce5458e8
PM
4649 tcg_temp_free_i64(tmp);
4650 break;
4651 }
4652 case 2:
4653 /* 64 bit to top half. */
e2f90565 4654 tcg_gen_st_i64(tcg_rn, cpu_env, fp_reg_hi_offset(rd));
ce5458e8
PM
4655 break;
4656 }
4657 } else {
ce5458e8
PM
4658 TCGv_i64 tcg_rd = cpu_reg(s, rd);
4659
4660 switch (type) {
4661 case 0:
4662 /* 32 bit */
e2f90565 4663 tcg_gen_ld32u_i64(tcg_rd, cpu_env, fp_reg_offset(rn, MO_32));
ce5458e8 4664 break;
ce5458e8
PM
4665 case 1:
4666 /* 64 bit */
e2f90565
PM
4667 tcg_gen_ld_i64(tcg_rd, cpu_env, fp_reg_offset(rn, MO_64));
4668 break;
4669 case 2:
4670 /* 64 bits from top half */
4671 tcg_gen_ld_i64(tcg_rd, cpu_env, fp_reg_hi_offset(rn));
ce5458e8
PM
4672 break;
4673 }
4674 }
4675}
4676
faa0ba46
PM
4677/* C3.6.30 Floating point <-> integer conversions
4678 * 31 30 29 28 24 23 22 21 20 19 18 16 15 10 9 5 4 0
4679 * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+
c436d406 4680 * | sf | 0 | S | 1 1 1 1 0 | type | 1 | rmode | opc | 0 0 0 0 0 0 | Rn | Rd |
faa0ba46
PM
4681 * +----+---+---+-----------+------+---+-------+-----+-------------+----+----+
4682 */
4683static void disas_fp_int_conv(DisasContext *s, uint32_t insn)
4684{
ce5458e8
PM
4685 int rd = extract32(insn, 0, 5);
4686 int rn = extract32(insn, 5, 5);
4687 int opcode = extract32(insn, 16, 3);
4688 int rmode = extract32(insn, 19, 2);
4689 int type = extract32(insn, 22, 2);
4690 bool sbit = extract32(insn, 29, 1);
4691 bool sf = extract32(insn, 31, 1);
4692
c436d406
WN
4693 if (sbit) {
4694 unallocated_encoding(s);
4695 return;
4696 }
4697
4698 if (opcode > 5) {
ce5458e8
PM
4699 /* FMOV */
4700 bool itof = opcode & 1;
4701
c436d406
WN
4702 if (rmode >= 2) {
4703 unallocated_encoding(s);
4704 return;
4705 }
4706
ce5458e8
PM
4707 switch (sf << 3 | type << 1 | rmode) {
4708 case 0x0: /* 32 bit */
4709 case 0xa: /* 64 bit */
4710 case 0xd: /* 64 bit to top half of quad */
4711 break;
4712 default:
4713 /* all other sf/type/rmode combinations are invalid */
4714 unallocated_encoding(s);
4715 break;
4716 }
4717
4718 handle_fmov(s, rd, rn, type, itof);
4719 } else {
4720 /* actual FP conversions */
c436d406
WN
4721 bool itof = extract32(opcode, 1, 1);
4722
4723 if (type > 1 || (rmode != 0 && opcode > 1)) {
4724 unallocated_encoding(s);
4725 return;
4726 }
4727
4728 handle_fpfpcvt(s, rd, rn, opcode, itof, rmode, 64, sf, type);
ce5458e8 4729 }
faa0ba46
PM
4730}
4731
4732/* FP-specific subcases of table C3-6 (SIMD and FP data processing)
4733 * 31 30 29 28 25 24 0
4734 * +---+---+---+---------+-----------------------------+
4735 * | | 0 | | 1 1 1 1 | |
4736 * +---+---+---+---------+-----------------------------+
4737 */
4738static void disas_data_proc_fp(DisasContext *s, uint32_t insn)
4739{
4740 if (extract32(insn, 24, 1)) {
4741 /* Floating point data-processing (3 source) */
4742 disas_fp_3src(s, insn);
4743 } else if (extract32(insn, 21, 1) == 0) {
4744 /* Floating point to fixed point conversions */
4745 disas_fp_fixed_conv(s, insn);
4746 } else {
4747 switch (extract32(insn, 10, 2)) {
4748 case 1:
4749 /* Floating point conditional compare */
4750 disas_fp_ccomp(s, insn);
4751 break;
4752 case 2:
4753 /* Floating point data-processing (2 source) */
4754 disas_fp_2src(s, insn);
4755 break;
4756 case 3:
4757 /* Floating point conditional select */
4758 disas_fp_csel(s, insn);
4759 break;
4760 case 0:
4761 switch (ctz32(extract32(insn, 12, 4))) {
4762 case 0: /* [15:12] == xxx1 */
4763 /* Floating point immediate */
4764 disas_fp_imm(s, insn);
4765 break;
4766 case 1: /* [15:12] == xx10 */
4767 /* Floating point compare */
4768 disas_fp_compare(s, insn);
4769 break;
4770 case 2: /* [15:12] == x100 */
4771 /* Floating point data-processing (1 source) */
4772 disas_fp_1src(s, insn);
4773 break;
4774 case 3: /* [15:12] == 1000 */
4775 unallocated_encoding(s);
4776 break;
4777 default: /* [15:12] == 0000 */
4778 /* Floating point <-> integer conversions */
4779 disas_fp_int_conv(s, insn);
4780 break;
4781 }
4782 break;
4783 }
4784 }
4785}
4786
5c73747f
PM
4787static void do_ext64(DisasContext *s, TCGv_i64 tcg_left, TCGv_i64 tcg_right,
4788 int pos)
4789{
4790 /* Extract 64 bits from the middle of two concatenated 64 bit
4791 * vector register slices left:right. The extracted bits start
4792 * at 'pos' bits into the right (least significant) side.
4793 * We return the result in tcg_right, and guarantee not to
4794 * trash tcg_left.
4795 */
4796 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
4797 assert(pos > 0 && pos < 64);
4798
4799 tcg_gen_shri_i64(tcg_right, tcg_right, pos);
4800 tcg_gen_shli_i64(tcg_tmp, tcg_left, 64 - pos);
4801 tcg_gen_or_i64(tcg_right, tcg_right, tcg_tmp);
4802
4803 tcg_temp_free_i64(tcg_tmp);
4804}
4805
384b26fb
AB
4806/* C3.6.1 EXT
4807 * 31 30 29 24 23 22 21 20 16 15 14 11 10 9 5 4 0
4808 * +---+---+-------------+-----+---+------+---+------+---+------+------+
4809 * | 0 | Q | 1 0 1 1 1 0 | op2 | 0 | Rm | 0 | imm4 | 0 | Rn | Rd |
4810 * +---+---+-------------+-----+---+------+---+------+---+------+------+
4811 */
4812static void disas_simd_ext(DisasContext *s, uint32_t insn)
4813{
5c73747f
PM
4814 int is_q = extract32(insn, 30, 1);
4815 int op2 = extract32(insn, 22, 2);
4816 int imm4 = extract32(insn, 11, 4);
4817 int rm = extract32(insn, 16, 5);
4818 int rn = extract32(insn, 5, 5);
4819 int rd = extract32(insn, 0, 5);
4820 int pos = imm4 << 3;
4821 TCGv_i64 tcg_resl, tcg_resh;
4822
4823 if (op2 != 0 || (!is_q && extract32(imm4, 3, 1))) {
4824 unallocated_encoding(s);
4825 return;
4826 }
4827
4828 tcg_resh = tcg_temp_new_i64();
4829 tcg_resl = tcg_temp_new_i64();
4830
4831 /* Vd gets bits starting at pos bits into Vm:Vn. This is
4832 * either extracting 128 bits from a 128:128 concatenation, or
4833 * extracting 64 bits from a 64:64 concatenation.
4834 */
4835 if (!is_q) {
4836 read_vec_element(s, tcg_resl, rn, 0, MO_64);
4837 if (pos != 0) {
4838 read_vec_element(s, tcg_resh, rm, 0, MO_64);
4839 do_ext64(s, tcg_resh, tcg_resl, pos);
4840 }
4841 tcg_gen_movi_i64(tcg_resh, 0);
4842 } else {
4843 TCGv_i64 tcg_hh;
4844 typedef struct {
4845 int reg;
4846 int elt;
4847 } EltPosns;
4848 EltPosns eltposns[] = { {rn, 0}, {rn, 1}, {rm, 0}, {rm, 1} };
4849 EltPosns *elt = eltposns;
4850
4851 if (pos >= 64) {
4852 elt++;
4853 pos -= 64;
4854 }
4855
4856 read_vec_element(s, tcg_resl, elt->reg, elt->elt, MO_64);
4857 elt++;
4858 read_vec_element(s, tcg_resh, elt->reg, elt->elt, MO_64);
4859 elt++;
4860 if (pos != 0) {
4861 do_ext64(s, tcg_resh, tcg_resl, pos);
4862 tcg_hh = tcg_temp_new_i64();
4863 read_vec_element(s, tcg_hh, elt->reg, elt->elt, MO_64);
4864 do_ext64(s, tcg_hh, tcg_resh, pos);
4865 tcg_temp_free_i64(tcg_hh);
4866 }
4867 }
4868
4869 write_vec_element(s, tcg_resl, rd, 0, MO_64);
4870 tcg_temp_free_i64(tcg_resl);
4871 write_vec_element(s, tcg_resh, rd, 1, MO_64);
4872 tcg_temp_free_i64(tcg_resh);
384b26fb
AB
4873}
4874
4875/* C3.6.2 TBL/TBX
4876 * 31 30 29 24 23 22 21 20 16 15 14 13 12 11 10 9 5 4 0
4877 * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+
4878 * | 0 | Q | 0 0 1 1 1 0 | op2 | 0 | Rm | 0 | len | op | 0 0 | Rn | Rd |
4879 * +---+---+-------------+-----+---+------+---+-----+----+-----+------+------+
4880 */
4881static void disas_simd_tb(DisasContext *s, uint32_t insn)
4882{
7c51048f
MM
4883 int op2 = extract32(insn, 22, 2);
4884 int is_q = extract32(insn, 30, 1);
4885 int rm = extract32(insn, 16, 5);
4886 int rn = extract32(insn, 5, 5);
4887 int rd = extract32(insn, 0, 5);
4888 int is_tblx = extract32(insn, 12, 1);
4889 int len = extract32(insn, 13, 2);
4890 TCGv_i64 tcg_resl, tcg_resh, tcg_idx;
4891 TCGv_i32 tcg_regno, tcg_numregs;
4892
4893 if (op2 != 0) {
4894 unallocated_encoding(s);
4895 return;
4896 }
4897
4898 /* This does a table lookup: for every byte element in the input
4899 * we index into a table formed from up to four vector registers,
4900 * and then the output is the result of the lookups. Our helper
4901 * function does the lookup operation for a single 64 bit part of
4902 * the input.
4903 */
4904 tcg_resl = tcg_temp_new_i64();
4905 tcg_resh = tcg_temp_new_i64();
4906
4907 if (is_tblx) {
4908 read_vec_element(s, tcg_resl, rd, 0, MO_64);
4909 } else {
4910 tcg_gen_movi_i64(tcg_resl, 0);
4911 }
4912 if (is_tblx && is_q) {
4913 read_vec_element(s, tcg_resh, rd, 1, MO_64);
4914 } else {
4915 tcg_gen_movi_i64(tcg_resh, 0);
4916 }
4917
4918 tcg_idx = tcg_temp_new_i64();
4919 tcg_regno = tcg_const_i32(rn);
4920 tcg_numregs = tcg_const_i32(len + 1);
4921 read_vec_element(s, tcg_idx, rm, 0, MO_64);
4922 gen_helper_simd_tbl(tcg_resl, cpu_env, tcg_resl, tcg_idx,
4923 tcg_regno, tcg_numregs);
4924 if (is_q) {
4925 read_vec_element(s, tcg_idx, rm, 1, MO_64);
4926 gen_helper_simd_tbl(tcg_resh, cpu_env, tcg_resh, tcg_idx,
4927 tcg_regno, tcg_numregs);
4928 }
4929 tcg_temp_free_i64(tcg_idx);
4930 tcg_temp_free_i32(tcg_regno);
4931 tcg_temp_free_i32(tcg_numregs);
4932
4933 write_vec_element(s, tcg_resl, rd, 0, MO_64);
4934 tcg_temp_free_i64(tcg_resl);
4935 write_vec_element(s, tcg_resh, rd, 1, MO_64);
4936 tcg_temp_free_i64(tcg_resh);
384b26fb
AB
4937}
4938
4939/* C3.6.3 ZIP/UZP/TRN
4940 * 31 30 29 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0
4941 * +---+---+-------------+------+---+------+---+------------------+------+
4942 * | 0 | Q | 0 0 1 1 1 0 | size | 0 | Rm | 0 | opc | 1 0 | Rn | Rd |
4943 * +---+---+-------------+------+---+------+---+------------------+------+
4944 */
4945static void disas_simd_zip_trn(DisasContext *s, uint32_t insn)
4946{
5fa5469c
MM
4947 int rd = extract32(insn, 0, 5);
4948 int rn = extract32(insn, 5, 5);
4949 int rm = extract32(insn, 16, 5);
4950 int size = extract32(insn, 22, 2);
4951 /* opc field bits [1:0] indicate ZIP/UZP/TRN;
4952 * bit 2 indicates 1 vs 2 variant of the insn.
4953 */
4954 int opcode = extract32(insn, 12, 2);
4955 bool part = extract32(insn, 14, 1);
4956 bool is_q = extract32(insn, 30, 1);
4957 int esize = 8 << size;
4958 int i, ofs;
4959 int datasize = is_q ? 128 : 64;
4960 int elements = datasize / esize;
4961 TCGv_i64 tcg_res, tcg_resl, tcg_resh;
4962
4963 if (opcode == 0 || (size == 3 && !is_q)) {
4964 unallocated_encoding(s);
4965 return;
4966 }
4967
4968 tcg_resl = tcg_const_i64(0);
4969 tcg_resh = tcg_const_i64(0);
4970 tcg_res = tcg_temp_new_i64();
4971
4972 for (i = 0; i < elements; i++) {
4973 switch (opcode) {
4974 case 1: /* UZP1/2 */
4975 {
4976 int midpoint = elements / 2;
4977 if (i < midpoint) {
4978 read_vec_element(s, tcg_res, rn, 2 * i + part, size);
4979 } else {
4980 read_vec_element(s, tcg_res, rm,
4981 2 * (i - midpoint) + part, size);
4982 }
4983 break;
4984 }
4985 case 2: /* TRN1/2 */
4986 if (i & 1) {
4987 read_vec_element(s, tcg_res, rm, (i & ~1) + part, size);
4988 } else {
4989 read_vec_element(s, tcg_res, rn, (i & ~1) + part, size);
4990 }
4991 break;
4992 case 3: /* ZIP1/2 */
4993 {
4994 int base = part * elements / 2;
4995 if (i & 1) {
4996 read_vec_element(s, tcg_res, rm, base + (i >> 1), size);
4997 } else {
4998 read_vec_element(s, tcg_res, rn, base + (i >> 1), size);
4999 }
5000 break;
5001 }
5002 default:
5003 g_assert_not_reached();
5004 }
5005
5006 ofs = i * esize;
5007 if (ofs < 64) {
5008 tcg_gen_shli_i64(tcg_res, tcg_res, ofs);
5009 tcg_gen_or_i64(tcg_resl, tcg_resl, tcg_res);
5010 } else {
5011 tcg_gen_shli_i64(tcg_res, tcg_res, ofs - 64);
5012 tcg_gen_or_i64(tcg_resh, tcg_resh, tcg_res);
5013 }
5014 }
5015
5016 tcg_temp_free_i64(tcg_res);
5017
5018 write_vec_element(s, tcg_resl, rd, 0, MO_64);
5019 tcg_temp_free_i64(tcg_resl);
5020 write_vec_element(s, tcg_resh, rd, 1, MO_64);
5021 tcg_temp_free_i64(tcg_resh);
384b26fb
AB
5022}
5023
4a0ff1ce
MM
5024static void do_minmaxop(DisasContext *s, TCGv_i32 tcg_elt1, TCGv_i32 tcg_elt2,
5025 int opc, bool is_min, TCGv_ptr fpst)
5026{
5027 /* Helper function for disas_simd_across_lanes: do a single precision
5028 * min/max operation on the specified two inputs,
5029 * and return the result in tcg_elt1.
5030 */
5031 if (opc == 0xc) {
5032 if (is_min) {
5033 gen_helper_vfp_minnums(tcg_elt1, tcg_elt1, tcg_elt2, fpst);
5034 } else {
5035 gen_helper_vfp_maxnums(tcg_elt1, tcg_elt1, tcg_elt2, fpst);
5036 }
5037 } else {
5038 assert(opc == 0xf);
5039 if (is_min) {
5040 gen_helper_vfp_mins(tcg_elt1, tcg_elt1, tcg_elt2, fpst);
5041 } else {
5042 gen_helper_vfp_maxs(tcg_elt1, tcg_elt1, tcg_elt2, fpst);
5043 }
5044 }
5045}
5046
384b26fb
AB
5047/* C3.6.4 AdvSIMD across lanes
5048 * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0
5049 * +---+---+---+-----------+------+-----------+--------+-----+------+------+
5050 * | 0 | Q | U | 0 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd |
5051 * +---+---+---+-----------+------+-----------+--------+-----+------+------+
5052 */
5053static void disas_simd_across_lanes(DisasContext *s, uint32_t insn)
5054{
4a0ff1ce
MM
5055 int rd = extract32(insn, 0, 5);
5056 int rn = extract32(insn, 5, 5);
5057 int size = extract32(insn, 22, 2);
5058 int opcode = extract32(insn, 12, 5);
5059 bool is_q = extract32(insn, 30, 1);
5060 bool is_u = extract32(insn, 29, 1);
5061 bool is_fp = false;
5062 bool is_min = false;
5063 int esize;
5064 int elements;
5065 int i;
5066 TCGv_i64 tcg_res, tcg_elt;
5067
5068 switch (opcode) {
5069 case 0x1b: /* ADDV */
5070 if (is_u) {
5071 unallocated_encoding(s);
5072 return;
5073 }
5074 /* fall through */
5075 case 0x3: /* SADDLV, UADDLV */
5076 case 0xa: /* SMAXV, UMAXV */
5077 case 0x1a: /* SMINV, UMINV */
5078 if (size == 3 || (size == 2 && !is_q)) {
5079 unallocated_encoding(s);
5080 return;
5081 }
5082 break;
5083 case 0xc: /* FMAXNMV, FMINNMV */
5084 case 0xf: /* FMAXV, FMINV */
5085 if (!is_u || !is_q || extract32(size, 0, 1)) {
5086 unallocated_encoding(s);
5087 return;
5088 }
5089 /* Bit 1 of size field encodes min vs max, and actual size is always
5090 * 32 bits: adjust the size variable so following code can rely on it
5091 */
5092 is_min = extract32(size, 1, 1);
5093 is_fp = true;
5094 size = 2;
5095 break;
5096 default:
5097 unallocated_encoding(s);
5098 return;
5099 }
5100
5101 esize = 8 << size;
5102 elements = (is_q ? 128 : 64) / esize;
5103
5104 tcg_res = tcg_temp_new_i64();
5105 tcg_elt = tcg_temp_new_i64();
5106
5107 /* These instructions operate across all lanes of a vector
5108 * to produce a single result. We can guarantee that a 64
5109 * bit intermediate is sufficient:
5110 * + for [US]ADDLV the maximum element size is 32 bits, and
5111 * the result type is 64 bits
5112 * + for FMAX*V, FMIN*V, ADDV the intermediate type is the
5113 * same as the element size, which is 32 bits at most
5114 * For the integer operations we can choose to work at 64
5115 * or 32 bits and truncate at the end; for simplicity
5116 * we use 64 bits always. The floating point
5117 * ops do require 32 bit intermediates, though.
5118 */
5119 if (!is_fp) {
5120 read_vec_element(s, tcg_res, rn, 0, size | (is_u ? 0 : MO_SIGN));
5121
5122 for (i = 1; i < elements; i++) {
5123 read_vec_element(s, tcg_elt, rn, i, size | (is_u ? 0 : MO_SIGN));
5124
5125 switch (opcode) {
5126 case 0x03: /* SADDLV / UADDLV */
5127 case 0x1b: /* ADDV */
5128 tcg_gen_add_i64(tcg_res, tcg_res, tcg_elt);
5129 break;
5130 case 0x0a: /* SMAXV / UMAXV */
5131 tcg_gen_movcond_i64(is_u ? TCG_COND_GEU : TCG_COND_GE,
5132 tcg_res,
5133 tcg_res, tcg_elt, tcg_res, tcg_elt);
5134 break;
5135 case 0x1a: /* SMINV / UMINV */
5136 tcg_gen_movcond_i64(is_u ? TCG_COND_LEU : TCG_COND_LE,
5137 tcg_res,
5138 tcg_res, tcg_elt, tcg_res, tcg_elt);
5139 break;
5140 break;
5141 default:
5142 g_assert_not_reached();
5143 }
5144
5145 }
5146 } else {
5147 /* Floating point ops which work on 32 bit (single) intermediates.
5148 * Note that correct NaN propagation requires that we do these
5149 * operations in exactly the order specified by the pseudocode.
5150 */
5151 TCGv_i32 tcg_elt1 = tcg_temp_new_i32();
5152 TCGv_i32 tcg_elt2 = tcg_temp_new_i32();
5153 TCGv_i32 tcg_elt3 = tcg_temp_new_i32();
5154 TCGv_ptr fpst = get_fpstatus_ptr();
5155
5156 assert(esize == 32);
5157 assert(elements == 4);
5158
5159 read_vec_element(s, tcg_elt, rn, 0, MO_32);
5160 tcg_gen_trunc_i64_i32(tcg_elt1, tcg_elt);
5161 read_vec_element(s, tcg_elt, rn, 1, MO_32);
5162 tcg_gen_trunc_i64_i32(tcg_elt2, tcg_elt);
5163
5164 do_minmaxop(s, tcg_elt1, tcg_elt2, opcode, is_min, fpst);
5165
5166 read_vec_element(s, tcg_elt, rn, 2, MO_32);
5167 tcg_gen_trunc_i64_i32(tcg_elt2, tcg_elt);
5168 read_vec_element(s, tcg_elt, rn, 3, MO_32);
5169 tcg_gen_trunc_i64_i32(tcg_elt3, tcg_elt);
5170
5171 do_minmaxop(s, tcg_elt2, tcg_elt3, opcode, is_min, fpst);
5172
5173 do_minmaxop(s, tcg_elt1, tcg_elt2, opcode, is_min, fpst);
5174
5175 tcg_gen_extu_i32_i64(tcg_res, tcg_elt1);
5176 tcg_temp_free_i32(tcg_elt1);
5177 tcg_temp_free_i32(tcg_elt2);
5178 tcg_temp_free_i32(tcg_elt3);
5179 tcg_temp_free_ptr(fpst);
5180 }
5181
5182 tcg_temp_free_i64(tcg_elt);
5183
5184 /* Now truncate the result to the width required for the final output */
5185 if (opcode == 0x03) {
5186 /* SADDLV, UADDLV: result is 2*esize */
5187 size++;
5188 }
5189
5190 switch (size) {
5191 case 0:
5192 tcg_gen_ext8u_i64(tcg_res, tcg_res);
5193 break;
5194 case 1:
5195 tcg_gen_ext16u_i64(tcg_res, tcg_res);
5196 break;
5197 case 2:
5198 tcg_gen_ext32u_i64(tcg_res, tcg_res);
5199 break;
5200 case 3:
5201 break;
5202 default:
5203 g_assert_not_reached();
5204 }
5205
5206 write_fp_dreg(s, rd, tcg_res);
5207 tcg_temp_free_i64(tcg_res);
384b26fb
AB
5208}
5209
67bb9389
AB
5210/* C6.3.31 DUP (Element, Vector)
5211 *
5212 * 31 30 29 21 20 16 15 10 9 5 4 0
5213 * +---+---+-------------------+--------+-------------+------+------+
5214 * | 0 | Q | 0 0 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd |
5215 * +---+---+-------------------+--------+-------------+------+------+
5216 *
5217 * size: encoded in imm5 (see ARM ARM LowestSetBit())
5218 */
5219static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn,
5220 int imm5)
5221{
5222 int size = ctz32(imm5);
5223 int esize = 8 << size;
5224 int elements = (is_q ? 128 : 64) / esize;
5225 int index, i;
5226 TCGv_i64 tmp;
5227
5228 if (size > 3 || (size == 3 && !is_q)) {
5229 unallocated_encoding(s);
5230 return;
5231 }
5232
5233 index = imm5 >> (size + 1);
5234
5235 tmp = tcg_temp_new_i64();
5236 read_vec_element(s, tmp, rn, index, size);
5237
5238 for (i = 0; i < elements; i++) {
5239 write_vec_element(s, tmp, rd, i, size);
5240 }
5241
5242 if (!is_q) {
5243 clear_vec_high(s, rd);
5244 }
5245
5246 tcg_temp_free_i64(tmp);
5247}
5248
360a6f2d
PM
5249/* C6.3.31 DUP (element, scalar)
5250 * 31 21 20 16 15 10 9 5 4 0
5251 * +-----------------------+--------+-------------+------+------+
5252 * | 0 1 0 1 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 0 1 | Rn | Rd |
5253 * +-----------------------+--------+-------------+------+------+
5254 */
5255static void handle_simd_dupes(DisasContext *s, int rd, int rn,
5256 int imm5)
5257{
5258 int size = ctz32(imm5);
5259 int index;
5260 TCGv_i64 tmp;
5261
5262 if (size > 3) {
5263 unallocated_encoding(s);
5264 return;
5265 }
5266
5267 index = imm5 >> (size + 1);
5268
5269 /* This instruction just extracts the specified element and
5270 * zero-extends it into the bottom of the destination register.
5271 */
5272 tmp = tcg_temp_new_i64();
5273 read_vec_element(s, tmp, rn, index, size);
5274 write_fp_dreg(s, rd, tmp);
5275 tcg_temp_free_i64(tmp);
5276}
5277
67bb9389
AB
5278/* C6.3.32 DUP (General)
5279 *
5280 * 31 30 29 21 20 16 15 10 9 5 4 0
5281 * +---+---+-------------------+--------+-------------+------+------+
5282 * | 0 | Q | 0 0 1 1 1 0 0 0 0 | imm5 | 0 0 0 0 1 1 | Rn | Rd |
5283 * +---+---+-------------------+--------+-------------+------+------+
5284 *
5285 * size: encoded in imm5 (see ARM ARM LowestSetBit())
5286 */
5287static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn,
5288 int imm5)
5289{
5290 int size = ctz32(imm5);
5291 int esize = 8 << size;
5292 int elements = (is_q ? 128 : 64)/esize;
5293 int i = 0;
5294
5295 if (size > 3 || ((size == 3) && !is_q)) {
5296 unallocated_encoding(s);
5297 return;
5298 }
5299 for (i = 0; i < elements; i++) {
5300 write_vec_element(s, cpu_reg(s, rn), rd, i, size);
5301 }
5302 if (!is_q) {
5303 clear_vec_high(s, rd);
5304 }
5305}
5306
5307/* C6.3.150 INS (Element)
5308 *
5309 * 31 21 20 16 15 14 11 10 9 5 4 0
5310 * +-----------------------+--------+------------+---+------+------+
5311 * | 0 1 1 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd |
5312 * +-----------------------+--------+------------+---+------+------+
5313 *
5314 * size: encoded in imm5 (see ARM ARM LowestSetBit())
5315 * index: encoded in imm5<4:size+1>
5316 */
5317static void handle_simd_inse(DisasContext *s, int rd, int rn,
5318 int imm4, int imm5)
5319{
5320 int size = ctz32(imm5);
5321 int src_index, dst_index;
5322 TCGv_i64 tmp;
5323
5324 if (size > 3) {
5325 unallocated_encoding(s);
5326 return;
5327 }
5328 dst_index = extract32(imm5, 1+size, 5);
5329 src_index = extract32(imm4, size, 4);
5330
5331 tmp = tcg_temp_new_i64();
5332
5333 read_vec_element(s, tmp, rn, src_index, size);
5334 write_vec_element(s, tmp, rd, dst_index, size);
5335
5336 tcg_temp_free_i64(tmp);
5337}
5338
5339
5340/* C6.3.151 INS (General)
5341 *
5342 * 31 21 20 16 15 10 9 5 4 0
5343 * +-----------------------+--------+-------------+------+------+
5344 * | 0 1 0 0 1 1 1 0 0 0 0 | imm5 | 0 0 0 1 1 1 | Rn | Rd |
5345 * +-----------------------+--------+-------------+------+------+
5346 *
5347 * size: encoded in imm5 (see ARM ARM LowestSetBit())
5348 * index: encoded in imm5<4:size+1>
5349 */
5350static void handle_simd_insg(DisasContext *s, int rd, int rn, int imm5)
5351{
5352 int size = ctz32(imm5);
5353 int idx;
5354
5355 if (size > 3) {
5356 unallocated_encoding(s);
5357 return;
5358 }
5359
5360 idx = extract32(imm5, 1 + size, 4 - size);
5361 write_vec_element(s, cpu_reg(s, rn), rd, idx, size);
5362}
5363
5364/*
5365 * C6.3.321 UMOV (General)
5366 * C6.3.237 SMOV (General)
5367 *
5368 * 31 30 29 21 20 16 15 12 10 9 5 4 0
5369 * +---+---+-------------------+--------+-------------+------+------+
5370 * | 0 | Q | 0 0 1 1 1 0 0 0 0 | imm5 | 0 0 1 U 1 1 | Rn | Rd |
5371 * +---+---+-------------------+--------+-------------+------+------+
5372 *
5373 * U: unsigned when set
5374 * size: encoded in imm5 (see ARM ARM LowestSetBit())
5375 */
5376static void handle_simd_umov_smov(DisasContext *s, int is_q, int is_signed,
5377 int rn, int rd, int imm5)
5378{
5379 int size = ctz32(imm5);
5380 int element;
5381 TCGv_i64 tcg_rd;
5382
5383 /* Check for UnallocatedEncodings */
5384 if (is_signed) {
5385 if (size > 2 || (size == 2 && !is_q)) {
5386 unallocated_encoding(s);
5387 return;
5388 }
5389 } else {
5390 if (size > 3
5391 || (size < 3 && is_q)
5392 || (size == 3 && !is_q)) {
5393 unallocated_encoding(s);
5394 return;
5395 }
5396 }
5397 element = extract32(imm5, 1+size, 4);
5398
5399 tcg_rd = cpu_reg(s, rd);
5400 read_vec_element(s, tcg_rd, rn, element, size | (is_signed ? MO_SIGN : 0));
5401 if (is_signed && !is_q) {
5402 tcg_gen_ext32u_i64(tcg_rd, tcg_rd);
5403 }
5404}
5405
384b26fb
AB
5406/* C3.6.5 AdvSIMD copy
5407 * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0
5408 * +---+---+----+-----------------+------+---+------+---+------+------+
5409 * | 0 | Q | op | 0 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd |
5410 * +---+---+----+-----------------+------+---+------+---+------+------+
5411 */
5412static void disas_simd_copy(DisasContext *s, uint32_t insn)
5413{
67bb9389
AB
5414 int rd = extract32(insn, 0, 5);
5415 int rn = extract32(insn, 5, 5);
5416 int imm4 = extract32(insn, 11, 4);
5417 int op = extract32(insn, 29, 1);
5418 int is_q = extract32(insn, 30, 1);
5419 int imm5 = extract32(insn, 16, 5);
5420
5421 if (op) {
5422 if (is_q) {
5423 /* INS (element) */
5424 handle_simd_inse(s, rd, rn, imm4, imm5);
5425 } else {
5426 unallocated_encoding(s);
5427 }
5428 } else {
5429 switch (imm4) {
5430 case 0:
5431 /* DUP (element - vector) */
5432 handle_simd_dupe(s, is_q, rd, rn, imm5);
5433 break;
5434 case 1:
5435 /* DUP (general) */
5436 handle_simd_dupg(s, is_q, rd, rn, imm5);
5437 break;
5438 case 3:
5439 if (is_q) {
5440 /* INS (general) */
5441 handle_simd_insg(s, rd, rn, imm5);
5442 } else {
5443 unallocated_encoding(s);
5444 }
5445 break;
5446 case 5:
5447 case 7:
5448 /* UMOV/SMOV (is_q indicates 32/64; imm4 indicates signedness) */
5449 handle_simd_umov_smov(s, is_q, (imm4 == 5), rn, rd, imm5);
5450 break;
5451 default:
5452 unallocated_encoding(s);
5453 break;
5454 }
5455 }
384b26fb
AB
5456}
5457
5458/* C3.6.6 AdvSIMD modified immediate
5459 * 31 30 29 28 19 18 16 15 12 11 10 9 5 4 0
5460 * +---+---+----+---------------------+-----+-------+----+---+-------+------+
5461 * | 0 | Q | op | 0 1 1 1 1 0 0 0 0 0 | abc | cmode | o2 | 1 | defgh | Rd |
5462 * +---+---+----+---------------------+-----+-------+----+---+-------+------+
f3f8c4f4
AB
5463 *
5464 * There are a number of operations that can be carried out here:
5465 * MOVI - move (shifted) imm into register
5466 * MVNI - move inverted (shifted) imm into register
5467 * ORR - bitwise OR of (shifted) imm with register
5468 * BIC - bitwise clear of (shifted) imm with register
384b26fb
AB
5469 */
5470static void disas_simd_mod_imm(DisasContext *s, uint32_t insn)
5471{
f3f8c4f4
AB
5472 int rd = extract32(insn, 0, 5);
5473 int cmode = extract32(insn, 12, 4);
5474 int cmode_3_1 = extract32(cmode, 1, 3);
5475 int cmode_0 = extract32(cmode, 0, 1);
5476 int o2 = extract32(insn, 11, 1);
5477 uint64_t abcdefgh = extract32(insn, 5, 5) | (extract32(insn, 16, 3) << 5);
5478 bool is_neg = extract32(insn, 29, 1);
5479 bool is_q = extract32(insn, 30, 1);
5480 uint64_t imm = 0;
5481 TCGv_i64 tcg_rd, tcg_imm;
5482 int i;
5483
5484 if (o2 != 0 || ((cmode == 0xf) && is_neg && !is_q)) {
5485 unallocated_encoding(s);
5486 return;
5487 }
5488
5489 /* See AdvSIMDExpandImm() in ARM ARM */
5490 switch (cmode_3_1) {
5491 case 0: /* Replicate(Zeros(24):imm8, 2) */
5492 case 1: /* Replicate(Zeros(16):imm8:Zeros(8), 2) */
5493 case 2: /* Replicate(Zeros(8):imm8:Zeros(16), 2) */
5494 case 3: /* Replicate(imm8:Zeros(24), 2) */
5495 {
5496 int shift = cmode_3_1 * 8;
5497 imm = bitfield_replicate(abcdefgh << shift, 32);
5498 break;
5499 }
5500 case 4: /* Replicate(Zeros(8):imm8, 4) */
5501 case 5: /* Replicate(imm8:Zeros(8), 4) */
5502 {
5503 int shift = (cmode_3_1 & 0x1) * 8;
5504 imm = bitfield_replicate(abcdefgh << shift, 16);
5505 break;
5506 }
5507 case 6:
5508 if (cmode_0) {
5509 /* Replicate(Zeros(8):imm8:Ones(16), 2) */
5510 imm = (abcdefgh << 16) | 0xffff;
5511 } else {
5512 /* Replicate(Zeros(16):imm8:Ones(8), 2) */
5513 imm = (abcdefgh << 8) | 0xff;
5514 }
5515 imm = bitfield_replicate(imm, 32);
5516 break;
5517 case 7:
5518 if (!cmode_0 && !is_neg) {
5519 imm = bitfield_replicate(abcdefgh, 8);
5520 } else if (!cmode_0 && is_neg) {
5521 int i;
5522 imm = 0;
5523 for (i = 0; i < 8; i++) {
5524 if ((abcdefgh) & (1 << i)) {
5525 imm |= 0xffULL << (i * 8);
5526 }
5527 }
5528 } else if (cmode_0) {
5529 if (is_neg) {
5530 imm = (abcdefgh & 0x3f) << 48;
5531 if (abcdefgh & 0x80) {
5532 imm |= 0x8000000000000000ULL;
5533 }
5534 if (abcdefgh & 0x40) {
5535 imm |= 0x3fc0000000000000ULL;
5536 } else {
5537 imm |= 0x4000000000000000ULL;
5538 }
5539 } else {
5540 imm = (abcdefgh & 0x3f) << 19;
5541 if (abcdefgh & 0x80) {
5542 imm |= 0x80000000;
5543 }
5544 if (abcdefgh & 0x40) {
5545 imm |= 0x3e000000;
5546 } else {
5547 imm |= 0x40000000;
5548 }
5549 imm |= (imm << 32);
5550 }
5551 }
5552 break;
5553 }
5554
5555 if (cmode_3_1 != 7 && is_neg) {
5556 imm = ~imm;
5557 }
5558
5559 tcg_imm = tcg_const_i64(imm);
5560 tcg_rd = new_tmp_a64(s);
5561
5562 for (i = 0; i < 2; i++) {
5563 int foffs = i ? fp_reg_hi_offset(rd) : fp_reg_offset(rd, MO_64);
5564
5565 if (i == 1 && !is_q) {
5566 /* non-quad ops clear high half of vector */
5567 tcg_gen_movi_i64(tcg_rd, 0);
5568 } else if ((cmode & 0x9) == 0x1 || (cmode & 0xd) == 0x9) {
5569 tcg_gen_ld_i64(tcg_rd, cpu_env, foffs);
5570 if (is_neg) {
5571 /* AND (BIC) */
5572 tcg_gen_and_i64(tcg_rd, tcg_rd, tcg_imm);
5573 } else {
5574 /* ORR */
5575 tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_imm);
5576 }
5577 } else {
5578 /* MOVI */
5579 tcg_gen_mov_i64(tcg_rd, tcg_imm);
5580 }
5581 tcg_gen_st_i64(tcg_rd, cpu_env, foffs);
5582 }
5583
5584 tcg_temp_free_i64(tcg_imm);
384b26fb
AB
5585}
5586
5587/* C3.6.7 AdvSIMD scalar copy
5588 * 31 30 29 28 21 20 16 15 14 11 10 9 5 4 0
5589 * +-----+----+-----------------+------+---+------+---+------+------+
5590 * | 0 1 | op | 1 1 1 1 0 0 0 0 | imm5 | 0 | imm4 | 1 | Rn | Rd |
5591 * +-----+----+-----------------+------+---+------+---+------+------+
5592 */
5593static void disas_simd_scalar_copy(DisasContext *s, uint32_t insn)
5594{
360a6f2d
PM
5595 int rd = extract32(insn, 0, 5);
5596 int rn = extract32(insn, 5, 5);
5597 int imm4 = extract32(insn, 11, 4);
5598 int imm5 = extract32(insn, 16, 5);
5599 int op = extract32(insn, 29, 1);
5600
5601 if (op != 0 || imm4 != 0) {
5602 unallocated_encoding(s);
5603 return;
5604 }
5605
5606 /* DUP (element, scalar) */
5607 handle_simd_dupes(s, rd, rn, imm5);
384b26fb
AB
5608}
5609
5610/* C3.6.8 AdvSIMD scalar pairwise
5611 * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0
5612 * +-----+---+-----------+------+-----------+--------+-----+------+------+
5613 * | 0 1 | U | 1 1 1 1 0 | size | 1 1 0 0 0 | opcode | 1 0 | Rn | Rd |
5614 * +-----+---+-----------+------+-----------+--------+-----+------+------+
5615 */
5616static void disas_simd_scalar_pairwise(DisasContext *s, uint32_t insn)
5617{
3720a7ea
PM
5618 int u = extract32(insn, 29, 1);
5619 int size = extract32(insn, 22, 2);
5620 int opcode = extract32(insn, 12, 5);
5621 int rn = extract32(insn, 5, 5);
5622 int rd = extract32(insn, 0, 5);
5623 TCGv_ptr fpst;
5624
5625 /* For some ops (the FP ones), size[1] is part of the encoding.
5626 * For ADDP strictly it is not but size[1] is always 1 for valid
5627 * encodings.
5628 */
5629 opcode |= (extract32(size, 1, 1) << 5);
5630
5631 switch (opcode) {
5632 case 0x3b: /* ADDP */
5633 if (u || size != 3) {
5634 unallocated_encoding(s);
5635 return;
5636 }
5637 TCGV_UNUSED_PTR(fpst);
5638 break;
5639 case 0xc: /* FMAXNMP */
5640 case 0xd: /* FADDP */
5641 case 0xf: /* FMAXP */
5642 case 0x2c: /* FMINNMP */
5643 case 0x2f: /* FMINP */
5644 /* FP op, size[0] is 32 or 64 bit */
5645 if (!u) {
5646 unallocated_encoding(s);
5647 return;
5648 }
5649 size = extract32(size, 0, 1) ? 3 : 2;
5650 fpst = get_fpstatus_ptr();
5651 break;
5652 default:
5653 unallocated_encoding(s);
5654 return;
5655 }
5656
5657 if (size == 3) {
5658 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
5659 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
5660 TCGv_i64 tcg_res = tcg_temp_new_i64();
5661
5662 read_vec_element(s, tcg_op1, rn, 0, MO_64);
5663 read_vec_element(s, tcg_op2, rn, 1, MO_64);
5664
5665 switch (opcode) {
5666 case 0x3b: /* ADDP */
5667 tcg_gen_add_i64(tcg_res, tcg_op1, tcg_op2);
5668 break;
5669 case 0xc: /* FMAXNMP */
5670 gen_helper_vfp_maxnumd(tcg_res, tcg_op1, tcg_op2, fpst);
5671 break;
5672 case 0xd: /* FADDP */
5673 gen_helper_vfp_addd(tcg_res, tcg_op1, tcg_op2, fpst);
5674 break;
5675 case 0xf: /* FMAXP */
5676 gen_helper_vfp_maxd(tcg_res, tcg_op1, tcg_op2, fpst);
5677 break;
5678 case 0x2c: /* FMINNMP */
5679 gen_helper_vfp_minnumd(tcg_res, tcg_op1, tcg_op2, fpst);
5680 break;
5681 case 0x2f: /* FMINP */
5682 gen_helper_vfp_mind(tcg_res, tcg_op1, tcg_op2, fpst);
5683 break;
5684 default:
5685 g_assert_not_reached();
5686 }
5687
5688 write_fp_dreg(s, rd, tcg_res);
5689
5690 tcg_temp_free_i64(tcg_op1);
5691 tcg_temp_free_i64(tcg_op2);
5692 tcg_temp_free_i64(tcg_res);
5693 } else {
5694 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
5695 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
5696 TCGv_i32 tcg_res = tcg_temp_new_i32();
5697
5698 read_vec_element_i32(s, tcg_op1, rn, 0, MO_32);
5699 read_vec_element_i32(s, tcg_op2, rn, 1, MO_32);
5700
5701 switch (opcode) {
5702 case 0xc: /* FMAXNMP */
5703 gen_helper_vfp_maxnums(tcg_res, tcg_op1, tcg_op2, fpst);
5704 break;
5705 case 0xd: /* FADDP */
5706 gen_helper_vfp_adds(tcg_res, tcg_op1, tcg_op2, fpst);
5707 break;
5708 case 0xf: /* FMAXP */
5709 gen_helper_vfp_maxs(tcg_res, tcg_op1, tcg_op2, fpst);
5710 break;
5711 case 0x2c: /* FMINNMP */
5712 gen_helper_vfp_minnums(tcg_res, tcg_op1, tcg_op2, fpst);
5713 break;
5714 case 0x2f: /* FMINP */
5715 gen_helper_vfp_mins(tcg_res, tcg_op1, tcg_op2, fpst);
5716 break;
5717 default:
5718 g_assert_not_reached();
5719 }
5720
5721 write_fp_sreg(s, rd, tcg_res);
5722
5723 tcg_temp_free_i32(tcg_op1);
5724 tcg_temp_free_i32(tcg_op2);
5725 tcg_temp_free_i32(tcg_res);
5726 }
5727
5728 if (!TCGV_IS_UNUSED_PTR(fpst)) {
5729 tcg_temp_free_ptr(fpst);
5730 }
384b26fb
AB
5731}
5732
4d1cef84
AB
5733/*
5734 * Common SSHR[RA]/USHR[RA] - Shift right (optional rounding/accumulate)
5735 *
5736 * This code is handles the common shifting code and is used by both
5737 * the vector and scalar code.
5738 */
5739static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src,
5740 TCGv_i64 tcg_rnd, bool accumulate,
5741 bool is_u, int size, int shift)
5742{
5743 bool extended_result = false;
5744 bool round = !TCGV_IS_UNUSED_I64(tcg_rnd);
5745 int ext_lshift = 0;
5746 TCGv_i64 tcg_src_hi;
5747
5748 if (round && size == 3) {
5749 extended_result = true;
5750 ext_lshift = 64 - shift;
5751 tcg_src_hi = tcg_temp_new_i64();
5752 } else if (shift == 64) {
5753 if (!accumulate && is_u) {
5754 /* result is zero */
5755 tcg_gen_movi_i64(tcg_res, 0);
5756 return;
5757 }
5758 }
5759
5760 /* Deal with the rounding step */
5761 if (round) {
5762 if (extended_result) {
5763 TCGv_i64 tcg_zero = tcg_const_i64(0);
5764 if (!is_u) {
5765 /* take care of sign extending tcg_res */
5766 tcg_gen_sari_i64(tcg_src_hi, tcg_src, 63);
5767 tcg_gen_add2_i64(tcg_src, tcg_src_hi,
5768 tcg_src, tcg_src_hi,
5769 tcg_rnd, tcg_zero);
5770 } else {
5771 tcg_gen_add2_i64(tcg_src, tcg_src_hi,
5772 tcg_src, tcg_zero,
5773 tcg_rnd, tcg_zero);
5774 }
5775 tcg_temp_free_i64(tcg_zero);
5776 } else {
5777 tcg_gen_add_i64(tcg_src, tcg_src, tcg_rnd);
5778 }
5779 }
5780
5781 /* Now do the shift right */
5782 if (round && extended_result) {
5783 /* extended case, >64 bit precision required */
5784 if (ext_lshift == 0) {
5785 /* special case, only high bits matter */
5786 tcg_gen_mov_i64(tcg_src, tcg_src_hi);
5787 } else {
5788 tcg_gen_shri_i64(tcg_src, tcg_src, shift);
5789 tcg_gen_shli_i64(tcg_src_hi, tcg_src_hi, ext_lshift);
5790 tcg_gen_or_i64(tcg_src, tcg_src, tcg_src_hi);
5791 }
5792 } else {
5793 if (is_u) {
5794 if (shift == 64) {
5795 /* essentially shifting in 64 zeros */
5796 tcg_gen_movi_i64(tcg_src, 0);
5797 } else {
5798 tcg_gen_shri_i64(tcg_src, tcg_src, shift);
5799 }
5800 } else {
5801 if (shift == 64) {
5802 /* effectively extending the sign-bit */
5803 tcg_gen_sari_i64(tcg_src, tcg_src, 63);
5804 } else {
5805 tcg_gen_sari_i64(tcg_src, tcg_src, shift);
5806 }
5807 }
5808 }
5809
5810 if (accumulate) {
5811 tcg_gen_add_i64(tcg_res, tcg_res, tcg_src);
5812 } else {
5813 tcg_gen_mov_i64(tcg_res, tcg_src);
5814 }
5815
5816 if (extended_result) {
5817 tcg_temp_free_i64(tcg_src_hi);
5818 }
5819}
5820
5821/* Common SHL/SLI - Shift left with an optional insert */
5822static void handle_shli_with_ins(TCGv_i64 tcg_res, TCGv_i64 tcg_src,
5823 bool insert, int shift)
5824{
5825 if (insert) { /* SLI */
5826 tcg_gen_deposit_i64(tcg_res, tcg_res, tcg_src, shift, 64 - shift);
5827 } else { /* SHL */
5828 tcg_gen_shli_i64(tcg_res, tcg_src, shift);
5829 }
5830}
5831
37a706ad
PM
5832/* SRI: shift right with insert */
5833static void handle_shri_with_ins(TCGv_i64 tcg_res, TCGv_i64 tcg_src,
5834 int size, int shift)
5835{
5836 int esize = 8 << size;
5837
5838 /* shift count same as element size is valid but does nothing;
5839 * special case to avoid potential shift by 64.
5840 */
5841 if (shift != esize) {
5842 tcg_gen_shri_i64(tcg_src, tcg_src, shift);
5843 tcg_gen_deposit_i64(tcg_res, tcg_res, tcg_src, 0, esize - shift);
5844 }
5845}
5846
4d1cef84
AB
5847/* SSHR[RA]/USHR[RA] - Scalar shift right (optional rounding/accumulate) */
5848static void handle_scalar_simd_shri(DisasContext *s,
5849 bool is_u, int immh, int immb,
5850 int opcode, int rn, int rd)
5851{
5852 const int size = 3;
5853 int immhb = immh << 3 | immb;
5854 int shift = 2 * (8 << size) - immhb;
5855 bool accumulate = false;
5856 bool round = false;
37a706ad 5857 bool insert = false;
4d1cef84
AB
5858 TCGv_i64 tcg_rn;
5859 TCGv_i64 tcg_rd;
5860 TCGv_i64 tcg_round;
5861
5862 if (!extract32(immh, 3, 1)) {
5863 unallocated_encoding(s);
5864 return;
5865 }
5866
5867 switch (opcode) {
5868 case 0x02: /* SSRA / USRA (accumulate) */
5869 accumulate = true;
5870 break;
5871 case 0x04: /* SRSHR / URSHR (rounding) */
5872 round = true;
5873 break;
5874 case 0x06: /* SRSRA / URSRA (accum + rounding) */
5875 accumulate = round = true;
5876 break;
37a706ad
PM
5877 case 0x08: /* SRI */
5878 insert = true;
5879 break;
4d1cef84
AB
5880 }
5881
5882 if (round) {
5883 uint64_t round_const = 1ULL << (shift - 1);
5884 tcg_round = tcg_const_i64(round_const);
5885 } else {
5886 TCGV_UNUSED_I64(tcg_round);
5887 }
5888
5889 tcg_rn = read_fp_dreg(s, rn);
37a706ad 5890 tcg_rd = (accumulate || insert) ? read_fp_dreg(s, rd) : tcg_temp_new_i64();
4d1cef84 5891
37a706ad
PM
5892 if (insert) {
5893 handle_shri_with_ins(tcg_rd, tcg_rn, size, shift);
5894 } else {
5895 handle_shri_with_rndacc(tcg_rd, tcg_rn, tcg_round,
5896 accumulate, is_u, size, shift);
5897 }
4d1cef84
AB
5898
5899 write_fp_dreg(s, rd, tcg_rd);
5900
5901 tcg_temp_free_i64(tcg_rn);
5902 tcg_temp_free_i64(tcg_rd);
5903 if (round) {
5904 tcg_temp_free_i64(tcg_round);
5905 }
5906}
5907
5908/* SHL/SLI - Scalar shift left */
5909static void handle_scalar_simd_shli(DisasContext *s, bool insert,
5910 int immh, int immb, int opcode,
5911 int rn, int rd)
5912{
5913 int size = 32 - clz32(immh) - 1;
5914 int immhb = immh << 3 | immb;
5915 int shift = immhb - (8 << size);
5916 TCGv_i64 tcg_rn = new_tmp_a64(s);
5917 TCGv_i64 tcg_rd = new_tmp_a64(s);
5918
5919 if (!extract32(immh, 3, 1)) {
5920 unallocated_encoding(s);
5921 return;
5922 }
5923
5924 tcg_rn = read_fp_dreg(s, rn);
5925 tcg_rd = insert ? read_fp_dreg(s, rd) : tcg_temp_new_i64();
5926
5927 handle_shli_with_ins(tcg_rd, tcg_rn, insert, shift);
5928
5929 write_fp_dreg(s, rd, tcg_rd);
5930
5931 tcg_temp_free_i64(tcg_rn);
5932 tcg_temp_free_i64(tcg_rd);
5933}
5934
c1b876b2
AB
5935/* SQSHRN/SQSHRUN - Saturating (signed/unsigned) shift right with
5936 * (signed/unsigned) narrowing */
5937static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q,
5938 bool is_u_shift, bool is_u_narrow,
5939 int immh, int immb, int opcode,
5940 int rn, int rd)
5941{
5942 int immhb = immh << 3 | immb;
5943 int size = 32 - clz32(immh) - 1;
5944 int esize = 8 << size;
5945 int shift = (2 * esize) - immhb;
5946 int elements = is_scalar ? 1 : (64 / esize);
5947 bool round = extract32(opcode, 0, 1);
5948 TCGMemOp ldop = (size + 1) | (is_u_shift ? 0 : MO_SIGN);
5949 TCGv_i64 tcg_rn, tcg_rd, tcg_round;
5950 TCGv_i32 tcg_rd_narrowed;
5951 TCGv_i64 tcg_final;
5952
5953 static NeonGenNarrowEnvFn * const signed_narrow_fns[4][2] = {
5954 { gen_helper_neon_narrow_sat_s8,
5955 gen_helper_neon_unarrow_sat8 },
5956 { gen_helper_neon_narrow_sat_s16,
5957 gen_helper_neon_unarrow_sat16 },
5958 { gen_helper_neon_narrow_sat_s32,
5959 gen_helper_neon_unarrow_sat32 },
5960 { NULL, NULL },
5961 };
5962 static NeonGenNarrowEnvFn * const unsigned_narrow_fns[4] = {
5963 gen_helper_neon_narrow_sat_u8,
5964 gen_helper_neon_narrow_sat_u16,
5965 gen_helper_neon_narrow_sat_u32,
5966 NULL
5967 };
5968 NeonGenNarrowEnvFn *narrowfn;
5969
5970 int i;
5971
5972 assert(size < 4);
5973
5974 if (extract32(immh, 3, 1)) {
5975 unallocated_encoding(s);
5976 return;
5977 }
5978
5979 if (is_u_shift) {
5980 narrowfn = unsigned_narrow_fns[size];
5981 } else {
5982 narrowfn = signed_narrow_fns[size][is_u_narrow ? 1 : 0];
5983 }
5984
5985 tcg_rn = tcg_temp_new_i64();
5986 tcg_rd = tcg_temp_new_i64();
5987 tcg_rd_narrowed = tcg_temp_new_i32();
5988 tcg_final = tcg_const_i64(0);
5989
5990 if (round) {
5991 uint64_t round_const = 1ULL << (shift - 1);
5992 tcg_round = tcg_const_i64(round_const);
5993 } else {
5994 TCGV_UNUSED_I64(tcg_round);
5995 }
5996
5997 for (i = 0; i < elements; i++) {
5998 read_vec_element(s, tcg_rn, rn, i, ldop);
5999 handle_shri_with_rndacc(tcg_rd, tcg_rn, tcg_round,
6000 false, is_u_shift, size+1, shift);
6001 narrowfn(tcg_rd_narrowed, cpu_env, tcg_rd);
6002 tcg_gen_extu_i32_i64(tcg_rd, tcg_rd_narrowed);
6003 tcg_gen_deposit_i64(tcg_final, tcg_final, tcg_rd, esize * i, esize);
6004 }
6005
6006 if (!is_q) {
6007 clear_vec_high(s, rd);
6008 write_vec_element(s, tcg_final, rd, 0, MO_64);
6009 } else {
6010 write_vec_element(s, tcg_final, rd, 1, MO_64);
6011 }
6012
6013 if (round) {
6014 tcg_temp_free_i64(tcg_round);
6015 }
6016 tcg_temp_free_i64(tcg_rn);
6017 tcg_temp_free_i64(tcg_rd);
6018 tcg_temp_free_i32(tcg_rd_narrowed);
6019 tcg_temp_free_i64(tcg_final);
6020 return;
6021}
6022
a847f32c
PM
6023/* SQSHLU, UQSHL, SQSHL: saturating left shifts */
6024static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q,
6025 bool src_unsigned, bool dst_unsigned,
6026 int immh, int immb, int rn, int rd)
6027{
6028 int immhb = immh << 3 | immb;
6029 int size = 32 - clz32(immh) - 1;
6030 int shift = immhb - (8 << size);
6031 int pass;
6032
6033 assert(immh != 0);
6034 assert(!(scalar && is_q));
6035
6036 if (!scalar) {
6037 if (!is_q && extract32(immh, 3, 1)) {
6038 unallocated_encoding(s);
6039 return;
6040 }
6041
6042 /* Since we use the variable-shift helpers we must
6043 * replicate the shift count into each element of
6044 * the tcg_shift value.
6045 */
6046 switch (size) {
6047 case 0:
6048 shift |= shift << 8;
6049 /* fall through */
6050 case 1:
6051 shift |= shift << 16;
6052 break;
6053 case 2:
6054 case 3:
6055 break;
6056 default:
6057 g_assert_not_reached();
6058 }
6059 }
6060
6061 if (size == 3) {
6062 TCGv_i64 tcg_shift = tcg_const_i64(shift);
6063 static NeonGenTwo64OpEnvFn * const fns[2][2] = {
6064 { gen_helper_neon_qshl_s64, gen_helper_neon_qshlu_s64 },
6065 { NULL, gen_helper_neon_qshl_u64 },
6066 };
6067 NeonGenTwo64OpEnvFn *genfn = fns[src_unsigned][dst_unsigned];
6068 int maxpass = is_q ? 2 : 1;
6069
6070 for (pass = 0; pass < maxpass; pass++) {
6071 TCGv_i64 tcg_op = tcg_temp_new_i64();
6072
6073 read_vec_element(s, tcg_op, rn, pass, MO_64);
6074 genfn(tcg_op, cpu_env, tcg_op, tcg_shift);
6075 write_vec_element(s, tcg_op, rd, pass, MO_64);
6076
6077 tcg_temp_free_i64(tcg_op);
6078 }
6079 tcg_temp_free_i64(tcg_shift);
6080
6081 if (!is_q) {
6082 clear_vec_high(s, rd);
6083 }
6084 } else {
6085 TCGv_i32 tcg_shift = tcg_const_i32(shift);
6086 static NeonGenTwoOpEnvFn * const fns[2][2][3] = {
6087 {
6088 { gen_helper_neon_qshl_s8,
6089 gen_helper_neon_qshl_s16,
6090 gen_helper_neon_qshl_s32 },
6091 { gen_helper_neon_qshlu_s8,
6092 gen_helper_neon_qshlu_s16,
6093 gen_helper_neon_qshlu_s32 }
6094 }, {
6095 { NULL, NULL, NULL },
6096 { gen_helper_neon_qshl_u8,
6097 gen_helper_neon_qshl_u16,
6098 gen_helper_neon_qshl_u32 }
6099 }
6100 };
6101 NeonGenTwoOpEnvFn *genfn = fns[src_unsigned][dst_unsigned][size];
6102 TCGMemOp memop = scalar ? size : MO_32;
6103 int maxpass = scalar ? 1 : is_q ? 4 : 2;
6104
6105 for (pass = 0; pass < maxpass; pass++) {
6106 TCGv_i32 tcg_op = tcg_temp_new_i32();
6107
6108 read_vec_element_i32(s, tcg_op, rn, pass, memop);
6109 genfn(tcg_op, cpu_env, tcg_op, tcg_shift);
6110 if (scalar) {
6111 switch (size) {
6112 case 0:
6113 tcg_gen_ext8u_i32(tcg_op, tcg_op);
6114 break;
6115 case 1:
6116 tcg_gen_ext16u_i32(tcg_op, tcg_op);
6117 break;
6118 case 2:
6119 break;
6120 default:
6121 g_assert_not_reached();
6122 }
6123 write_fp_sreg(s, rd, tcg_op);
6124 } else {
6125 write_vec_element_i32(s, tcg_op, rd, pass, MO_32);
6126 }
6127
6128 tcg_temp_free_i32(tcg_op);
6129 }
6130 tcg_temp_free_i32(tcg_shift);
6131
6132 if (!is_q && !scalar) {
6133 clear_vec_high(s, rd);
6134 }
6135 }
6136}
6137
10113b69
AB
6138/* Common vector code for handling integer to FP conversion */
6139static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn,
6140 int elements, int is_signed,
6141 int fracbits, int size)
6142{
6143 bool is_double = size == 3 ? true : false;
6144 TCGv_ptr tcg_fpst = get_fpstatus_ptr();
6145 TCGv_i32 tcg_shift = tcg_const_i32(fracbits);
6146 TCGv_i64 tcg_int = tcg_temp_new_i64();
6147 TCGMemOp mop = size | (is_signed ? MO_SIGN : 0);
6148 int pass;
6149
6150 for (pass = 0; pass < elements; pass++) {
6151 read_vec_element(s, tcg_int, rn, pass, mop);
6152
6153 if (is_double) {
6154 TCGv_i64 tcg_double = tcg_temp_new_i64();
6155 if (is_signed) {
6156 gen_helper_vfp_sqtod(tcg_double, tcg_int,
6157 tcg_shift, tcg_fpst);
6158 } else {
6159 gen_helper_vfp_uqtod(tcg_double, tcg_int,
6160 tcg_shift, tcg_fpst);
6161 }
6162 if (elements == 1) {
6163 write_fp_dreg(s, rd, tcg_double);
6164 } else {
6165 write_vec_element(s, tcg_double, rd, pass, MO_64);
6166 }
6167 tcg_temp_free_i64(tcg_double);
6168 } else {
6169 TCGv_i32 tcg_single = tcg_temp_new_i32();
6170 if (is_signed) {
6171 gen_helper_vfp_sqtos(tcg_single, tcg_int,
6172 tcg_shift, tcg_fpst);
6173 } else {
6174 gen_helper_vfp_uqtos(tcg_single, tcg_int,
6175 tcg_shift, tcg_fpst);
6176 }
6177 if (elements == 1) {
6178 write_fp_sreg(s, rd, tcg_single);
6179 } else {
6180 write_vec_element_i32(s, tcg_single, rd, pass, MO_32);
6181 }
6182 tcg_temp_free_i32(tcg_single);
6183 }
6184 }
6185
6186 if (!is_double && elements == 2) {
6187 clear_vec_high(s, rd);
6188 }
6189
6190 tcg_temp_free_i64(tcg_int);
6191 tcg_temp_free_ptr(tcg_fpst);
6192 tcg_temp_free_i32(tcg_shift);
6193}
6194
6195/* UCVTF/SCVTF - Integer to FP conversion */
6196static void handle_simd_shift_intfp_conv(DisasContext *s, bool is_scalar,
6197 bool is_q, bool is_u,
6198 int immh, int immb, int opcode,
6199 int rn, int rd)
6200{
6201 bool is_double = extract32(immh, 3, 1);
6202 int size = is_double ? MO_64 : MO_32;
6203 int elements;
6204 int immhb = immh << 3 | immb;
6205 int fracbits = (is_double ? 128 : 64) - immhb;
6206
6207 if (!extract32(immh, 2, 2)) {
6208 unallocated_encoding(s);
6209 return;
6210 }
6211
6212 if (is_scalar) {
6213 elements = 1;
6214 } else {
6215 elements = is_double ? 2 : is_q ? 4 : 2;
6216 if (is_double && !is_q) {
6217 unallocated_encoding(s);
6218 return;
6219 }
6220 }
6221 /* immh == 0 would be a failure of the decode logic */
6222 g_assert(immh);
6223
6224 handle_simd_intfp_conv(s, rd, rn, elements, !is_u, fracbits, size);
6225}
6226
2ed3ea11
PM
6227/* FCVTZS, FVCVTZU - FP to fixedpoint conversion */
6228static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar,
6229 bool is_q, bool is_u,
6230 int immh, int immb, int rn, int rd)
6231{
6232 bool is_double = extract32(immh, 3, 1);
6233 int immhb = immh << 3 | immb;
6234 int fracbits = (is_double ? 128 : 64) - immhb;
6235 int pass;
6236 TCGv_ptr tcg_fpstatus;
6237 TCGv_i32 tcg_rmode, tcg_shift;
6238
6239 if (!extract32(immh, 2, 2)) {
6240 unallocated_encoding(s);
6241 return;
6242 }
6243
6244 if (!is_scalar && !is_q && is_double) {
6245 unallocated_encoding(s);
6246 return;
6247 }
6248
6249 assert(!(is_scalar && is_q));
6250
6251 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(FPROUNDING_ZERO));
6252 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
6253 tcg_fpstatus = get_fpstatus_ptr();
6254 tcg_shift = tcg_const_i32(fracbits);
6255
6256 if (is_double) {
6257 int maxpass = is_scalar ? 1 : is_q ? 2 : 1;
6258
6259 for (pass = 0; pass < maxpass; pass++) {
6260 TCGv_i64 tcg_op = tcg_temp_new_i64();
6261
6262 read_vec_element(s, tcg_op, rn, pass, MO_64);
6263 if (is_u) {
6264 gen_helper_vfp_touqd(tcg_op, tcg_op, tcg_shift, tcg_fpstatus);
6265 } else {
6266 gen_helper_vfp_tosqd(tcg_op, tcg_op, tcg_shift, tcg_fpstatus);
6267 }
6268 write_vec_element(s, tcg_op, rd, pass, MO_64);
6269 tcg_temp_free_i64(tcg_op);
6270 }
6271 if (!is_q) {
6272 clear_vec_high(s, rd);
6273 }
6274 } else {
6275 int maxpass = is_scalar ? 1 : is_q ? 4 : 2;
6276 for (pass = 0; pass < maxpass; pass++) {
6277 TCGv_i32 tcg_op = tcg_temp_new_i32();
6278
6279 read_vec_element_i32(s, tcg_op, rn, pass, MO_32);
6280 if (is_u) {
6281 gen_helper_vfp_touls(tcg_op, tcg_op, tcg_shift, tcg_fpstatus);
6282 } else {
6283 gen_helper_vfp_tosls(tcg_op, tcg_op, tcg_shift, tcg_fpstatus);
6284 }
6285 if (is_scalar) {
6286 write_fp_sreg(s, rd, tcg_op);
6287 } else {
6288 write_vec_element_i32(s, tcg_op, rd, pass, MO_32);
6289 }
6290 tcg_temp_free_i32(tcg_op);
6291 }
6292 if (!is_q && !is_scalar) {
6293 clear_vec_high(s, rd);
6294 }
6295 }
6296
6297 tcg_temp_free_ptr(tcg_fpstatus);
6298 tcg_temp_free_i32(tcg_shift);
6299 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
6300 tcg_temp_free_i32(tcg_rmode);
6301}
6302
384b26fb
AB
6303/* C3.6.9 AdvSIMD scalar shift by immediate
6304 * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0
6305 * +-----+---+-------------+------+------+--------+---+------+------+
6306 * | 0 1 | U | 1 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd |
6307 * +-----+---+-------------+------+------+--------+---+------+------+
4d1cef84
AB
6308 *
6309 * This is the scalar version so it works on a fixed sized registers
384b26fb
AB
6310 */
6311static void disas_simd_scalar_shift_imm(DisasContext *s, uint32_t insn)
6312{
4d1cef84
AB
6313 int rd = extract32(insn, 0, 5);
6314 int rn = extract32(insn, 5, 5);
6315 int opcode = extract32(insn, 11, 5);
6316 int immb = extract32(insn, 16, 3);
6317 int immh = extract32(insn, 19, 4);
6318 bool is_u = extract32(insn, 29, 1);
6319
c1b876b2
AB
6320 if (immh == 0) {
6321 unallocated_encoding(s);
6322 return;
6323 }
6324
4d1cef84 6325 switch (opcode) {
37a706ad
PM
6326 case 0x08: /* SRI */
6327 if (!is_u) {
6328 unallocated_encoding(s);
6329 return;
6330 }
6331 /* fall through */
4d1cef84
AB
6332 case 0x00: /* SSHR / USHR */
6333 case 0x02: /* SSRA / USRA */
6334 case 0x04: /* SRSHR / URSHR */
6335 case 0x06: /* SRSRA / URSRA */
6336 handle_scalar_simd_shri(s, is_u, immh, immb, opcode, rn, rd);
6337 break;
6338 case 0x0a: /* SHL / SLI */
6339 handle_scalar_simd_shli(s, is_u, immh, immb, opcode, rn, rd);
6340 break;
10113b69
AB
6341 case 0x1c: /* SCVTF, UCVTF */
6342 handle_simd_shift_intfp_conv(s, true, false, is_u, immh, immb,
6343 opcode, rn, rd);
6344 break;
c1b876b2
AB
6345 case 0x10: /* SQSHRUN, SQSHRUN2 */
6346 case 0x11: /* SQRSHRUN, SQRSHRUN2 */
6347 if (!is_u) {
6348 unallocated_encoding(s);
6349 return;
6350 }
6351 handle_vec_simd_sqshrn(s, true, false, false, true,
6352 immh, immb, opcode, rn, rd);
6353 break;
6354 case 0x12: /* SQSHRN, SQSHRN2, UQSHRN */
6355 case 0x13: /* SQRSHRN, SQRSHRN2, UQRSHRN, UQRSHRN2 */
6356 handle_vec_simd_sqshrn(s, true, false, is_u, is_u,
6357 immh, immb, opcode, rn, rd);
6358 break;
a566da1b 6359 case 0xc: /* SQSHLU */
a847f32c
PM
6360 if (!is_u) {
6361 unallocated_encoding(s);
6362 return;
6363 }
6364 handle_simd_qshl(s, true, false, false, true, immh, immb, rn, rd);
6365 break;
a566da1b 6366 case 0xe: /* SQSHL, UQSHL */
a847f32c
PM
6367 handle_simd_qshl(s, true, false, is_u, is_u, immh, immb, rn, rd);
6368 break;
a566da1b 6369 case 0x1f: /* FCVTZS, FCVTZU */
2ed3ea11 6370 handle_simd_shift_fpint_conv(s, true, false, is_u, immh, immb, rn, rd);
4d1cef84 6371 break;
a566da1b
PM
6372 default:
6373 unallocated_encoding(s);
6374 break;
4d1cef84 6375 }
384b26fb
AB
6376}
6377
6378/* C3.6.10 AdvSIMD scalar three different
6379 * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0
6380 * +-----+---+-----------+------+---+------+--------+-----+------+------+
6381 * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd |
6382 * +-----+---+-----------+------+---+------+--------+-----+------+------+
6383 */
6384static void disas_simd_scalar_three_reg_diff(DisasContext *s, uint32_t insn)
6385{
b033cd3d
PM
6386 bool is_u = extract32(insn, 29, 1);
6387 int size = extract32(insn, 22, 2);
6388 int opcode = extract32(insn, 12, 4);
6389 int rm = extract32(insn, 16, 5);
6390 int rn = extract32(insn, 5, 5);
6391 int rd = extract32(insn, 0, 5);
6392
6393 if (is_u) {
6394 unallocated_encoding(s);
6395 return;
6396 }
6397
6398 switch (opcode) {
6399 case 0x9: /* SQDMLAL, SQDMLAL2 */
6400 case 0xb: /* SQDMLSL, SQDMLSL2 */
6401 case 0xd: /* SQDMULL, SQDMULL2 */
6402 if (size == 0 || size == 3) {
6403 unallocated_encoding(s);
6404 return;
6405 }
6406 break;
6407 default:
6408 unallocated_encoding(s);
6409 return;
6410 }
6411
6412 if (size == 2) {
6413 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
6414 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
6415 TCGv_i64 tcg_res = tcg_temp_new_i64();
6416
6417 read_vec_element(s, tcg_op1, rn, 0, MO_32 | MO_SIGN);
6418 read_vec_element(s, tcg_op2, rm, 0, MO_32 | MO_SIGN);
6419
6420 tcg_gen_mul_i64(tcg_res, tcg_op1, tcg_op2);
6421 gen_helper_neon_addl_saturate_s64(tcg_res, cpu_env, tcg_res, tcg_res);
6422
6423 switch (opcode) {
6424 case 0xd: /* SQDMULL, SQDMULL2 */
6425 break;
6426 case 0xb: /* SQDMLSL, SQDMLSL2 */
6427 tcg_gen_neg_i64(tcg_res, tcg_res);
6428 /* fall through */
6429 case 0x9: /* SQDMLAL, SQDMLAL2 */
6430 read_vec_element(s, tcg_op1, rd, 0, MO_64);
6431 gen_helper_neon_addl_saturate_s64(tcg_res, cpu_env,
6432 tcg_res, tcg_op1);
6433 break;
6434 default:
6435 g_assert_not_reached();
6436 }
6437
6438 write_fp_dreg(s, rd, tcg_res);
6439
6440 tcg_temp_free_i64(tcg_op1);
6441 tcg_temp_free_i64(tcg_op2);
6442 tcg_temp_free_i64(tcg_res);
6443 } else {
6444 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
6445 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
6446 TCGv_i64 tcg_res = tcg_temp_new_i64();
6447
6448 read_vec_element_i32(s, tcg_op1, rn, 0, MO_16);
6449 read_vec_element_i32(s, tcg_op2, rm, 0, MO_16);
6450
6451 gen_helper_neon_mull_s16(tcg_res, tcg_op1, tcg_op2);
6452 gen_helper_neon_addl_saturate_s32(tcg_res, cpu_env, tcg_res, tcg_res);
6453
6454 switch (opcode) {
6455 case 0xd: /* SQDMULL, SQDMULL2 */
6456 break;
6457 case 0xb: /* SQDMLSL, SQDMLSL2 */
6458 gen_helper_neon_negl_u32(tcg_res, tcg_res);
6459 /* fall through */
6460 case 0x9: /* SQDMLAL, SQDMLAL2 */
6461 {
6462 TCGv_i64 tcg_op3 = tcg_temp_new_i64();
6463 read_vec_element(s, tcg_op3, rd, 0, MO_32);
6464 gen_helper_neon_addl_saturate_s32(tcg_res, cpu_env,
6465 tcg_res, tcg_op3);
6466 tcg_temp_free_i64(tcg_op3);
6467 break;
6468 }
6469 default:
6470 g_assert_not_reached();
6471 }
6472
6473 tcg_gen_ext32u_i64(tcg_res, tcg_res);
6474 write_fp_dreg(s, rd, tcg_res);
6475
6476 tcg_temp_free_i32(tcg_op1);
6477 tcg_temp_free_i32(tcg_op2);
6478 tcg_temp_free_i64(tcg_res);
6479 }
384b26fb
AB
6480}
6481
b305dba6
PM
6482static void handle_3same_64(DisasContext *s, int opcode, bool u,
6483 TCGv_i64 tcg_rd, TCGv_i64 tcg_rn, TCGv_i64 tcg_rm)
6484{
6485 /* Handle 64x64->64 opcodes which are shared between the scalar
6486 * and vector 3-same groups. We cover every opcode where size == 3
6487 * is valid in either the three-reg-same (integer, not pairwise)
6488 * or scalar-three-reg-same groups. (Some opcodes are not yet
6489 * implemented.)
6490 */
6491 TCGCond cond;
6492
6493 switch (opcode) {
6d9571f7
PM
6494 case 0x1: /* SQADD */
6495 if (u) {
6496 gen_helper_neon_qadd_u64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6497 } else {
6498 gen_helper_neon_qadd_s64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6499 }
6500 break;
6501 case 0x5: /* SQSUB */
6502 if (u) {
6503 gen_helper_neon_qsub_u64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6504 } else {
6505 gen_helper_neon_qsub_s64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6506 }
6507 break;
b305dba6
PM
6508 case 0x6: /* CMGT, CMHI */
6509 /* 64 bit integer comparison, result = test ? (2^64 - 1) : 0.
6510 * We implement this using setcond (test) and then negating.
6511 */
6512 cond = u ? TCG_COND_GTU : TCG_COND_GT;
6513 do_cmop:
6514 tcg_gen_setcond_i64(cond, tcg_rd, tcg_rn, tcg_rm);
6515 tcg_gen_neg_i64(tcg_rd, tcg_rd);
6516 break;
6517 case 0x7: /* CMGE, CMHS */
6518 cond = u ? TCG_COND_GEU : TCG_COND_GE;
6519 goto do_cmop;
6520 case 0x11: /* CMTST, CMEQ */
6521 if (u) {
6522 cond = TCG_COND_EQ;
6523 goto do_cmop;
6524 }
6525 /* CMTST : test is "if (X & Y != 0)". */
6526 tcg_gen_and_i64(tcg_rd, tcg_rn, tcg_rm);
6527 tcg_gen_setcondi_i64(TCG_COND_NE, tcg_rd, tcg_rd, 0);
6528 tcg_gen_neg_i64(tcg_rd, tcg_rd);
6529 break;
6d9571f7 6530 case 0x8: /* SSHL, USHL */
b305dba6 6531 if (u) {
6d9571f7 6532 gen_helper_neon_shl_u64(tcg_rd, tcg_rn, tcg_rm);
b305dba6 6533 } else {
6d9571f7 6534 gen_helper_neon_shl_s64(tcg_rd, tcg_rn, tcg_rm);
b305dba6
PM
6535 }
6536 break;
b305dba6 6537 case 0x9: /* SQSHL, UQSHL */
6d9571f7
PM
6538 if (u) {
6539 gen_helper_neon_qshl_u64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6540 } else {
6541 gen_helper_neon_qshl_s64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6542 }
6543 break;
b305dba6 6544 case 0xa: /* SRSHL, URSHL */
6d9571f7
PM
6545 if (u) {
6546 gen_helper_neon_rshl_u64(tcg_rd, tcg_rn, tcg_rm);
6547 } else {
6548 gen_helper_neon_rshl_s64(tcg_rd, tcg_rn, tcg_rm);
6549 }
6550 break;
b305dba6 6551 case 0xb: /* SQRSHL, UQRSHL */
6d9571f7
PM
6552 if (u) {
6553 gen_helper_neon_qrshl_u64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6554 } else {
6555 gen_helper_neon_qrshl_s64(tcg_rd, cpu_env, tcg_rn, tcg_rm);
6556 }
6557 break;
6558 case 0x10: /* ADD, SUB */
6559 if (u) {
6560 tcg_gen_sub_i64(tcg_rd, tcg_rn, tcg_rm);
6561 } else {
6562 tcg_gen_add_i64(tcg_rd, tcg_rn, tcg_rm);
6563 }
6564 break;
b305dba6
PM
6565 default:
6566 g_assert_not_reached();
6567 }
6568}
6569
845ea09a
PM
6570/* Handle the 3-same-operands float operations; shared by the scalar
6571 * and vector encodings. The caller must filter out any encodings
6572 * not allocated for the encoding it is dealing with.
6573 */
6574static void handle_3same_float(DisasContext *s, int size, int elements,
6575 int fpopcode, int rd, int rn, int rm)
6576{
6577 int pass;
6578 TCGv_ptr fpst = get_fpstatus_ptr();
6579
6580 for (pass = 0; pass < elements; pass++) {
6581 if (size) {
6582 /* Double */
6583 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
6584 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
6585 TCGv_i64 tcg_res = tcg_temp_new_i64();
6586
6587 read_vec_element(s, tcg_op1, rn, pass, MO_64);
6588 read_vec_element(s, tcg_op2, rm, pass, MO_64);
6589
6590 switch (fpopcode) {
057d5f62
PM
6591 case 0x39: /* FMLS */
6592 /* As usual for ARM, separate negation for fused multiply-add */
6593 gen_helper_vfp_negd(tcg_op1, tcg_op1);
6594 /* fall through */
6595 case 0x19: /* FMLA */
6596 read_vec_element(s, tcg_res, rd, pass, MO_64);
6597 gen_helper_vfp_muladdd(tcg_res, tcg_op1, tcg_op2,
6598 tcg_res, fpst);
6599 break;
845ea09a
PM
6600 case 0x18: /* FMAXNM */
6601 gen_helper_vfp_maxnumd(tcg_res, tcg_op1, tcg_op2, fpst);
6602 break;
6603 case 0x1a: /* FADD */
6604 gen_helper_vfp_addd(tcg_res, tcg_op1, tcg_op2, fpst);
6605 break;
057d5f62
PM
6606 case 0x1b: /* FMULX */
6607 gen_helper_vfp_mulxd(tcg_res, tcg_op1, tcg_op2, fpst);
6608 break;
8908f4d1
AB
6609 case 0x1c: /* FCMEQ */
6610 gen_helper_neon_ceq_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6611 break;
845ea09a
PM
6612 case 0x1e: /* FMAX */
6613 gen_helper_vfp_maxd(tcg_res, tcg_op1, tcg_op2, fpst);
6614 break;
057d5f62
PM
6615 case 0x1f: /* FRECPS */
6616 gen_helper_recpsf_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6617 break;
845ea09a
PM
6618 case 0x38: /* FMINNM */
6619 gen_helper_vfp_minnumd(tcg_res, tcg_op1, tcg_op2, fpst);
6620 break;
6621 case 0x3a: /* FSUB */
6622 gen_helper_vfp_subd(tcg_res, tcg_op1, tcg_op2, fpst);
6623 break;
6624 case 0x3e: /* FMIN */
6625 gen_helper_vfp_mind(tcg_res, tcg_op1, tcg_op2, fpst);
6626 break;
057d5f62
PM
6627 case 0x3f: /* FRSQRTS */
6628 gen_helper_rsqrtsf_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6629 break;
845ea09a
PM
6630 case 0x5b: /* FMUL */
6631 gen_helper_vfp_muld(tcg_res, tcg_op1, tcg_op2, fpst);
6632 break;
8908f4d1
AB
6633 case 0x5c: /* FCMGE */
6634 gen_helper_neon_cge_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6635 break;
057d5f62
PM
6636 case 0x5d: /* FACGE */
6637 gen_helper_neon_acge_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6638 break;
845ea09a
PM
6639 case 0x5f: /* FDIV */
6640 gen_helper_vfp_divd(tcg_res, tcg_op1, tcg_op2, fpst);
6641 break;
6642 case 0x7a: /* FABD */
6643 gen_helper_vfp_subd(tcg_res, tcg_op1, tcg_op2, fpst);
6644 gen_helper_vfp_absd(tcg_res, tcg_res);
6645 break;
8908f4d1
AB
6646 case 0x7c: /* FCMGT */
6647 gen_helper_neon_cgt_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6648 break;
057d5f62
PM
6649 case 0x7d: /* FACGT */
6650 gen_helper_neon_acgt_f64(tcg_res, tcg_op1, tcg_op2, fpst);
6651 break;
845ea09a
PM
6652 default:
6653 g_assert_not_reached();
6654 }
6655
6656 write_vec_element(s, tcg_res, rd, pass, MO_64);
6657
6658 tcg_temp_free_i64(tcg_res);
6659 tcg_temp_free_i64(tcg_op1);
6660 tcg_temp_free_i64(tcg_op2);
6661 } else {
6662 /* Single */
6663 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
6664 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
6665 TCGv_i32 tcg_res = tcg_temp_new_i32();
6666
6667 read_vec_element_i32(s, tcg_op1, rn, pass, MO_32);
6668 read_vec_element_i32(s, tcg_op2, rm, pass, MO_32);
6669
6670 switch (fpopcode) {
057d5f62
PM
6671 case 0x39: /* FMLS */
6672 /* As usual for ARM, separate negation for fused multiply-add */
6673 gen_helper_vfp_negs(tcg_op1, tcg_op1);
6674 /* fall through */
6675 case 0x19: /* FMLA */
6676 read_vec_element_i32(s, tcg_res, rd, pass, MO_32);
6677 gen_helper_vfp_muladds(tcg_res, tcg_op1, tcg_op2,
6678 tcg_res, fpst);
6679 break;
845ea09a
PM
6680 case 0x1a: /* FADD */
6681 gen_helper_vfp_adds(tcg_res, tcg_op1, tcg_op2, fpst);
6682 break;
057d5f62
PM
6683 case 0x1b: /* FMULX */
6684 gen_helper_vfp_mulxs(tcg_res, tcg_op1, tcg_op2, fpst);
6685 break;
8908f4d1
AB
6686 case 0x1c: /* FCMEQ */
6687 gen_helper_neon_ceq_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6688 break;
845ea09a
PM
6689 case 0x1e: /* FMAX */
6690 gen_helper_vfp_maxs(tcg_res, tcg_op1, tcg_op2, fpst);
6691 break;
057d5f62
PM
6692 case 0x1f: /* FRECPS */
6693 gen_helper_recpsf_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6694 break;
845ea09a
PM
6695 case 0x18: /* FMAXNM */
6696 gen_helper_vfp_maxnums(tcg_res, tcg_op1, tcg_op2, fpst);
6697 break;
6698 case 0x38: /* FMINNM */
6699 gen_helper_vfp_minnums(tcg_res, tcg_op1, tcg_op2, fpst);
6700 break;
6701 case 0x3a: /* FSUB */
6702 gen_helper_vfp_subs(tcg_res, tcg_op1, tcg_op2, fpst);
6703 break;
6704 case 0x3e: /* FMIN */
6705 gen_helper_vfp_mins(tcg_res, tcg_op1, tcg_op2, fpst);
6706 break;
057d5f62
PM
6707 case 0x3f: /* FRSQRTS */
6708 gen_helper_rsqrtsf_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6709 break;
845ea09a
PM
6710 case 0x5b: /* FMUL */
6711 gen_helper_vfp_muls(tcg_res, tcg_op1, tcg_op2, fpst);
6712 break;
8908f4d1
AB
6713 case 0x5c: /* FCMGE */
6714 gen_helper_neon_cge_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6715 break;
057d5f62
PM
6716 case 0x5d: /* FACGE */
6717 gen_helper_neon_acge_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6718 break;
845ea09a
PM
6719 case 0x5f: /* FDIV */
6720 gen_helper_vfp_divs(tcg_res, tcg_op1, tcg_op2, fpst);
6721 break;
6722 case 0x7a: /* FABD */
6723 gen_helper_vfp_subs(tcg_res, tcg_op1, tcg_op2, fpst);
6724 gen_helper_vfp_abss(tcg_res, tcg_res);
6725 break;
8908f4d1
AB
6726 case 0x7c: /* FCMGT */
6727 gen_helper_neon_cgt_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6728 break;
057d5f62
PM
6729 case 0x7d: /* FACGT */
6730 gen_helper_neon_acgt_f32(tcg_res, tcg_op1, tcg_op2, fpst);
6731 break;
845ea09a
PM
6732 default:
6733 g_assert_not_reached();
6734 }
6735
6736 if (elements == 1) {
6737 /* scalar single so clear high part */
6738 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
6739
6740 tcg_gen_extu_i32_i64(tcg_tmp, tcg_res);
6741 write_vec_element(s, tcg_tmp, rd, pass, MO_64);
6742 tcg_temp_free_i64(tcg_tmp);
6743 } else {
6744 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
6745 }
6746
6747 tcg_temp_free_i32(tcg_res);
6748 tcg_temp_free_i32(tcg_op1);
6749 tcg_temp_free_i32(tcg_op2);
6750 }
6751 }
6752
6753 tcg_temp_free_ptr(fpst);
6754
6755 if ((elements << size) < 4) {
6756 /* scalar, or non-quad vector op */
6757 clear_vec_high(s, rd);
6758 }
6759}
6760
384b26fb
AB
6761/* C3.6.11 AdvSIMD scalar three same
6762 * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0
6763 * +-----+---+-----------+------+---+------+--------+---+------+------+
6764 * | 0 1 | U | 1 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd |
6765 * +-----+---+-----------+------+---+------+--------+---+------+------+
6766 */
6767static void disas_simd_scalar_three_reg_same(DisasContext *s, uint32_t insn)
6768{
b305dba6
PM
6769 int rd = extract32(insn, 0, 5);
6770 int rn = extract32(insn, 5, 5);
6771 int opcode = extract32(insn, 11, 5);
6772 int rm = extract32(insn, 16, 5);
6773 int size = extract32(insn, 22, 2);
6774 bool u = extract32(insn, 29, 1);
b305dba6
PM
6775 TCGv_i64 tcg_rd;
6776
6777 if (opcode >= 0x18) {
6778 /* Floating point: U, size[1] and opcode indicate operation */
6779 int fpopcode = opcode | (extract32(size, 1, 1) << 5) | (u << 6);
6780 switch (fpopcode) {
6781 case 0x1b: /* FMULX */
b305dba6
PM
6782 case 0x1f: /* FRECPS */
6783 case 0x3f: /* FRSQRTS */
b305dba6 6784 case 0x5d: /* FACGE */
b305dba6 6785 case 0x7d: /* FACGT */
8908f4d1
AB
6786 case 0x1c: /* FCMEQ */
6787 case 0x5c: /* FCMGE */
6788 case 0x7c: /* FCMGT */
845ea09a
PM
6789 case 0x7a: /* FABD */
6790 break;
b305dba6
PM
6791 default:
6792 unallocated_encoding(s);
6793 return;
6794 }
845ea09a
PM
6795
6796 handle_3same_float(s, extract32(size, 0, 1), 1, fpopcode, rd, rn, rm);
6797 return;
b305dba6
PM
6798 }
6799
6800 switch (opcode) {
6801 case 0x1: /* SQADD, UQADD */
6802 case 0x5: /* SQSUB, UQSUB */
c0b2b5fa
PM
6803 case 0x9: /* SQSHL, UQSHL */
6804 case 0xb: /* SQRSHL, UQRSHL */
6805 break;
6d9571f7
PM
6806 case 0x8: /* SSHL, USHL */
6807 case 0xa: /* SRSHL, URSHL */
b305dba6
PM
6808 case 0x6: /* CMGT, CMHI */
6809 case 0x7: /* CMGE, CMHS */
6810 case 0x11: /* CMTST, CMEQ */
6811 case 0x10: /* ADD, SUB (vector) */
6812 if (size != 3) {
6813 unallocated_encoding(s);
6814 return;
6815 }
6816 break;
b305dba6
PM
6817 case 0x16: /* SQDMULH, SQRDMULH (vector) */
6818 if (size != 1 && size != 2) {
6819 unallocated_encoding(s);
6820 return;
6821 }
c0b2b5fa 6822 break;
b305dba6
PM
6823 default:
6824 unallocated_encoding(s);
6825 return;
6826 }
6827
b305dba6
PM
6828 tcg_rd = tcg_temp_new_i64();
6829
c0b2b5fa
PM
6830 if (size == 3) {
6831 TCGv_i64 tcg_rn = read_fp_dreg(s, rn);
6832 TCGv_i64 tcg_rm = read_fp_dreg(s, rm);
6833
6834 handle_3same_64(s, opcode, u, tcg_rd, tcg_rn, tcg_rm);
6835 tcg_temp_free_i64(tcg_rn);
6836 tcg_temp_free_i64(tcg_rm);
6837 } else {
6838 /* Do a single operation on the lowest element in the vector.
6839 * We use the standard Neon helpers and rely on 0 OP 0 == 0 with
6840 * no side effects for all these operations.
6841 * OPTME: special-purpose helpers would avoid doing some
6842 * unnecessary work in the helper for the 8 and 16 bit cases.
6843 */
6844 NeonGenTwoOpEnvFn *genenvfn;
6845 TCGv_i32 tcg_rn = tcg_temp_new_i32();
6846 TCGv_i32 tcg_rm = tcg_temp_new_i32();
6847 TCGv_i32 tcg_rd32 = tcg_temp_new_i32();
6848
6849 read_vec_element_i32(s, tcg_rn, rn, 0, size);
6850 read_vec_element_i32(s, tcg_rm, rm, 0, size);
6851
6852 switch (opcode) {
6853 case 0x1: /* SQADD, UQADD */
6854 {
6855 static NeonGenTwoOpEnvFn * const fns[3][2] = {
6856 { gen_helper_neon_qadd_s8, gen_helper_neon_qadd_u8 },
6857 { gen_helper_neon_qadd_s16, gen_helper_neon_qadd_u16 },
6858 { gen_helper_neon_qadd_s32, gen_helper_neon_qadd_u32 },
6859 };
6860 genenvfn = fns[size][u];
6861 break;
6862 }
6863 case 0x5: /* SQSUB, UQSUB */
6864 {
6865 static NeonGenTwoOpEnvFn * const fns[3][2] = {
6866 { gen_helper_neon_qsub_s8, gen_helper_neon_qsub_u8 },
6867 { gen_helper_neon_qsub_s16, gen_helper_neon_qsub_u16 },
6868 { gen_helper_neon_qsub_s32, gen_helper_neon_qsub_u32 },
6869 };
6870 genenvfn = fns[size][u];
6871 break;
6872 }
6873 case 0x9: /* SQSHL, UQSHL */
6874 {
6875 static NeonGenTwoOpEnvFn * const fns[3][2] = {
6876 { gen_helper_neon_qshl_s8, gen_helper_neon_qshl_u8 },
6877 { gen_helper_neon_qshl_s16, gen_helper_neon_qshl_u16 },
6878 { gen_helper_neon_qshl_s32, gen_helper_neon_qshl_u32 },
6879 };
6880 genenvfn = fns[size][u];
6881 break;
6882 }
6883 case 0xb: /* SQRSHL, UQRSHL */
6884 {
6885 static NeonGenTwoOpEnvFn * const fns[3][2] = {
6886 { gen_helper_neon_qrshl_s8, gen_helper_neon_qrshl_u8 },
6887 { gen_helper_neon_qrshl_s16, gen_helper_neon_qrshl_u16 },
6888 { gen_helper_neon_qrshl_s32, gen_helper_neon_qrshl_u32 },
6889 };
6890 genenvfn = fns[size][u];
6891 break;
6892 }
6893 case 0x16: /* SQDMULH, SQRDMULH */
6894 {
6895 static NeonGenTwoOpEnvFn * const fns[2][2] = {
6896 { gen_helper_neon_qdmulh_s16, gen_helper_neon_qrdmulh_s16 },
6897 { gen_helper_neon_qdmulh_s32, gen_helper_neon_qrdmulh_s32 },
6898 };
6899 assert(size == 1 || size == 2);
6900 genenvfn = fns[size - 1][u];
6901 break;
6902 }
6903 default:
6904 g_assert_not_reached();
6905 }
6906
6907 genenvfn(tcg_rd32, cpu_env, tcg_rn, tcg_rm);
6908 tcg_gen_extu_i32_i64(tcg_rd, tcg_rd32);
6909 tcg_temp_free_i32(tcg_rd32);
6910 tcg_temp_free_i32(tcg_rn);
6911 tcg_temp_free_i32(tcg_rm);
6912 }
b305dba6
PM
6913
6914 write_fp_dreg(s, rd, tcg_rd);
6915
b305dba6 6916 tcg_temp_free_i64(tcg_rd);
384b26fb
AB
6917}
6918
effa8e06 6919static void handle_2misc_64(DisasContext *s, int opcode, bool u,
04c7c6c2
PM
6920 TCGv_i64 tcg_rd, TCGv_i64 tcg_rn,
6921 TCGv_i32 tcg_rmode, TCGv_ptr tcg_fpstatus)
effa8e06
PM
6922{
6923 /* Handle 64->64 opcodes which are shared between the scalar and
6924 * vector 2-reg-misc groups. We cover every integer opcode where size == 3
f93d0138 6925 * is valid in either group and also the double-precision fp ops.
04c7c6c2
PM
6926 * The caller only need provide tcg_rmode and tcg_fpstatus if the op
6927 * requires them.
effa8e06
PM
6928 */
6929 TCGCond cond;
6930
6931 switch (opcode) {
b05c3068
AB
6932 case 0x4: /* CLS, CLZ */
6933 if (u) {
6934 gen_helper_clz64(tcg_rd, tcg_rn);
6935 } else {
6936 gen_helper_cls64(tcg_rd, tcg_rn);
6937 }
6938 break;
86cbc418
PM
6939 case 0x5: /* NOT */
6940 /* This opcode is shared with CNT and RBIT but we have earlier
6941 * enforced that size == 3 if and only if this is the NOT insn.
6942 */
6943 tcg_gen_not_i64(tcg_rd, tcg_rn);
6944 break;
effa8e06
PM
6945 case 0xa: /* CMLT */
6946 /* 64 bit integer comparison against zero, result is
6947 * test ? (2^64 - 1) : 0. We implement via setcond(!test) and
6948 * subtracting 1.
6949 */
6950 cond = TCG_COND_LT;
6951 do_cmop:
6952 tcg_gen_setcondi_i64(cond, tcg_rd, tcg_rn, 0);
6953 tcg_gen_neg_i64(tcg_rd, tcg_rd);
6954 break;
6955 case 0x8: /* CMGT, CMGE */
6956 cond = u ? TCG_COND_GE : TCG_COND_GT;
6957 goto do_cmop;
6958 case 0x9: /* CMEQ, CMLE */
6959 cond = u ? TCG_COND_LE : TCG_COND_EQ;
6960 goto do_cmop;
6961 case 0xb: /* ABS, NEG */
6962 if (u) {
6963 tcg_gen_neg_i64(tcg_rd, tcg_rn);
6964 } else {
6965 TCGv_i64 tcg_zero = tcg_const_i64(0);
6966 tcg_gen_neg_i64(tcg_rd, tcg_rn);
6967 tcg_gen_movcond_i64(TCG_COND_GT, tcg_rd, tcg_rn, tcg_zero,
6968 tcg_rn, tcg_rd);
6969 tcg_temp_free_i64(tcg_zero);
6970 }
6971 break;
f93d0138
PM
6972 case 0x2f: /* FABS */
6973 gen_helper_vfp_absd(tcg_rd, tcg_rn);
6974 break;
6975 case 0x6f: /* FNEG */
6976 gen_helper_vfp_negd(tcg_rd, tcg_rn);
6977 break;
f612537e
AB
6978 case 0x7f: /* FSQRT */
6979 gen_helper_vfp_sqrtd(tcg_rd, tcg_rn, cpu_env);
6980 break;
04c7c6c2
PM
6981 case 0x1a: /* FCVTNS */
6982 case 0x1b: /* FCVTMS */
6983 case 0x1c: /* FCVTAS */
6984 case 0x3a: /* FCVTPS */
6985 case 0x3b: /* FCVTZS */
6986 {
6987 TCGv_i32 tcg_shift = tcg_const_i32(0);
6988 gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus);
6989 tcg_temp_free_i32(tcg_shift);
6990 break;
6991 }
6992 case 0x5a: /* FCVTNU */
6993 case 0x5b: /* FCVTMU */
6994 case 0x5c: /* FCVTAU */
6995 case 0x7a: /* FCVTPU */
6996 case 0x7b: /* FCVTZU */
6997 {
6998 TCGv_i32 tcg_shift = tcg_const_i32(0);
6999 gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus);
7000 tcg_temp_free_i32(tcg_shift);
7001 break;
7002 }
03df01ed
PM
7003 case 0x18: /* FRINTN */
7004 case 0x19: /* FRINTM */
7005 case 0x38: /* FRINTP */
7006 case 0x39: /* FRINTZ */
7007 case 0x58: /* FRINTA */
7008 case 0x79: /* FRINTI */
7009 gen_helper_rintd(tcg_rd, tcg_rn, tcg_fpstatus);
7010 break;
7011 case 0x59: /* FRINTX */
7012 gen_helper_rintd_exact(tcg_rd, tcg_rn, tcg_fpstatus);
7013 break;
effa8e06
PM
7014 default:
7015 g_assert_not_reached();
7016 }
7017}
7018
8908f4d1
AB
7019static void handle_2misc_fcmp_zero(DisasContext *s, int opcode,
7020 bool is_scalar, bool is_u, bool is_q,
7021 int size, int rn, int rd)
7022{
7023 bool is_double = (size == 3);
7024 TCGv_ptr fpst = get_fpstatus_ptr();
7025
7026 if (is_double) {
7027 TCGv_i64 tcg_op = tcg_temp_new_i64();
7028 TCGv_i64 tcg_zero = tcg_const_i64(0);
7029 TCGv_i64 tcg_res = tcg_temp_new_i64();
7030 NeonGenTwoDoubleOPFn *genfn;
7031 bool swap = false;
7032 int pass;
7033
7034 switch (opcode) {
7035 case 0x2e: /* FCMLT (zero) */
7036 swap = true;
7037 /* fallthrough */
7038 case 0x2c: /* FCMGT (zero) */
7039 genfn = gen_helper_neon_cgt_f64;
7040 break;
7041 case 0x2d: /* FCMEQ (zero) */
7042 genfn = gen_helper_neon_ceq_f64;
7043 break;
7044 case 0x6d: /* FCMLE (zero) */
7045 swap = true;
7046 /* fall through */
7047 case 0x6c: /* FCMGE (zero) */
7048 genfn = gen_helper_neon_cge_f64;
7049 break;
7050 default:
7051 g_assert_not_reached();
7052 }
7053
7054 for (pass = 0; pass < (is_scalar ? 1 : 2); pass++) {
7055 read_vec_element(s, tcg_op, rn, pass, MO_64);
7056 if (swap) {
7057 genfn(tcg_res, tcg_zero, tcg_op, fpst);
7058 } else {
7059 genfn(tcg_res, tcg_op, tcg_zero, fpst);
7060 }
7061 write_vec_element(s, tcg_res, rd, pass, MO_64);
7062 }
7063 if (is_scalar) {
7064 clear_vec_high(s, rd);
7065 }
7066
7067 tcg_temp_free_i64(tcg_res);
7068 tcg_temp_free_i64(tcg_zero);
7069 tcg_temp_free_i64(tcg_op);
7070 } else {
7071 TCGv_i32 tcg_op = tcg_temp_new_i32();
7072 TCGv_i32 tcg_zero = tcg_const_i32(0);
7073 TCGv_i32 tcg_res = tcg_temp_new_i32();
7074 NeonGenTwoSingleOPFn *genfn;
7075 bool swap = false;
7076 int pass, maxpasses;
7077
7078 switch (opcode) {
7079 case 0x2e: /* FCMLT (zero) */
7080 swap = true;
7081 /* fall through */
7082 case 0x2c: /* FCMGT (zero) */
7083 genfn = gen_helper_neon_cgt_f32;
7084 break;
7085 case 0x2d: /* FCMEQ (zero) */
7086 genfn = gen_helper_neon_ceq_f32;
7087 break;
7088 case 0x6d: /* FCMLE (zero) */
7089 swap = true;
7090 /* fall through */
7091 case 0x6c: /* FCMGE (zero) */
7092 genfn = gen_helper_neon_cge_f32;
7093 break;
7094 default:
7095 g_assert_not_reached();
7096 }
7097
7098 if (is_scalar) {
7099 maxpasses = 1;
7100 } else {
7101 maxpasses = is_q ? 4 : 2;
7102 }
7103
7104 for (pass = 0; pass < maxpasses; pass++) {
7105 read_vec_element_i32(s, tcg_op, rn, pass, MO_32);
7106 if (swap) {
7107 genfn(tcg_res, tcg_zero, tcg_op, fpst);
7108 } else {
7109 genfn(tcg_res, tcg_op, tcg_zero, fpst);
7110 }
7111 if (is_scalar) {
7112 write_fp_sreg(s, rd, tcg_res);
7113 } else {
7114 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
7115 }
7116 }
7117 tcg_temp_free_i32(tcg_res);
7118 tcg_temp_free_i32(tcg_zero);
7119 tcg_temp_free_i32(tcg_op);
7120 if (!is_q && !is_scalar) {
7121 clear_vec_high(s, rd);
7122 }
7123 }
7124
7125 tcg_temp_free_ptr(fpst);
7126}
7127
8f0c6758
AB
7128static void handle_2misc_reciprocal(DisasContext *s, int opcode,
7129 bool is_scalar, bool is_u, bool is_q,
7130 int size, int rn, int rd)
7131{
7132 bool is_double = (size == 3);
7133 TCGv_ptr fpst = get_fpstatus_ptr();
7134
7135 if (is_double) {
7136 TCGv_i64 tcg_op = tcg_temp_new_i64();
7137 TCGv_i64 tcg_res = tcg_temp_new_i64();
7138 int pass;
7139
7140 for (pass = 0; pass < (is_scalar ? 1 : 2); pass++) {
7141 read_vec_element(s, tcg_op, rn, pass, MO_64);
7142 switch (opcode) {
b6d4443a
AB
7143 case 0x3d: /* FRECPE */
7144 gen_helper_recpe_f64(tcg_res, tcg_op, fpst);
7145 break;
8f0c6758
AB
7146 case 0x3f: /* FRECPX */
7147 gen_helper_frecpx_f64(tcg_res, tcg_op, fpst);
7148 break;
7149 default:
7150 g_assert_not_reached();
7151 }
7152 write_vec_element(s, tcg_res, rd, pass, MO_64);
7153 }
7154 if (is_scalar) {
7155 clear_vec_high(s, rd);
7156 }
7157
7158 tcg_temp_free_i64(tcg_res);
7159 tcg_temp_free_i64(tcg_op);
7160 } else {
7161 TCGv_i32 tcg_op = tcg_temp_new_i32();
7162 TCGv_i32 tcg_res = tcg_temp_new_i32();
7163 int pass, maxpasses;
7164
7165 if (is_scalar) {
7166 maxpasses = 1;
7167 } else {
7168 maxpasses = is_q ? 4 : 2;
7169 }
7170
7171 for (pass = 0; pass < maxpasses; pass++) {
7172 read_vec_element_i32(s, tcg_op, rn, pass, MO_32);
7173
7174 switch (opcode) {
b6d4443a
AB
7175 case 0x3c: /* URECPE */
7176 gen_helper_recpe_u32(tcg_res, tcg_op, fpst);
7177 break;
7178 case 0x3d: /* FRECPE */
7179 gen_helper_recpe_f32(tcg_res, tcg_op, fpst);
7180 break;
8f0c6758
AB
7181 case 0x3f: /* FRECPX */
7182 gen_helper_frecpx_f32(tcg_res, tcg_op, fpst);
7183 break;
7184 default:
7185 g_assert_not_reached();
7186 }
7187
7188 if (is_scalar) {
7189 write_fp_sreg(s, rd, tcg_res);
7190 } else {
7191 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
7192 }
7193 }
7194 tcg_temp_free_i32(tcg_res);
7195 tcg_temp_free_i32(tcg_op);
7196 if (!is_q && !is_scalar) {
7197 clear_vec_high(s, rd);
7198 }
7199 }
7200 tcg_temp_free_ptr(fpst);
7201}
7202
5201c136
AB
7203static void handle_2misc_narrow(DisasContext *s, bool scalar,
7204 int opcode, bool u, bool is_q,
8b092ca9
AB
7205 int size, int rn, int rd)
7206{
7207 /* Handle 2-reg-misc ops which are narrowing (so each 2*size element
7208 * in the source becomes a size element in the destination).
7209 */
7210 int pass;
7211 TCGv_i32 tcg_res[2];
7212 int destelt = is_q ? 2 : 0;
5201c136 7213 int passes = scalar ? 1 : 2;
8b092ca9 7214
5201c136
AB
7215 if (scalar) {
7216 tcg_res[1] = tcg_const_i32(0);
7217 }
7218
7219 for (pass = 0; pass < passes; pass++) {
8b092ca9
AB
7220 TCGv_i64 tcg_op = tcg_temp_new_i64();
7221 NeonGenNarrowFn *genfn = NULL;
7222 NeonGenNarrowEnvFn *genenvfn = NULL;
7223
5201c136
AB
7224 if (scalar) {
7225 read_vec_element(s, tcg_op, rn, pass, size + 1);
7226 } else {
7227 read_vec_element(s, tcg_op, rn, pass, MO_64);
7228 }
8b092ca9
AB
7229 tcg_res[pass] = tcg_temp_new_i32();
7230
7231 switch (opcode) {
7232 case 0x12: /* XTN, SQXTUN */
7233 {
7234 static NeonGenNarrowFn * const xtnfns[3] = {
7235 gen_helper_neon_narrow_u8,
7236 gen_helper_neon_narrow_u16,
7237 tcg_gen_trunc_i64_i32,
7238 };
7239 static NeonGenNarrowEnvFn * const sqxtunfns[3] = {
7240 gen_helper_neon_unarrow_sat8,
7241 gen_helper_neon_unarrow_sat16,
7242 gen_helper_neon_unarrow_sat32,
7243 };
7244 if (u) {
7245 genenvfn = sqxtunfns[size];
7246 } else {
7247 genfn = xtnfns[size];
7248 }
7249 break;
7250 }
7251 case 0x14: /* SQXTN, UQXTN */
7252 {
7253 static NeonGenNarrowEnvFn * const fns[3][2] = {
7254 { gen_helper_neon_narrow_sat_s8,
7255 gen_helper_neon_narrow_sat_u8 },
7256 { gen_helper_neon_narrow_sat_s16,
7257 gen_helper_neon_narrow_sat_u16 },
7258 { gen_helper_neon_narrow_sat_s32,
7259 gen_helper_neon_narrow_sat_u32 },
7260 };
7261 genenvfn = fns[size][u];
7262 break;
7263 }
7264 case 0x16: /* FCVTN, FCVTN2 */
7265 /* 32 bit to 16 bit or 64 bit to 32 bit float conversion */
7266 if (size == 2) {
7267 gen_helper_vfp_fcvtsd(tcg_res[pass], tcg_op, cpu_env);
7268 } else {
7269 TCGv_i32 tcg_lo = tcg_temp_new_i32();
7270 TCGv_i32 tcg_hi = tcg_temp_new_i32();
7271 tcg_gen_trunc_i64_i32(tcg_lo, tcg_op);
7272 gen_helper_vfp_fcvt_f32_to_f16(tcg_lo, tcg_lo, cpu_env);
7273 tcg_gen_shri_i64(tcg_op, tcg_op, 32);
7274 tcg_gen_trunc_i64_i32(tcg_hi, tcg_op);
7275 gen_helper_vfp_fcvt_f32_to_f16(tcg_hi, tcg_hi, cpu_env);
7276 tcg_gen_deposit_i32(tcg_res[pass], tcg_lo, tcg_hi, 16, 16);
7277 tcg_temp_free_i32(tcg_lo);
7278 tcg_temp_free_i32(tcg_hi);
7279 }
7280 break;
7281 default:
7282 g_assert_not_reached();
7283 }
7284
7285 if (genfn) {
7286 genfn(tcg_res[pass], tcg_op);
7287 } else if (genenvfn) {
7288 genenvfn(tcg_res[pass], cpu_env, tcg_op);
7289 }
7290
7291 tcg_temp_free_i64(tcg_op);
7292 }
7293
7294 for (pass = 0; pass < 2; pass++) {
7295 write_vec_element_i32(s, tcg_res[pass], rd, destelt + pass, MO_32);
7296 tcg_temp_free_i32(tcg_res[pass]);
7297 }
7298 if (!is_q) {
7299 clear_vec_high(s, rd);
7300 }
7301}
7302
384b26fb
AB
7303/* C3.6.12 AdvSIMD scalar two reg misc
7304 * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0
7305 * +-----+---+-----------+------+-----------+--------+-----+------+------+
7306 * | 0 1 | U | 1 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd |
7307 * +-----+---+-----------+------+-----------+--------+-----+------+------+
7308 */
7309static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn)
7310{
effa8e06
PM
7311 int rd = extract32(insn, 0, 5);
7312 int rn = extract32(insn, 5, 5);
7313 int opcode = extract32(insn, 12, 5);
7314 int size = extract32(insn, 22, 2);
7315 bool u = extract32(insn, 29, 1);
04c7c6c2
PM
7316 bool is_fcvt = false;
7317 int rmode;
7318 TCGv_i32 tcg_rmode;
7319 TCGv_ptr tcg_fpstatus;
effa8e06
PM
7320
7321 switch (opcode) {
7322 case 0xa: /* CMLT */
7323 if (u) {
7324 unallocated_encoding(s);
7325 return;
7326 }
7327 /* fall through */
7328 case 0x8: /* CMGT, CMGE */
7329 case 0x9: /* CMEQ, CMLE */
7330 case 0xb: /* ABS, NEG */
7331 if (size != 3) {
7332 unallocated_encoding(s);
7333 return;
7334 }
7335 break;
5201c136
AB
7336 case 0x12: /* SQXTUN */
7337 if (u) {
7338 unallocated_encoding(s);
7339 return;
7340 }
7341 /* fall through */
7342 case 0x14: /* SQXTN, UQXTN */
7343 if (size == 3) {
7344 unallocated_encoding(s);
7345 return;
7346 }
7347 handle_2misc_narrow(s, true, opcode, u, false, size, rn, rd);
7348 return;
8908f4d1
AB
7349 case 0xc ... 0xf:
7350 case 0x16 ... 0x1d:
7351 case 0x1f:
7352 /* Floating point: U, size[1] and opcode indicate operation;
7353 * size[0] indicates single or double precision.
7354 */
7355 opcode |= (extract32(size, 1, 1) << 5) | (u << 6);
7356 size = extract32(size, 0, 1) ? 3 : 2;
7357 switch (opcode) {
7358 case 0x2c: /* FCMGT (zero) */
7359 case 0x2d: /* FCMEQ (zero) */
7360 case 0x2e: /* FCMLT (zero) */
7361 case 0x6c: /* FCMGE (zero) */
7362 case 0x6d: /* FCMLE (zero) */
7363 handle_2misc_fcmp_zero(s, opcode, true, u, true, size, rn, rd);
7364 return;
10113b69
AB
7365 case 0x1d: /* SCVTF */
7366 case 0x5d: /* UCVTF */
7367 {
7368 bool is_signed = (opcode == 0x1d);
7369 handle_simd_intfp_conv(s, rd, rn, 1, is_signed, 0, size);
7370 return;
7371 }
b6d4443a 7372 case 0x3d: /* FRECPE */
8f0c6758
AB
7373 case 0x3f: /* FRECPX */
7374 handle_2misc_reciprocal(s, opcode, true, u, true, size, rn, rd);
7375 return;
8908f4d1
AB
7376 case 0x1a: /* FCVTNS */
7377 case 0x1b: /* FCVTMS */
8908f4d1
AB
7378 case 0x3a: /* FCVTPS */
7379 case 0x3b: /* FCVTZS */
8908f4d1
AB
7380 case 0x5a: /* FCVTNU */
7381 case 0x5b: /* FCVTMU */
8908f4d1
AB
7382 case 0x7a: /* FCVTPU */
7383 case 0x7b: /* FCVTZU */
04c7c6c2
PM
7384 is_fcvt = true;
7385 rmode = extract32(opcode, 5, 1) | (extract32(opcode, 0, 1) << 1);
7386 break;
7387 case 0x1c: /* FCVTAS */
7388 case 0x5c: /* FCVTAU */
7389 /* TIEAWAY doesn't fit in the usual rounding mode encoding */
7390 is_fcvt = true;
7391 rmode = FPROUNDING_TIEAWAY;
7392 break;
04c7c6c2 7393 case 0x56: /* FCVTXN, FCVTXN2 */
8908f4d1
AB
7394 case 0x7d: /* FRSQRTE */
7395 unsupported_encoding(s, insn);
7396 return;
7397 default:
7398 unallocated_encoding(s);
7399 return;
7400 }
7401 break;
effa8e06
PM
7402 default:
7403 /* Other categories of encoding in this class:
effa8e06 7404 * + SUQADD/USQADD/SQABS/SQNEG : size 8, 16, 32 or 64
effa8e06
PM
7405 */
7406 unsupported_encoding(s, insn);
7407 return;
7408 }
7409
04c7c6c2
PM
7410 if (is_fcvt) {
7411 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode));
7412 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
7413 tcg_fpstatus = get_fpstatus_ptr();
7414 } else {
7415 TCGV_UNUSED_I32(tcg_rmode);
7416 TCGV_UNUSED_PTR(tcg_fpstatus);
7417 }
7418
effa8e06
PM
7419 if (size == 3) {
7420 TCGv_i64 tcg_rn = read_fp_dreg(s, rn);
7421 TCGv_i64 tcg_rd = tcg_temp_new_i64();
7422
04c7c6c2 7423 handle_2misc_64(s, opcode, u, tcg_rd, tcg_rn, tcg_rmode, tcg_fpstatus);
effa8e06
PM
7424 write_fp_dreg(s, rd, tcg_rd);
7425 tcg_temp_free_i64(tcg_rd);
7426 tcg_temp_free_i64(tcg_rn);
04c7c6c2
PM
7427 } else if (size == 2) {
7428 TCGv_i32 tcg_rn = read_fp_sreg(s, rn);
7429 TCGv_i32 tcg_rd = tcg_temp_new_i32();
7430
7431 switch (opcode) {
7432 case 0x1a: /* FCVTNS */
7433 case 0x1b: /* FCVTMS */
7434 case 0x1c: /* FCVTAS */
7435 case 0x3a: /* FCVTPS */
7436 case 0x3b: /* FCVTZS */
7437 {
7438 TCGv_i32 tcg_shift = tcg_const_i32(0);
7439 gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus);
7440 tcg_temp_free_i32(tcg_shift);
7441 break;
7442 }
7443 case 0x5a: /* FCVTNU */
7444 case 0x5b: /* FCVTMU */
7445 case 0x5c: /* FCVTAU */
7446 case 0x7a: /* FCVTPU */
7447 case 0x7b: /* FCVTZU */
7448 {
7449 TCGv_i32 tcg_shift = tcg_const_i32(0);
7450 gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus);
7451 tcg_temp_free_i32(tcg_shift);
7452 break;
7453 }
7454 default:
7455 g_assert_not_reached();
7456 }
7457
7458 write_fp_sreg(s, rd, tcg_rd);
7459 tcg_temp_free_i32(tcg_rd);
7460 tcg_temp_free_i32(tcg_rn);
effa8e06 7461 } else {
effa8e06
PM
7462 g_assert_not_reached();
7463 }
04c7c6c2
PM
7464
7465 if (is_fcvt) {
7466 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
7467 tcg_temp_free_i32(tcg_rmode);
7468 tcg_temp_free_ptr(tcg_fpstatus);
7469 }
384b26fb
AB
7470}
7471
4d1cef84
AB
7472/* SSHR[RA]/USHR[RA] - Vector shift right (optional rounding/accumulate) */
7473static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u,
7474 int immh, int immb, int opcode, int rn, int rd)
7475{
7476 int size = 32 - clz32(immh) - 1;
7477 int immhb = immh << 3 | immb;
7478 int shift = 2 * (8 << size) - immhb;
7479 bool accumulate = false;
7480 bool round = false;
37a706ad 7481 bool insert = false;
4d1cef84
AB
7482 int dsize = is_q ? 128 : 64;
7483 int esize = 8 << size;
7484 int elements = dsize/esize;
7485 TCGMemOp memop = size | (is_u ? 0 : MO_SIGN);
7486 TCGv_i64 tcg_rn = new_tmp_a64(s);
7487 TCGv_i64 tcg_rd = new_tmp_a64(s);
7488 TCGv_i64 tcg_round;
7489 int i;
7490
7491 if (extract32(immh, 3, 1) && !is_q) {
7492 unallocated_encoding(s);
7493 return;
7494 }
7495
7496 if (size > 3 && !is_q) {
7497 unallocated_encoding(s);
7498 return;
7499 }
7500
7501 switch (opcode) {
7502 case 0x02: /* SSRA / USRA (accumulate) */
7503 accumulate = true;
7504 break;
7505 case 0x04: /* SRSHR / URSHR (rounding) */
7506 round = true;
7507 break;
7508 case 0x06: /* SRSRA / URSRA (accum + rounding) */
7509 accumulate = round = true;
7510 break;
37a706ad
PM
7511 case 0x08: /* SRI */
7512 insert = true;
7513 break;
4d1cef84
AB
7514 }
7515
7516 if (round) {
7517 uint64_t round_const = 1ULL << (shift - 1);
7518 tcg_round = tcg_const_i64(round_const);
7519 } else {
7520 TCGV_UNUSED_I64(tcg_round);
7521 }
7522
7523 for (i = 0; i < elements; i++) {
7524 read_vec_element(s, tcg_rn, rn, i, memop);
37a706ad 7525 if (accumulate || insert) {
4d1cef84
AB
7526 read_vec_element(s, tcg_rd, rd, i, memop);
7527 }
7528
37a706ad
PM
7529 if (insert) {
7530 handle_shri_with_ins(tcg_rd, tcg_rn, size, shift);
7531 } else {
7532 handle_shri_with_rndacc(tcg_rd, tcg_rn, tcg_round,
7533 accumulate, is_u, size, shift);
7534 }
4d1cef84
AB
7535
7536 write_vec_element(s, tcg_rd, rd, i, size);
7537 }
7538
7539 if (!is_q) {
7540 clear_vec_high(s, rd);
7541 }
7542
7543 if (round) {
7544 tcg_temp_free_i64(tcg_round);
7545 }
7546}
7547
7548/* SHL/SLI - Vector shift left */
7549static void handle_vec_simd_shli(DisasContext *s, bool is_q, bool insert,
7550 int immh, int immb, int opcode, int rn, int rd)
7551{
7552 int size = 32 - clz32(immh) - 1;
7553 int immhb = immh << 3 | immb;
7554 int shift = immhb - (8 << size);
7555 int dsize = is_q ? 128 : 64;
7556 int esize = 8 << size;
7557 int elements = dsize/esize;
7558 TCGv_i64 tcg_rn = new_tmp_a64(s);
7559 TCGv_i64 tcg_rd = new_tmp_a64(s);
7560 int i;
7561
7562 if (extract32(immh, 3, 1) && !is_q) {
7563 unallocated_encoding(s);
7564 return;
7565 }
7566
7567 if (size > 3 && !is_q) {
7568 unallocated_encoding(s);
7569 return;
7570 }
7571
7572 for (i = 0; i < elements; i++) {
7573 read_vec_element(s, tcg_rn, rn, i, size);
7574 if (insert) {
7575 read_vec_element(s, tcg_rd, rd, i, size);
7576 }
7577
7578 handle_shli_with_ins(tcg_rd, tcg_rn, insert, shift);
7579
7580 write_vec_element(s, tcg_rd, rd, i, size);
7581 }
7582
7583 if (!is_q) {
7584 clear_vec_high(s, rd);
7585 }
7586}
7587
7588/* USHLL/SHLL - Vector shift left with widening */
7589static void handle_vec_simd_wshli(DisasContext *s, bool is_q, bool is_u,
7590 int immh, int immb, int opcode, int rn, int rd)
7591{
7592 int size = 32 - clz32(immh) - 1;
7593 int immhb = immh << 3 | immb;
7594 int shift = immhb - (8 << size);
7595 int dsize = 64;
7596 int esize = 8 << size;
7597 int elements = dsize/esize;
7598 TCGv_i64 tcg_rn = new_tmp_a64(s);
7599 TCGv_i64 tcg_rd = new_tmp_a64(s);
7600 int i;
7601
7602 if (size >= 3) {
7603 unallocated_encoding(s);
7604 return;
7605 }
7606
7607 /* For the LL variants the store is larger than the load,
7608 * so if rd == rn we would overwrite parts of our input.
7609 * So load everything right now and use shifts in the main loop.
7610 */
7611 read_vec_element(s, tcg_rn, rn, is_q ? 1 : 0, MO_64);
7612
7613 for (i = 0; i < elements; i++) {
7614 tcg_gen_shri_i64(tcg_rd, tcg_rn, i * esize);
7615 ext_and_shift_reg(tcg_rd, tcg_rd, size | (!is_u << 2), 0);
7616 tcg_gen_shli_i64(tcg_rd, tcg_rd, shift);
7617 write_vec_element(s, tcg_rd, rd, i, size + 1);
7618 }
7619}
7620
c1b876b2
AB
7621/* SHRN/RSHRN - Shift right with narrowing (and potential rounding) */
7622static void handle_vec_simd_shrn(DisasContext *s, bool is_q,
7623 int immh, int immb, int opcode, int rn, int rd)
7624{
7625 int immhb = immh << 3 | immb;
7626 int size = 32 - clz32(immh) - 1;
7627 int dsize = 64;
7628 int esize = 8 << size;
7629 int elements = dsize/esize;
7630 int shift = (2 * esize) - immhb;
7631 bool round = extract32(opcode, 0, 1);
7632 TCGv_i64 tcg_rn, tcg_rd, tcg_final;
7633 TCGv_i64 tcg_round;
7634 int i;
7635
7636 if (extract32(immh, 3, 1)) {
7637 unallocated_encoding(s);
7638 return;
7639 }
7640
7641 tcg_rn = tcg_temp_new_i64();
7642 tcg_rd = tcg_temp_new_i64();
7643 tcg_final = tcg_temp_new_i64();
7644 read_vec_element(s, tcg_final, rd, is_q ? 1 : 0, MO_64);
7645
7646 if (round) {
7647 uint64_t round_const = 1ULL << (shift - 1);
7648 tcg_round = tcg_const_i64(round_const);
7649 } else {
7650 TCGV_UNUSED_I64(tcg_round);
7651 }
7652
7653 for (i = 0; i < elements; i++) {
7654 read_vec_element(s, tcg_rn, rn, i, size+1);
7655 handle_shri_with_rndacc(tcg_rd, tcg_rn, tcg_round,
7656 false, true, size+1, shift);
7657
7658 tcg_gen_deposit_i64(tcg_final, tcg_final, tcg_rd, esize * i, esize);
7659 }
7660
7661 if (!is_q) {
7662 clear_vec_high(s, rd);
7663 write_vec_element(s, tcg_final, rd, 0, MO_64);
7664 } else {
7665 write_vec_element(s, tcg_final, rd, 1, MO_64);
7666 }
7667
7668 if (round) {
7669 tcg_temp_free_i64(tcg_round);
7670 }
7671 tcg_temp_free_i64(tcg_rn);
7672 tcg_temp_free_i64(tcg_rd);
7673 tcg_temp_free_i64(tcg_final);
7674 return;
7675}
7676
7677
384b26fb
AB
7678/* C3.6.14 AdvSIMD shift by immediate
7679 * 31 30 29 28 23 22 19 18 16 15 11 10 9 5 4 0
7680 * +---+---+---+-------------+------+------+--------+---+------+------+
7681 * | 0 | Q | U | 0 1 1 1 1 0 | immh | immb | opcode | 1 | Rn | Rd |
7682 * +---+---+---+-------------+------+------+--------+---+------+------+
7683 */
7684static void disas_simd_shift_imm(DisasContext *s, uint32_t insn)
7685{
4d1cef84
AB
7686 int rd = extract32(insn, 0, 5);
7687 int rn = extract32(insn, 5, 5);
7688 int opcode = extract32(insn, 11, 5);
7689 int immb = extract32(insn, 16, 3);
7690 int immh = extract32(insn, 19, 4);
7691 bool is_u = extract32(insn, 29, 1);
7692 bool is_q = extract32(insn, 30, 1);
7693
7694 switch (opcode) {
37a706ad
PM
7695 case 0x08: /* SRI */
7696 if (!is_u) {
7697 unallocated_encoding(s);
7698 return;
7699 }
7700 /* fall through */
4d1cef84
AB
7701 case 0x00: /* SSHR / USHR */
7702 case 0x02: /* SSRA / USRA (accumulate) */
7703 case 0x04: /* SRSHR / URSHR (rounding) */
7704 case 0x06: /* SRSRA / URSRA (accum + rounding) */
7705 handle_vec_simd_shri(s, is_q, is_u, immh, immb, opcode, rn, rd);
7706 break;
7707 case 0x0a: /* SHL / SLI */
7708 handle_vec_simd_shli(s, is_q, is_u, immh, immb, opcode, rn, rd);
7709 break;
c1b876b2
AB
7710 case 0x10: /* SHRN */
7711 case 0x11: /* RSHRN / SQRSHRUN */
7712 if (is_u) {
7713 handle_vec_simd_sqshrn(s, false, is_q, false, true, immh, immb,
7714 opcode, rn, rd);
7715 } else {
7716 handle_vec_simd_shrn(s, is_q, immh, immb, opcode, rn, rd);
7717 }
7718 break;
7719 case 0x12: /* SQSHRN / UQSHRN */
7720 case 0x13: /* SQRSHRN / UQRSHRN */
7721 handle_vec_simd_sqshrn(s, false, is_q, is_u, is_u, immh, immb,
7722 opcode, rn, rd);
7723 break;
4d1cef84
AB
7724 case 0x14: /* SSHLL / USHLL */
7725 handle_vec_simd_wshli(s, is_q, is_u, immh, immb, opcode, rn, rd);
7726 break;
10113b69
AB
7727 case 0x1c: /* SCVTF / UCVTF */
7728 handle_simd_shift_intfp_conv(s, false, is_q, is_u, immh, immb,
7729 opcode, rn, rd);
7730 break;
a566da1b 7731 case 0xc: /* SQSHLU */
a847f32c
PM
7732 if (!is_u) {
7733 unallocated_encoding(s);
7734 return;
7735 }
7736 handle_simd_qshl(s, false, is_q, false, true, immh, immb, rn, rd);
7737 break;
a566da1b 7738 case 0xe: /* SQSHL, UQSHL */
a847f32c
PM
7739 handle_simd_qshl(s, false, is_q, is_u, is_u, immh, immb, rn, rd);
7740 break;
10113b69 7741 case 0x1f: /* FCVTZS/ FCVTZU */
2ed3ea11 7742 handle_simd_shift_fpint_conv(s, false, is_q, is_u, immh, immb, rn, rd);
10113b69 7743 return;
4d1cef84 7744 default:
a566da1b 7745 unallocated_encoding(s);
4d1cef84
AB
7746 return;
7747 }
384b26fb
AB
7748}
7749
70d7f984
PM
7750/* Generate code to do a "long" addition or subtraction, ie one done in
7751 * TCGv_i64 on vector lanes twice the width specified by size.
7752 */
7753static void gen_neon_addl(int size, bool is_sub, TCGv_i64 tcg_res,
7754 TCGv_i64 tcg_op1, TCGv_i64 tcg_op2)
7755{
7756 static NeonGenTwo64OpFn * const fns[3][2] = {
7757 { gen_helper_neon_addl_u16, gen_helper_neon_subl_u16 },
7758 { gen_helper_neon_addl_u32, gen_helper_neon_subl_u32 },
7759 { tcg_gen_add_i64, tcg_gen_sub_i64 },
7760 };
7761 NeonGenTwo64OpFn *genfn;
7762 assert(size < 3);
7763
7764 genfn = fns[size][is_sub];
7765 genfn(tcg_res, tcg_op1, tcg_op2);
7766}
7767
a08582f4
PM
7768static void handle_3rd_widening(DisasContext *s, int is_q, int is_u, int size,
7769 int opcode, int rd, int rn, int rm)
7770{
7771 /* 3-reg-different widening insns: 64 x 64 -> 128 */
7772 TCGv_i64 tcg_res[2];
7773 int pass, accop;
7774
7775 tcg_res[0] = tcg_temp_new_i64();
7776 tcg_res[1] = tcg_temp_new_i64();
7777
7778 /* Does this op do an adding accumulate, a subtracting accumulate,
7779 * or no accumulate at all?
7780 */
7781 switch (opcode) {
7782 case 5:
7783 case 8:
7784 case 9:
7785 accop = 1;
7786 break;
7787 case 10:
7788 case 11:
7789 accop = -1;
7790 break;
7791 default:
7792 accop = 0;
7793 break;
7794 }
7795
7796 if (accop != 0) {
7797 read_vec_element(s, tcg_res[0], rd, 0, MO_64);
7798 read_vec_element(s, tcg_res[1], rd, 1, MO_64);
7799 }
7800
7801 /* size == 2 means two 32x32->64 operations; this is worth special
7802 * casing because we can generally handle it inline.
7803 */
7804 if (size == 2) {
7805 for (pass = 0; pass < 2; pass++) {
7806 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
7807 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
7808 TCGv_i64 tcg_passres;
7809 TCGMemOp memop = MO_32 | (is_u ? 0 : MO_SIGN);
7810
7811 int elt = pass + is_q * 2;
7812
7813 read_vec_element(s, tcg_op1, rn, elt, memop);
7814 read_vec_element(s, tcg_op2, rm, elt, memop);
7815
7816 if (accop == 0) {
7817 tcg_passres = tcg_res[pass];
7818 } else {
7819 tcg_passres = tcg_temp_new_i64();
7820 }
7821
7822 switch (opcode) {
70d7f984
PM
7823 case 0: /* SADDL, SADDL2, UADDL, UADDL2 */
7824 tcg_gen_add_i64(tcg_passres, tcg_op1, tcg_op2);
7825 break;
7826 case 2: /* SSUBL, SSUBL2, USUBL, USUBL2 */
7827 tcg_gen_sub_i64(tcg_passres, tcg_op1, tcg_op2);
7828 break;
0ae39320
PM
7829 case 5: /* SABAL, SABAL2, UABAL, UABAL2 */
7830 case 7: /* SABDL, SABDL2, UABDL, UABDL2 */
7831 {
7832 TCGv_i64 tcg_tmp1 = tcg_temp_new_i64();
7833 TCGv_i64 tcg_tmp2 = tcg_temp_new_i64();
7834
7835 tcg_gen_sub_i64(tcg_tmp1, tcg_op1, tcg_op2);
7836 tcg_gen_sub_i64(tcg_tmp2, tcg_op2, tcg_op1);
7837 tcg_gen_movcond_i64(is_u ? TCG_COND_GEU : TCG_COND_GE,
7838 tcg_passres,
7839 tcg_op1, tcg_op2, tcg_tmp1, tcg_tmp2);
7840 tcg_temp_free_i64(tcg_tmp1);
7841 tcg_temp_free_i64(tcg_tmp2);
7842 break;
7843 }
a08582f4
PM
7844 case 8: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
7845 case 10: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
7846 case 12: /* UMULL, UMULL2, SMULL, SMULL2 */
7847 tcg_gen_mul_i64(tcg_passres, tcg_op1, tcg_op2);
7848 break;
70d7f984
PM
7849 case 9: /* SQDMLAL, SQDMLAL2 */
7850 case 11: /* SQDMLSL, SQDMLSL2 */
7851 case 13: /* SQDMULL, SQDMULL2 */
7852 tcg_gen_mul_i64(tcg_passres, tcg_op1, tcg_op2);
7853 gen_helper_neon_addl_saturate_s64(tcg_passres, cpu_env,
7854 tcg_passres, tcg_passres);
7855 break;
a08582f4
PM
7856 default:
7857 g_assert_not_reached();
7858 }
7859
70d7f984
PM
7860 if (opcode == 9 || opcode == 11) {
7861 /* saturating accumulate ops */
7862 if (accop < 0) {
7863 tcg_gen_neg_i64(tcg_passres, tcg_passres);
7864 }
7865 gen_helper_neon_addl_saturate_s64(tcg_res[pass], cpu_env,
7866 tcg_res[pass], tcg_passres);
7867 } else if (accop > 0) {
a08582f4 7868 tcg_gen_add_i64(tcg_res[pass], tcg_res[pass], tcg_passres);
a08582f4
PM
7869 } else if (accop < 0) {
7870 tcg_gen_sub_i64(tcg_res[pass], tcg_res[pass], tcg_passres);
70d7f984
PM
7871 }
7872
7873 if (accop != 0) {
a08582f4
PM
7874 tcg_temp_free_i64(tcg_passres);
7875 }
7876
7877 tcg_temp_free_i64(tcg_op1);
7878 tcg_temp_free_i64(tcg_op2);
7879 }
7880 } else {
7881 /* size 0 or 1, generally helper functions */
7882 for (pass = 0; pass < 2; pass++) {
7883 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
7884 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
7885 TCGv_i64 tcg_passres;
7886 int elt = pass + is_q * 2;
7887
7888 read_vec_element_i32(s, tcg_op1, rn, elt, MO_32);
7889 read_vec_element_i32(s, tcg_op2, rm, elt, MO_32);
7890
7891 if (accop == 0) {
7892 tcg_passres = tcg_res[pass];
7893 } else {
7894 tcg_passres = tcg_temp_new_i64();
7895 }
7896
7897 switch (opcode) {
70d7f984
PM
7898 case 0: /* SADDL, SADDL2, UADDL, UADDL2 */
7899 case 2: /* SSUBL, SSUBL2, USUBL, USUBL2 */
7900 {
7901 TCGv_i64 tcg_op2_64 = tcg_temp_new_i64();
7902 static NeonGenWidenFn * const widenfns[2][2] = {
7903 { gen_helper_neon_widen_s8, gen_helper_neon_widen_u8 },
7904 { gen_helper_neon_widen_s16, gen_helper_neon_widen_u16 },
7905 };
7906 NeonGenWidenFn *widenfn = widenfns[size][is_u];
7907
7908 widenfn(tcg_op2_64, tcg_op2);
7909 widenfn(tcg_passres, tcg_op1);
7910 gen_neon_addl(size, (opcode == 2), tcg_passres,
7911 tcg_passres, tcg_op2_64);
7912 tcg_temp_free_i64(tcg_op2_64);
7913 break;
7914 }
0ae39320
PM
7915 case 5: /* SABAL, SABAL2, UABAL, UABAL2 */
7916 case 7: /* SABDL, SABDL2, UABDL, UABDL2 */
7917 if (size == 0) {
7918 if (is_u) {
7919 gen_helper_neon_abdl_u16(tcg_passres, tcg_op1, tcg_op2);
7920 } else {
7921 gen_helper_neon_abdl_s16(tcg_passres, tcg_op1, tcg_op2);
7922 }
7923 } else {
7924 if (is_u) {
7925 gen_helper_neon_abdl_u32(tcg_passres, tcg_op1, tcg_op2);
7926 } else {
7927 gen_helper_neon_abdl_s32(tcg_passres, tcg_op1, tcg_op2);
7928 }
7929 }
7930 break;
a08582f4
PM
7931 case 8: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
7932 case 10: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
7933 case 12: /* UMULL, UMULL2, SMULL, SMULL2 */
7934 if (size == 0) {
7935 if (is_u) {
7936 gen_helper_neon_mull_u8(tcg_passres, tcg_op1, tcg_op2);
7937 } else {
7938 gen_helper_neon_mull_s8(tcg_passres, tcg_op1, tcg_op2);
7939 }
7940 } else {
7941 if (is_u) {
7942 gen_helper_neon_mull_u16(tcg_passres, tcg_op1, tcg_op2);
7943 } else {
7944 gen_helper_neon_mull_s16(tcg_passres, tcg_op1, tcg_op2);
7945 }
7946 }
7947 break;
70d7f984
PM
7948 case 9: /* SQDMLAL, SQDMLAL2 */
7949 case 11: /* SQDMLSL, SQDMLSL2 */
7950 case 13: /* SQDMULL, SQDMULL2 */
7951 assert(size == 1);
7952 gen_helper_neon_mull_s16(tcg_passres, tcg_op1, tcg_op2);
7953 gen_helper_neon_addl_saturate_s32(tcg_passres, cpu_env,
7954 tcg_passres, tcg_passres);
7955 break;
a984e42c
PM
7956 case 14: /* PMULL */
7957 assert(size == 0);
7958 gen_helper_neon_mull_p8(tcg_passres, tcg_op1, tcg_op2);
7959 break;
a08582f4
PM
7960 default:
7961 g_assert_not_reached();
7962 }
7963 tcg_temp_free_i32(tcg_op1);
7964 tcg_temp_free_i32(tcg_op2);
7965
70d7f984
PM
7966 if (accop != 0) {
7967 if (opcode == 9 || opcode == 11) {
7968 /* saturating accumulate ops */
7969 if (accop < 0) {
7970 gen_helper_neon_negl_u32(tcg_passres, tcg_passres);
7971 }
7972 gen_helper_neon_addl_saturate_s32(tcg_res[pass], cpu_env,
7973 tcg_res[pass],
7974 tcg_passres);
a08582f4 7975 } else {
70d7f984
PM
7976 gen_neon_addl(size, (accop < 0), tcg_res[pass],
7977 tcg_res[pass], tcg_passres);
a08582f4
PM
7978 }
7979 tcg_temp_free_i64(tcg_passres);
7980 }
7981 }
7982 }
7983
7984 write_vec_element(s, tcg_res[0], rd, 0, MO_64);
7985 write_vec_element(s, tcg_res[1], rd, 1, MO_64);
7986 tcg_temp_free_i64(tcg_res[0]);
7987 tcg_temp_free_i64(tcg_res[1]);
7988}
7989
dfc15c7c
PM
7990static void handle_3rd_wide(DisasContext *s, int is_q, int is_u, int size,
7991 int opcode, int rd, int rn, int rm)
7992{
7993 TCGv_i64 tcg_res[2];
7994 int part = is_q ? 2 : 0;
7995 int pass;
7996
7997 for (pass = 0; pass < 2; pass++) {
7998 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
7999 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
8000 TCGv_i64 tcg_op2_wide = tcg_temp_new_i64();
8001 static NeonGenWidenFn * const widenfns[3][2] = {
8002 { gen_helper_neon_widen_s8, gen_helper_neon_widen_u8 },
8003 { gen_helper_neon_widen_s16, gen_helper_neon_widen_u16 },
8004 { tcg_gen_ext_i32_i64, tcg_gen_extu_i32_i64 },
8005 };
8006 NeonGenWidenFn *widenfn = widenfns[size][is_u];
8007
8008 read_vec_element(s, tcg_op1, rn, pass, MO_64);
8009 read_vec_element_i32(s, tcg_op2, rm, part + pass, MO_32);
8010 widenfn(tcg_op2_wide, tcg_op2);
8011 tcg_temp_free_i32(tcg_op2);
8012 tcg_res[pass] = tcg_temp_new_i64();
8013 gen_neon_addl(size, (opcode == 3),
8014 tcg_res[pass], tcg_op1, tcg_op2_wide);
8015 tcg_temp_free_i64(tcg_op1);
8016 tcg_temp_free_i64(tcg_op2_wide);
8017 }
8018
8019 for (pass = 0; pass < 2; pass++) {
8020 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
8021 tcg_temp_free_i64(tcg_res[pass]);
8022 }
8023}
8024
e4b998d4
PM
8025static void do_narrow_high_u32(TCGv_i32 res, TCGv_i64 in)
8026{
8027 tcg_gen_shri_i64(in, in, 32);
8028 tcg_gen_trunc_i64_i32(res, in);
8029}
8030
8031static void do_narrow_round_high_u32(TCGv_i32 res, TCGv_i64 in)
8032{
8033 tcg_gen_addi_i64(in, in, 1U << 31);
8034 do_narrow_high_u32(res, in);
8035}
8036
8037static void handle_3rd_narrowing(DisasContext *s, int is_q, int is_u, int size,
8038 int opcode, int rd, int rn, int rm)
8039{
8040 TCGv_i32 tcg_res[2];
8041 int part = is_q ? 2 : 0;
8042 int pass;
8043
8044 for (pass = 0; pass < 2; pass++) {
8045 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8046 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8047 TCGv_i64 tcg_wideres = tcg_temp_new_i64();
8048 static NeonGenNarrowFn * const narrowfns[3][2] = {
8049 { gen_helper_neon_narrow_high_u8,
8050 gen_helper_neon_narrow_round_high_u8 },
8051 { gen_helper_neon_narrow_high_u16,
8052 gen_helper_neon_narrow_round_high_u16 },
8053 { do_narrow_high_u32, do_narrow_round_high_u32 },
8054 };
8055 NeonGenNarrowFn *gennarrow = narrowfns[size][is_u];
8056
8057 read_vec_element(s, tcg_op1, rn, pass, MO_64);
8058 read_vec_element(s, tcg_op2, rm, pass, MO_64);
8059
8060 gen_neon_addl(size, (opcode == 6), tcg_wideres, tcg_op1, tcg_op2);
8061
8062 tcg_temp_free_i64(tcg_op1);
8063 tcg_temp_free_i64(tcg_op2);
8064
8065 tcg_res[pass] = tcg_temp_new_i32();
8066 gennarrow(tcg_res[pass], tcg_wideres);
8067 tcg_temp_free_i64(tcg_wideres);
8068 }
8069
8070 for (pass = 0; pass < 2; pass++) {
8071 write_vec_element_i32(s, tcg_res[pass], rd, pass + part, MO_32);
8072 tcg_temp_free_i32(tcg_res[pass]);
8073 }
8074 if (!is_q) {
8075 clear_vec_high(s, rd);
8076 }
8077}
8078
a984e42c
PM
8079static void handle_pmull_64(DisasContext *s, int is_q, int rd, int rn, int rm)
8080{
8081 /* PMULL of 64 x 64 -> 128 is an odd special case because it
8082 * is the only three-reg-diff instruction which produces a
8083 * 128-bit wide result from a single operation. However since
8084 * it's possible to calculate the two halves more or less
8085 * separately we just use two helper calls.
8086 */
8087 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8088 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8089 TCGv_i64 tcg_res = tcg_temp_new_i64();
8090
8091 read_vec_element(s, tcg_op1, rn, is_q, MO_64);
8092 read_vec_element(s, tcg_op2, rm, is_q, MO_64);
8093 gen_helper_neon_pmull_64_lo(tcg_res, tcg_op1, tcg_op2);
8094 write_vec_element(s, tcg_res, rd, 0, MO_64);
8095 gen_helper_neon_pmull_64_hi(tcg_res, tcg_op1, tcg_op2);
8096 write_vec_element(s, tcg_res, rd, 1, MO_64);
8097
8098 tcg_temp_free_i64(tcg_op1);
8099 tcg_temp_free_i64(tcg_op2);
8100 tcg_temp_free_i64(tcg_res);
8101}
8102
384b26fb
AB
8103/* C3.6.15 AdvSIMD three different
8104 * 31 30 29 28 24 23 22 21 20 16 15 12 11 10 9 5 4 0
8105 * +---+---+---+-----------+------+---+------+--------+-----+------+------+
8106 * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 0 0 | Rn | Rd |
8107 * +---+---+---+-----------+------+---+------+--------+-----+------+------+
8108 */
8109static void disas_simd_three_reg_diff(DisasContext *s, uint32_t insn)
8110{
a08582f4
PM
8111 /* Instructions in this group fall into three basic classes
8112 * (in each case with the operation working on each element in
8113 * the input vectors):
8114 * (1) widening 64 x 64 -> 128 (with possibly Vd as an extra
8115 * 128 bit input)
8116 * (2) wide 64 x 128 -> 128
8117 * (3) narrowing 128 x 128 -> 64
8118 * Here we do initial decode, catch unallocated cases and
8119 * dispatch to separate functions for each class.
8120 */
8121 int is_q = extract32(insn, 30, 1);
8122 int is_u = extract32(insn, 29, 1);
8123 int size = extract32(insn, 22, 2);
8124 int opcode = extract32(insn, 12, 4);
8125 int rm = extract32(insn, 16, 5);
8126 int rn = extract32(insn, 5, 5);
8127 int rd = extract32(insn, 0, 5);
8128
8129 switch (opcode) {
8130 case 1: /* SADDW, SADDW2, UADDW, UADDW2 */
8131 case 3: /* SSUBW, SSUBW2, USUBW, USUBW2 */
8132 /* 64 x 128 -> 128 */
dfc15c7c
PM
8133 if (size == 3) {
8134 unallocated_encoding(s);
8135 return;
8136 }
8137 handle_3rd_wide(s, is_q, is_u, size, opcode, rd, rn, rm);
a08582f4
PM
8138 break;
8139 case 4: /* ADDHN, ADDHN2, RADDHN, RADDHN2 */
8140 case 6: /* SUBHN, SUBHN2, RSUBHN, RSUBHN2 */
8141 /* 128 x 128 -> 64 */
e4b998d4
PM
8142 if (size == 3) {
8143 unallocated_encoding(s);
8144 return;
8145 }
8146 handle_3rd_narrowing(s, is_q, is_u, size, opcode, rd, rn, rm);
a08582f4 8147 break;
70d7f984
PM
8148 case 14: /* PMULL, PMULL2 */
8149 if (is_u || size == 1 || size == 2) {
8150 unallocated_encoding(s);
8151 return;
8152 }
a984e42c
PM
8153 if (size == 3) {
8154 if (!arm_dc_feature(s, ARM_FEATURE_V8_AES)) {
8155 unallocated_encoding(s);
8156 return;
8157 }
8158 handle_pmull_64(s, is_q, rd, rn, rm);
8159 return;
8160 }
8161 goto is_widening;
13caf1fd
PM
8162 case 9: /* SQDMLAL, SQDMLAL2 */
8163 case 11: /* SQDMLSL, SQDMLSL2 */
8164 case 13: /* SQDMULL, SQDMULL2 */
70d7f984 8165 if (is_u || size == 0) {
a08582f4
PM
8166 unallocated_encoding(s);
8167 return;
8168 }
8169 /* fall through */
13caf1fd
PM
8170 case 0: /* SADDL, SADDL2, UADDL, UADDL2 */
8171 case 2: /* SSUBL, SSUBL2, USUBL, USUBL2 */
13caf1fd
PM
8172 case 5: /* SABAL, SABAL2, UABAL, UABAL2 */
8173 case 7: /* SABDL, SABDL2, UABDL, UABDL2 */
8174 case 8: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
8175 case 10: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
8176 case 12: /* SMULL, SMULL2, UMULL, UMULL2 */
a08582f4
PM
8177 /* 64 x 64 -> 128 */
8178 if (size == 3) {
8179 unallocated_encoding(s);
8180 return;
8181 }
a984e42c 8182 is_widening:
a08582f4
PM
8183 handle_3rd_widening(s, is_q, is_u, size, opcode, rd, rn, rm);
8184 break;
8185 default:
8186 /* opcode 15 not allocated */
8187 unallocated_encoding(s);
8188 break;
8189 }
384b26fb
AB
8190}
8191
e1cea114
PM
8192/* Logic op (opcode == 3) subgroup of C3.6.16. */
8193static void disas_simd_3same_logic(DisasContext *s, uint32_t insn)
8194{
956d272e
PM
8195 int rd = extract32(insn, 0, 5);
8196 int rn = extract32(insn, 5, 5);
8197 int rm = extract32(insn, 16, 5);
8198 int size = extract32(insn, 22, 2);
8199 bool is_u = extract32(insn, 29, 1);
8200 bool is_q = extract32(insn, 30, 1);
8201 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8202 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8203 TCGv_i64 tcg_res[2];
8204 int pass;
8205
8206 tcg_res[0] = tcg_temp_new_i64();
8207 tcg_res[1] = tcg_temp_new_i64();
8208
8209 for (pass = 0; pass < (is_q ? 2 : 1); pass++) {
8210 read_vec_element(s, tcg_op1, rn, pass, MO_64);
8211 read_vec_element(s, tcg_op2, rm, pass, MO_64);
8212
8213 if (!is_u) {
8214 switch (size) {
8215 case 0: /* AND */
8216 tcg_gen_and_i64(tcg_res[pass], tcg_op1, tcg_op2);
8217 break;
8218 case 1: /* BIC */
8219 tcg_gen_andc_i64(tcg_res[pass], tcg_op1, tcg_op2);
8220 break;
8221 case 2: /* ORR */
8222 tcg_gen_or_i64(tcg_res[pass], tcg_op1, tcg_op2);
8223 break;
8224 case 3: /* ORN */
8225 tcg_gen_orc_i64(tcg_res[pass], tcg_op1, tcg_op2);
8226 break;
8227 }
8228 } else {
8229 if (size != 0) {
8230 /* B* ops need res loaded to operate on */
8231 read_vec_element(s, tcg_res[pass], rd, pass, MO_64);
8232 }
8233
8234 switch (size) {
8235 case 0: /* EOR */
8236 tcg_gen_xor_i64(tcg_res[pass], tcg_op1, tcg_op2);
8237 break;
8238 case 1: /* BSL bitwise select */
8239 tcg_gen_xor_i64(tcg_op1, tcg_op1, tcg_op2);
8240 tcg_gen_and_i64(tcg_op1, tcg_op1, tcg_res[pass]);
8241 tcg_gen_xor_i64(tcg_res[pass], tcg_op2, tcg_op1);
8242 break;
8243 case 2: /* BIT, bitwise insert if true */
8244 tcg_gen_xor_i64(tcg_op1, tcg_op1, tcg_res[pass]);
8245 tcg_gen_and_i64(tcg_op1, tcg_op1, tcg_op2);
8246 tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1);
8247 break;
8248 case 3: /* BIF, bitwise insert if false */
8249 tcg_gen_xor_i64(tcg_op1, tcg_op1, tcg_res[pass]);
8250 tcg_gen_andc_i64(tcg_op1, tcg_op1, tcg_op2);
8251 tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1);
8252 break;
8253 }
8254 }
8255 }
8256
8257 write_vec_element(s, tcg_res[0], rd, 0, MO_64);
8258 if (!is_q) {
8259 tcg_gen_movi_i64(tcg_res[1], 0);
8260 }
8261 write_vec_element(s, tcg_res[1], rd, 1, MO_64);
8262
8263 tcg_temp_free_i64(tcg_op1);
8264 tcg_temp_free_i64(tcg_op2);
8265 tcg_temp_free_i64(tcg_res[0]);
8266 tcg_temp_free_i64(tcg_res[1]);
e1cea114
PM
8267}
8268
8b12a0cf
PM
8269/* Helper functions for 32 bit comparisons */
8270static void gen_max_s32(TCGv_i32 res, TCGv_i32 op1, TCGv_i32 op2)
8271{
8272 tcg_gen_movcond_i32(TCG_COND_GE, res, op1, op2, op1, op2);
8273}
8274
8275static void gen_max_u32(TCGv_i32 res, TCGv_i32 op1, TCGv_i32 op2)
8276{
8277 tcg_gen_movcond_i32(TCG_COND_GEU, res, op1, op2, op1, op2);
8278}
8279
8280static void gen_min_s32(TCGv_i32 res, TCGv_i32 op1, TCGv_i32 op2)
8281{
8282 tcg_gen_movcond_i32(TCG_COND_LE, res, op1, op2, op1, op2);
8283}
8284
8285static void gen_min_u32(TCGv_i32 res, TCGv_i32 op1, TCGv_i32 op2)
8286{
8287 tcg_gen_movcond_i32(TCG_COND_LEU, res, op1, op2, op1, op2);
8288}
8289
bc242f9b
AB
8290/* Pairwise op subgroup of C3.6.16.
8291 *
8292 * This is called directly or via the handle_3same_float for float pairwise
8293 * operations where the opcode and size are calculated differently.
8294 */
8295static void handle_simd_3same_pair(DisasContext *s, int is_q, int u, int opcode,
8296 int size, int rn, int rm, int rd)
e1cea114 8297{
bc242f9b 8298 TCGv_ptr fpst;
0173a005
PM
8299 int pass;
8300
bc242f9b
AB
8301 /* Floating point operations need fpst */
8302 if (opcode >= 0x58) {
8303 fpst = get_fpstatus_ptr();
8304 } else {
8305 TCGV_UNUSED_PTR(fpst);
0173a005
PM
8306 }
8307
8308 /* These operations work on the concatenated rm:rn, with each pair of
8309 * adjacent elements being operated on to produce an element in the result.
8310 */
8311 if (size == 3) {
8312 TCGv_i64 tcg_res[2];
8313
8314 for (pass = 0; pass < 2; pass++) {
8315 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8316 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8317 int passreg = (pass == 0) ? rn : rm;
8318
8319 read_vec_element(s, tcg_op1, passreg, 0, MO_64);
8320 read_vec_element(s, tcg_op2, passreg, 1, MO_64);
8321 tcg_res[pass] = tcg_temp_new_i64();
8322
bc242f9b
AB
8323 switch (opcode) {
8324 case 0x17: /* ADDP */
8325 tcg_gen_add_i64(tcg_res[pass], tcg_op1, tcg_op2);
8326 break;
8327 case 0x58: /* FMAXNMP */
8328 gen_helper_vfp_maxnumd(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8329 break;
8330 case 0x5a: /* FADDP */
8331 gen_helper_vfp_addd(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8332 break;
8333 case 0x5e: /* FMAXP */
8334 gen_helper_vfp_maxd(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8335 break;
8336 case 0x78: /* FMINNMP */
8337 gen_helper_vfp_minnumd(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8338 break;
8339 case 0x7e: /* FMINP */
8340 gen_helper_vfp_mind(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8341 break;
8342 default:
8343 g_assert_not_reached();
8344 }
0173a005
PM
8345
8346 tcg_temp_free_i64(tcg_op1);
8347 tcg_temp_free_i64(tcg_op2);
8348 }
8349
8350 for (pass = 0; pass < 2; pass++) {
8351 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
8352 tcg_temp_free_i64(tcg_res[pass]);
8353 }
8354 } else {
8355 int maxpass = is_q ? 4 : 2;
8356 TCGv_i32 tcg_res[4];
8357
8358 for (pass = 0; pass < maxpass; pass++) {
8359 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
8360 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
bc242f9b 8361 NeonGenTwoOpFn *genfn = NULL;
0173a005
PM
8362 int passreg = pass < (maxpass / 2) ? rn : rm;
8363 int passelt = (is_q && (pass & 1)) ? 2 : 0;
8364
8365 read_vec_element_i32(s, tcg_op1, passreg, passelt, MO_32);
8366 read_vec_element_i32(s, tcg_op2, passreg, passelt + 1, MO_32);
8367 tcg_res[pass] = tcg_temp_new_i32();
8368
8369 switch (opcode) {
8370 case 0x17: /* ADDP */
8371 {
8372 static NeonGenTwoOpFn * const fns[3] = {
8373 gen_helper_neon_padd_u8,
8374 gen_helper_neon_padd_u16,
8375 tcg_gen_add_i32,
8376 };
8377 genfn = fns[size];
8378 break;
8379 }
8380 case 0x14: /* SMAXP, UMAXP */
8381 {
8382 static NeonGenTwoOpFn * const fns[3][2] = {
8383 { gen_helper_neon_pmax_s8, gen_helper_neon_pmax_u8 },
8384 { gen_helper_neon_pmax_s16, gen_helper_neon_pmax_u16 },
8385 { gen_max_s32, gen_max_u32 },
8386 };
8387 genfn = fns[size][u];
8388 break;
8389 }
8390 case 0x15: /* SMINP, UMINP */
8391 {
8392 static NeonGenTwoOpFn * const fns[3][2] = {
8393 { gen_helper_neon_pmin_s8, gen_helper_neon_pmin_u8 },
8394 { gen_helper_neon_pmin_s16, gen_helper_neon_pmin_u16 },
8395 { gen_min_s32, gen_min_u32 },
8396 };
8397 genfn = fns[size][u];
8398 break;
8399 }
bc242f9b
AB
8400 /* The FP operations are all on single floats (32 bit) */
8401 case 0x58: /* FMAXNMP */
8402 gen_helper_vfp_maxnums(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8403 break;
8404 case 0x5a: /* FADDP */
8405 gen_helper_vfp_adds(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8406 break;
8407 case 0x5e: /* FMAXP */
8408 gen_helper_vfp_maxs(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8409 break;
8410 case 0x78: /* FMINNMP */
8411 gen_helper_vfp_minnums(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8412 break;
8413 case 0x7e: /* FMINP */
8414 gen_helper_vfp_mins(tcg_res[pass], tcg_op1, tcg_op2, fpst);
8415 break;
0173a005
PM
8416 default:
8417 g_assert_not_reached();
8418 }
8419
bc242f9b
AB
8420 /* FP ops called directly, otherwise call now */
8421 if (genfn) {
8422 genfn(tcg_res[pass], tcg_op1, tcg_op2);
8423 }
0173a005
PM
8424
8425 tcg_temp_free_i32(tcg_op1);
8426 tcg_temp_free_i32(tcg_op2);
8427 }
8428
8429 for (pass = 0; pass < maxpass; pass++) {
8430 write_vec_element_i32(s, tcg_res[pass], rd, pass, MO_32);
8431 tcg_temp_free_i32(tcg_res[pass]);
8432 }
8433 if (!is_q) {
8434 clear_vec_high(s, rd);
8435 }
8436 }
bc242f9b
AB
8437
8438 if (!TCGV_IS_UNUSED_PTR(fpst)) {
8439 tcg_temp_free_ptr(fpst);
8440 }
e1cea114
PM
8441}
8442
8443/* Floating point op subgroup of C3.6.16. */
8444static void disas_simd_3same_float(DisasContext *s, uint32_t insn)
8445{
845ea09a
PM
8446 /* For floating point ops, the U, size[1] and opcode bits
8447 * together indicate the operation. size[0] indicates single
8448 * or double.
8449 */
8450 int fpopcode = extract32(insn, 11, 5)
8451 | (extract32(insn, 23, 1) << 5)
8452 | (extract32(insn, 29, 1) << 6);
8453 int is_q = extract32(insn, 30, 1);
8454 int size = extract32(insn, 22, 1);
8455 int rm = extract32(insn, 16, 5);
8456 int rn = extract32(insn, 5, 5);
8457 int rd = extract32(insn, 0, 5);
8458
8459 int datasize = is_q ? 128 : 64;
8460 int esize = 32 << size;
8461 int elements = datasize / esize;
8462
8463 if (size == 1 && !is_q) {
8464 unallocated_encoding(s);
8465 return;
8466 }
8467
8468 switch (fpopcode) {
8469 case 0x58: /* FMAXNMP */
8470 case 0x5a: /* FADDP */
8471 case 0x5e: /* FMAXP */
8472 case 0x78: /* FMINNMP */
8473 case 0x7e: /* FMINP */
bc242f9b
AB
8474 if (size && !is_q) {
8475 unallocated_encoding(s);
8476 return;
8477 }
8478 handle_simd_3same_pair(s, is_q, 0, fpopcode, size ? MO_64 : MO_32,
8479 rn, rm, rd);
845ea09a
PM
8480 return;
8481 case 0x1b: /* FMULX */
845ea09a
PM
8482 case 0x1f: /* FRECPS */
8483 case 0x3f: /* FRSQRTS */
845ea09a 8484 case 0x5d: /* FACGE */
845ea09a
PM
8485 case 0x7d: /* FACGT */
8486 case 0x19: /* FMLA */
8487 case 0x39: /* FMLS */
845ea09a
PM
8488 case 0x18: /* FMAXNM */
8489 case 0x1a: /* FADD */
8908f4d1 8490 case 0x1c: /* FCMEQ */
845ea09a
PM
8491 case 0x1e: /* FMAX */
8492 case 0x38: /* FMINNM */
8493 case 0x3a: /* FSUB */
8494 case 0x3e: /* FMIN */
8495 case 0x5b: /* FMUL */
8908f4d1 8496 case 0x5c: /* FCMGE */
845ea09a
PM
8497 case 0x5f: /* FDIV */
8498 case 0x7a: /* FABD */
8908f4d1 8499 case 0x7c: /* FCMGT */
845ea09a
PM
8500 handle_3same_float(s, size, elements, fpopcode, rd, rn, rm);
8501 return;
8502 default:
8503 unallocated_encoding(s);
8504 return;
8505 }
e1cea114
PM
8506}
8507
8508/* Integer op subgroup of C3.6.16. */
8509static void disas_simd_3same_int(DisasContext *s, uint32_t insn)
8510{
1f8a73af
PM
8511 int is_q = extract32(insn, 30, 1);
8512 int u = extract32(insn, 29, 1);
8513 int size = extract32(insn, 22, 2);
8514 int opcode = extract32(insn, 11, 5);
8515 int rm = extract32(insn, 16, 5);
8516 int rn = extract32(insn, 5, 5);
8517 int rd = extract32(insn, 0, 5);
8518 int pass;
8519
8520 switch (opcode) {
8521 case 0x13: /* MUL, PMUL */
8522 if (u && size != 0) {
8523 unallocated_encoding(s);
8524 return;
8525 }
8526 /* fall through */
8527 case 0x0: /* SHADD, UHADD */
8528 case 0x2: /* SRHADD, URHADD */
8529 case 0x4: /* SHSUB, UHSUB */
8530 case 0xc: /* SMAX, UMAX */
8531 case 0xd: /* SMIN, UMIN */
8532 case 0xe: /* SABD, UABD */
8533 case 0xf: /* SABA, UABA */
8534 case 0x12: /* MLA, MLS */
8535 if (size == 3) {
8536 unallocated_encoding(s);
8537 return;
8538 }
8b12a0cf 8539 break;
1f8a73af
PM
8540 case 0x16: /* SQDMULH, SQRDMULH */
8541 if (size == 0 || size == 3) {
8542 unallocated_encoding(s);
8543 return;
8544 }
8b12a0cf 8545 break;
1f8a73af
PM
8546 default:
8547 if (size == 3 && !is_q) {
8548 unallocated_encoding(s);
8549 return;
8550 }
8551 break;
8552 }
8553
8554 if (size == 3) {
8555 for (pass = 0; pass < (is_q ? 2 : 1); pass++) {
8556 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8557 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8558 TCGv_i64 tcg_res = tcg_temp_new_i64();
8559
8560 read_vec_element(s, tcg_op1, rn, pass, MO_64);
8561 read_vec_element(s, tcg_op2, rm, pass, MO_64);
8562
8563 handle_3same_64(s, opcode, u, tcg_res, tcg_op1, tcg_op2);
8564
8565 write_vec_element(s, tcg_res, rd, pass, MO_64);
8566
8567 tcg_temp_free_i64(tcg_res);
8568 tcg_temp_free_i64(tcg_op1);
8569 tcg_temp_free_i64(tcg_op2);
8570 }
8571 } else {
8572 for (pass = 0; pass < (is_q ? 4 : 2); pass++) {
8573 TCGv_i32 tcg_op1 = tcg_temp_new_i32();
8574 TCGv_i32 tcg_op2 = tcg_temp_new_i32();
8575 TCGv_i32 tcg_res = tcg_temp_new_i32();
6d9571f7
PM
8576 NeonGenTwoOpFn *genfn = NULL;
8577 NeonGenTwoOpEnvFn *genenvfn = NULL;
1f8a73af
PM
8578
8579 read_vec_element_i32(s, tcg_op1, rn, pass, MO_32);
8580 read_vec_element_i32(s, tcg_op2, rm, pass, MO_32);
8581
8582 switch (opcode) {
8b12a0cf
PM
8583 case 0x0: /* SHADD, UHADD */
8584 {
8585 static NeonGenTwoOpFn * const fns[3][2] = {
8586 { gen_helper_neon_hadd_s8, gen_helper_neon_hadd_u8 },
8587 { gen_helper_neon_hadd_s16, gen_helper_neon_hadd_u16 },
8588 { gen_helper_neon_hadd_s32, gen_helper_neon_hadd_u32 },
8589 };
8590 genfn = fns[size][u];
8591 break;
8592 }
6d9571f7
PM
8593 case 0x1: /* SQADD, UQADD */
8594 {
8595 static NeonGenTwoOpEnvFn * const fns[3][2] = {
8596 { gen_helper_neon_qadd_s8, gen_helper_neon_qadd_u8 },
8597 { gen_helper_neon_qadd_s16, gen_helper_neon_qadd_u16 },
8598 { gen_helper_neon_qadd_s32, gen_helper_neon_qadd_u32 },
8599 };
8600 genenvfn = fns[size][u];
8601 break;
8602 }
8b12a0cf
PM
8603 case 0x2: /* SRHADD, URHADD */
8604 {
8605 static NeonGenTwoOpFn * const fns[3][2] = {
8606 { gen_helper_neon_rhadd_s8, gen_helper_neon_rhadd_u8 },
8607 { gen_helper_neon_rhadd_s16, gen_helper_neon_rhadd_u16 },
8608 { gen_helper_neon_rhadd_s32, gen_helper_neon_rhadd_u32 },
8609 };
8610 genfn = fns[size][u];
8611 break;
8612 }
8613 case 0x4: /* SHSUB, UHSUB */
8614 {
8615 static NeonGenTwoOpFn * const fns[3][2] = {
8616 { gen_helper_neon_hsub_s8, gen_helper_neon_hsub_u8 },
8617 { gen_helper_neon_hsub_s16, gen_helper_neon_hsub_u16 },
8618 { gen_helper_neon_hsub_s32, gen_helper_neon_hsub_u32 },
8619 };
8620 genfn = fns[size][u];
8621 break;
8622 }
6d9571f7
PM
8623 case 0x5: /* SQSUB, UQSUB */
8624 {
8625 static NeonGenTwoOpEnvFn * const fns[3][2] = {
8626 { gen_helper_neon_qsub_s8, gen_helper_neon_qsub_u8 },
8627 { gen_helper_neon_qsub_s16, gen_helper_neon_qsub_u16 },
8628 { gen_helper_neon_qsub_s32, gen_helper_neon_qsub_u32 },
8629 };
8630 genenvfn = fns[size][u];
8631 break;
8632 }
1f8a73af
PM
8633 case 0x6: /* CMGT, CMHI */
8634 {
8635 static NeonGenTwoOpFn * const fns[3][2] = {
8636 { gen_helper_neon_cgt_s8, gen_helper_neon_cgt_u8 },
8637 { gen_helper_neon_cgt_s16, gen_helper_neon_cgt_u16 },
8638 { gen_helper_neon_cgt_s32, gen_helper_neon_cgt_u32 },
8639 };
8640 genfn = fns[size][u];
8641 break;
8642 }
8643 case 0x7: /* CMGE, CMHS */
8644 {
8645 static NeonGenTwoOpFn * const fns[3][2] = {
8646 { gen_helper_neon_cge_s8, gen_helper_neon_cge_u8 },
8647 { gen_helper_neon_cge_s16, gen_helper_neon_cge_u16 },
8648 { gen_helper_neon_cge_s32, gen_helper_neon_cge_u32 },
8649 };
8650 genfn = fns[size][u];
8651 break;
8652 }
6d9571f7
PM
8653 case 0x8: /* SSHL, USHL */
8654 {
8655 static NeonGenTwoOpFn * const fns[3][2] = {
8656 { gen_helper_neon_shl_s8, gen_helper_neon_shl_u8 },
8657 { gen_helper_neon_shl_s16, gen_helper_neon_shl_u16 },
8658 { gen_helper_neon_shl_s32, gen_helper_neon_shl_u32 },
8659 };
8660 genfn = fns[size][u];
8661 break;
8662 }
8663 case 0x9: /* SQSHL, UQSHL */
8664 {
8665 static NeonGenTwoOpEnvFn * const fns[3][2] = {
8666 { gen_helper_neon_qshl_s8, gen_helper_neon_qshl_u8 },
8667 { gen_helper_neon_qshl_s16, gen_helper_neon_qshl_u16 },
8668 { gen_helper_neon_qshl_s32, gen_helper_neon_qshl_u32 },
8669 };
8670 genenvfn = fns[size][u];
8671 break;
8672 }
8673 case 0xa: /* SRSHL, URSHL */
8674 {
8675 static NeonGenTwoOpFn * const fns[3][2] = {
8676 { gen_helper_neon_rshl_s8, gen_helper_neon_rshl_u8 },
8677 { gen_helper_neon_rshl_s16, gen_helper_neon_rshl_u16 },
8678 { gen_helper_neon_rshl_s32, gen_helper_neon_rshl_u32 },
8679 };
8680 genfn = fns[size][u];
8681 break;
8682 }
8683 case 0xb: /* SQRSHL, UQRSHL */
8684 {
8685 static NeonGenTwoOpEnvFn * const fns[3][2] = {
8686 { gen_helper_neon_qrshl_s8, gen_helper_neon_qrshl_u8 },
8687 { gen_helper_neon_qrshl_s16, gen_helper_neon_qrshl_u16 },
8688 { gen_helper_neon_qrshl_s32, gen_helper_neon_qrshl_u32 },
8689 };
8690 genenvfn = fns[size][u];
8691 break;
8692 }
8b12a0cf
PM
8693 case 0xc: /* SMAX, UMAX */
8694 {
8695 static NeonGenTwoOpFn * const fns[3][2] = {
8696 { gen_helper_neon_max_s8, gen_helper_neon_max_u8 },
8697 { gen_helper_neon_max_s16, gen_helper_neon_max_u16 },
8698 { gen_max_s32, gen_max_u32 },
8699 };
8700 genfn = fns[size][u];
8701 break;
8702 }
8703
8704 case 0xd: /* SMIN, UMIN */
8705 {
8706 static NeonGenTwoOpFn * const fns[3][2] = {
8707 { gen_helper_neon_min_s8, gen_helper_neon_min_u8 },
8708 { gen_helper_neon_min_s16, gen_helper_neon_min_u16 },
8709 { gen_min_s32, gen_min_u32 },
8710 };
8711 genfn = fns[size][u];
8712 break;
8713 }
8714 case 0xe: /* SABD, UABD */
8715 case 0xf: /* SABA, UABA */
8716 {
8717 static NeonGenTwoOpFn * const fns[3][2] = {
8718 { gen_helper_neon_abd_s8, gen_helper_neon_abd_u8 },
8719 { gen_helper_neon_abd_s16, gen_helper_neon_abd_u16 },
8720 { gen_helper_neon_abd_s32, gen_helper_neon_abd_u32 },
8721 };
8722 genfn = fns[size][u];
8723 break;
8724 }
1f8a73af
PM
8725 case 0x10: /* ADD, SUB */
8726 {
8727 static NeonGenTwoOpFn * const fns[3][2] = {
8728 { gen_helper_neon_add_u8, gen_helper_neon_sub_u8 },
8729 { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 },
8730 { tcg_gen_add_i32, tcg_gen_sub_i32 },
8731 };
8732 genfn = fns[size][u];
8733 break;
8734 }
8735 case 0x11: /* CMTST, CMEQ */
8736 {
8737 static NeonGenTwoOpFn * const fns[3][2] = {
8738 { gen_helper_neon_tst_u8, gen_helper_neon_ceq_u8 },
8739 { gen_helper_neon_tst_u16, gen_helper_neon_ceq_u16 },
8740 { gen_helper_neon_tst_u32, gen_helper_neon_ceq_u32 },
8741 };
8742 genfn = fns[size][u];
8743 break;
8744 }
8b12a0cf
PM
8745 case 0x13: /* MUL, PMUL */
8746 if (u) {
8747 /* PMUL */
8748 assert(size == 0);
8749 genfn = gen_helper_neon_mul_p8;
8750 break;
8751 }
8752 /* fall through : MUL */
8753 case 0x12: /* MLA, MLS */
8754 {
8755 static NeonGenTwoOpFn * const fns[3] = {
8756 gen_helper_neon_mul_u8,
8757 gen_helper_neon_mul_u16,
8758 tcg_gen_mul_i32,
8759 };
8760 genfn = fns[size];
8761 break;
8762 }
8763 case 0x16: /* SQDMULH, SQRDMULH */
8764 {
8765 static NeonGenTwoOpEnvFn * const fns[2][2] = {
8766 { gen_helper_neon_qdmulh_s16, gen_helper_neon_qrdmulh_s16 },
8767 { gen_helper_neon_qdmulh_s32, gen_helper_neon_qrdmulh_s32 },
8768 };
8769 assert(size == 1 || size == 2);
8770 genenvfn = fns[size - 1][u];
8771 break;
8772 }
1f8a73af
PM
8773 default:
8774 g_assert_not_reached();
8775 }
8776
6d9571f7
PM
8777 if (genenvfn) {
8778 genenvfn(tcg_res, cpu_env, tcg_op1, tcg_op2);
8779 } else {
8780 genfn(tcg_res, tcg_op1, tcg_op2);
8781 }
1f8a73af 8782
8b12a0cf
PM
8783 if (opcode == 0xf || opcode == 0x12) {
8784 /* SABA, UABA, MLA, MLS: accumulating ops */
8785 static NeonGenTwoOpFn * const fns[3][2] = {
8786 { gen_helper_neon_add_u8, gen_helper_neon_sub_u8 },
8787 { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 },
8788 { tcg_gen_add_i32, tcg_gen_sub_i32 },
8789 };
8790 bool is_sub = (opcode == 0x12 && u); /* MLS */
8791
8792 genfn = fns[size][is_sub];
8793 read_vec_element_i32(s, tcg_op1, rd, pass, MO_32);
8794 genfn(tcg_res, tcg_res, tcg_op1);
8795 }
8796
1f8a73af
PM
8797 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
8798
8799 tcg_temp_free_i32(tcg_res);
8800 tcg_temp_free_i32(tcg_op1);
8801 tcg_temp_free_i32(tcg_op2);
8802 }
8803 }
8804
8805 if (!is_q) {
8806 clear_vec_high(s, rd);
8807 }
e1cea114
PM
8808}
8809
384b26fb
AB
8810/* C3.6.16 AdvSIMD three same
8811 * 31 30 29 28 24 23 22 21 20 16 15 11 10 9 5 4 0
8812 * +---+---+---+-----------+------+---+------+--------+---+------+------+
8813 * | 0 | Q | U | 0 1 1 1 0 | size | 1 | Rm | opcode | 1 | Rn | Rd |
8814 * +---+---+---+-----------+------+---+------+--------+---+------+------+
8815 */
8816static void disas_simd_three_reg_same(DisasContext *s, uint32_t insn)
8817{
e1cea114
PM
8818 int opcode = extract32(insn, 11, 5);
8819
8820 switch (opcode) {
8821 case 0x3: /* logic ops */
8822 disas_simd_3same_logic(s, insn);
8823 break;
8824 case 0x17: /* ADDP */
8825 case 0x14: /* SMAXP, UMAXP */
8826 case 0x15: /* SMINP, UMINP */
bc242f9b 8827 {
e1cea114 8828 /* Pairwise operations */
bc242f9b
AB
8829 int is_q = extract32(insn, 30, 1);
8830 int u = extract32(insn, 29, 1);
8831 int size = extract32(insn, 22, 2);
8832 int rm = extract32(insn, 16, 5);
8833 int rn = extract32(insn, 5, 5);
8834 int rd = extract32(insn, 0, 5);
8835 if (opcode == 0x17) {
8836 if (u || (size == 3 && !is_q)) {
8837 unallocated_encoding(s);
8838 return;
8839 }
8840 } else {
8841 if (size == 3) {
8842 unallocated_encoding(s);
8843 return;
8844 }
8845 }
8846 handle_simd_3same_pair(s, is_q, u, opcode, size, rn, rm, rd);
e1cea114 8847 break;
bc242f9b 8848 }
e1cea114
PM
8849 case 0x18 ... 0x31:
8850 /* floating point ops, sz[1] and U are part of opcode */
8851 disas_simd_3same_float(s, insn);
8852 break;
8853 default:
8854 disas_simd_3same_int(s, insn);
8855 break;
8856 }
384b26fb
AB
8857}
8858
931c8cc2
PM
8859static void handle_2misc_widening(DisasContext *s, int opcode, bool is_q,
8860 int size, int rn, int rd)
8861{
8862 /* Handle 2-reg-misc ops which are widening (so each size element
8863 * in the source becomes a 2*size element in the destination.
8864 * The only instruction like this is FCVTL.
8865 */
8866 int pass;
8867
8868 if (size == 3) {
8869 /* 32 -> 64 bit fp conversion */
8870 TCGv_i64 tcg_res[2];
8871 int srcelt = is_q ? 2 : 0;
8872
8873 for (pass = 0; pass < 2; pass++) {
8874 TCGv_i32 tcg_op = tcg_temp_new_i32();
8875 tcg_res[pass] = tcg_temp_new_i64();
8876
8877 read_vec_element_i32(s, tcg_op, rn, srcelt + pass, MO_32);
8878 gen_helper_vfp_fcvtds(tcg_res[pass], tcg_op, cpu_env);
8879 tcg_temp_free_i32(tcg_op);
8880 }
8881 for (pass = 0; pass < 2; pass++) {
8882 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
8883 tcg_temp_free_i64(tcg_res[pass]);
8884 }
8885 } else {
8886 /* 16 -> 32 bit fp conversion */
8887 int srcelt = is_q ? 4 : 0;
8888 TCGv_i32 tcg_res[4];
8889
8890 for (pass = 0; pass < 4; pass++) {
8891 tcg_res[pass] = tcg_temp_new_i32();
8892
8893 read_vec_element_i32(s, tcg_res[pass], rn, srcelt + pass, MO_16);
8894 gen_helper_vfp_fcvt_f16_to_f32(tcg_res[pass], tcg_res[pass],
8895 cpu_env);
8896 }
8897 for (pass = 0; pass < 4; pass++) {
8898 write_vec_element_i32(s, tcg_res[pass], rd, pass, MO_32);
8899 tcg_temp_free_i32(tcg_res[pass]);
8900 }
8901 }
8902}
8903
39d82118
AB
8904static void handle_rev(DisasContext *s, int opcode, bool u,
8905 bool is_q, int size, int rn, int rd)
8906{
8907 int op = (opcode << 1) | u;
8908 int opsz = op + size;
8909 int grp_size = 3 - opsz;
8910 int dsize = is_q ? 128 : 64;
8911 int i;
8912
8913 if (opsz >= 3) {
8914 unallocated_encoding(s);
8915 return;
8916 }
8917
8918 if (size == 0) {
8919 /* Special case bytes, use bswap op on each group of elements */
8920 int groups = dsize / (8 << grp_size);
8921
8922 for (i = 0; i < groups; i++) {
8923 TCGv_i64 tcg_tmp = tcg_temp_new_i64();
8924
8925 read_vec_element(s, tcg_tmp, rn, i, grp_size);
8926 switch (grp_size) {
8927 case MO_16:
8928 tcg_gen_bswap16_i64(tcg_tmp, tcg_tmp);
8929 break;
8930 case MO_32:
8931 tcg_gen_bswap32_i64(tcg_tmp, tcg_tmp);
8932 break;
8933 case MO_64:
8934 tcg_gen_bswap64_i64(tcg_tmp, tcg_tmp);
8935 break;
8936 default:
8937 g_assert_not_reached();
8938 }
8939 write_vec_element(s, tcg_tmp, rd, i, grp_size);
8940 tcg_temp_free_i64(tcg_tmp);
8941 }
8942 if (!is_q) {
8943 clear_vec_high(s, rd);
8944 }
8945 } else {
8946 int revmask = (1 << grp_size) - 1;
8947 int esize = 8 << size;
8948 int elements = dsize / esize;
8949 TCGv_i64 tcg_rn = tcg_temp_new_i64();
8950 TCGv_i64 tcg_rd = tcg_const_i64(0);
8951 TCGv_i64 tcg_rd_hi = tcg_const_i64(0);
8952
8953 for (i = 0; i < elements; i++) {
8954 int e_rev = (i & 0xf) ^ revmask;
8955 int off = e_rev * esize;
8956 read_vec_element(s, tcg_rn, rn, i, size);
8957 if (off >= 64) {
8958 tcg_gen_deposit_i64(tcg_rd_hi, tcg_rd_hi,
8959 tcg_rn, off - 64, esize);
8960 } else {
8961 tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_rn, off, esize);
8962 }
8963 }
8964 write_vec_element(s, tcg_rd, rd, 0, MO_64);
8965 write_vec_element(s, tcg_rd_hi, rd, 1, MO_64);
8966
8967 tcg_temp_free_i64(tcg_rd_hi);
8968 tcg_temp_free_i64(tcg_rd);
8969 tcg_temp_free_i64(tcg_rn);
8970 }
8971}
8972
6781fa11
PM
8973static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u,
8974 bool is_q, int size, int rn, int rd)
8975{
8976 /* Implement the pairwise operations from 2-misc:
8977 * SADDLP, UADDLP, SADALP, UADALP.
8978 * These all add pairs of elements in the input to produce a
8979 * double-width result element in the output (possibly accumulating).
8980 */
8981 bool accum = (opcode == 0x6);
8982 int maxpass = is_q ? 2 : 1;
8983 int pass;
8984 TCGv_i64 tcg_res[2];
8985
8986 if (size == 2) {
8987 /* 32 + 32 -> 64 op */
8988 TCGMemOp memop = size + (u ? 0 : MO_SIGN);
8989
8990 for (pass = 0; pass < maxpass; pass++) {
8991 TCGv_i64 tcg_op1 = tcg_temp_new_i64();
8992 TCGv_i64 tcg_op2 = tcg_temp_new_i64();
8993
8994 tcg_res[pass] = tcg_temp_new_i64();
8995
8996 read_vec_element(s, tcg_op1, rn, pass * 2, memop);
8997 read_vec_element(s, tcg_op2, rn, pass * 2 + 1, memop);
8998 tcg_gen_add_i64(tcg_res[pass], tcg_op1, tcg_op2);
8999 if (accum) {
9000 read_vec_element(s, tcg_op1, rd, pass, MO_64);
9001 tcg_gen_add_i64(tcg_res[pass], tcg_res[pass], tcg_op1);
9002 }
9003
9004 tcg_temp_free_i64(tcg_op1);
9005 tcg_temp_free_i64(tcg_op2);
9006 }
9007 } else {
9008 for (pass = 0; pass < maxpass; pass++) {
9009 TCGv_i64 tcg_op = tcg_temp_new_i64();
9010 NeonGenOneOpFn *genfn;
9011 static NeonGenOneOpFn * const fns[2][2] = {
9012 { gen_helper_neon_addlp_s8, gen_helper_neon_addlp_u8 },
9013 { gen_helper_neon_addlp_s16, gen_helper_neon_addlp_u16 },
9014 };
9015
9016 genfn = fns[size][u];
9017
9018 tcg_res[pass] = tcg_temp_new_i64();
9019
9020 read_vec_element(s, tcg_op, rn, pass, MO_64);
9021 genfn(tcg_res[pass], tcg_op);
9022
9023 if (accum) {
9024 read_vec_element(s, tcg_op, rd, pass, MO_64);
9025 if (size == 0) {
9026 gen_helper_neon_addl_u16(tcg_res[pass],
9027 tcg_res[pass], tcg_op);
9028 } else {
9029 gen_helper_neon_addl_u32(tcg_res[pass],
9030 tcg_res[pass], tcg_op);
9031 }
9032 }
9033 tcg_temp_free_i64(tcg_op);
9034 }
9035 }
9036 if (!is_q) {
9037 tcg_res[1] = tcg_const_i64(0);
9038 }
9039 for (pass = 0; pass < 2; pass++) {
9040 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
9041 tcg_temp_free_i64(tcg_res[pass]);
9042 }
9043}
9044
73a81d10
PM
9045static void handle_shll(DisasContext *s, bool is_q, int size, int rn, int rd)
9046{
9047 /* Implement SHLL and SHLL2 */
9048 int pass;
9049 int part = is_q ? 2 : 0;
9050 TCGv_i64 tcg_res[2];
9051
9052 for (pass = 0; pass < 2; pass++) {
9053 static NeonGenWidenFn * const widenfns[3] = {
9054 gen_helper_neon_widen_u8,
9055 gen_helper_neon_widen_u16,
9056 tcg_gen_extu_i32_i64,
9057 };
9058 NeonGenWidenFn *widenfn = widenfns[size];
9059 TCGv_i32 tcg_op = tcg_temp_new_i32();
9060
9061 read_vec_element_i32(s, tcg_op, rn, part + pass, MO_32);
9062 tcg_res[pass] = tcg_temp_new_i64();
9063 widenfn(tcg_res[pass], tcg_op);
9064 tcg_gen_shli_i64(tcg_res[pass], tcg_res[pass], 8 << size);
9065
9066 tcg_temp_free_i32(tcg_op);
9067 }
9068
9069 for (pass = 0; pass < 2; pass++) {
9070 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
9071 tcg_temp_free_i64(tcg_res[pass]);
9072 }
9073}
9074
384b26fb
AB
9075/* C3.6.17 AdvSIMD two reg misc
9076 * 31 30 29 28 24 23 22 21 17 16 12 11 10 9 5 4 0
9077 * +---+---+---+-----------+------+-----------+--------+-----+------+------+
9078 * | 0 | Q | U | 0 1 1 1 0 | size | 1 0 0 0 0 | opcode | 1 0 | Rn | Rd |
9079 * +---+---+---+-----------+------+-----------+--------+-----+------+------+
9080 */
9081static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn)
9082{
45aecc6d
PM
9083 int size = extract32(insn, 22, 2);
9084 int opcode = extract32(insn, 12, 5);
9085 bool u = extract32(insn, 29, 1);
9086 bool is_q = extract32(insn, 30, 1);
94b6c911
PM
9087 int rn = extract32(insn, 5, 5);
9088 int rd = extract32(insn, 0, 5);
04c7c6c2
PM
9089 bool need_fpstatus = false;
9090 bool need_rmode = false;
9091 int rmode = -1;
9092 TCGv_i32 tcg_rmode;
9093 TCGv_ptr tcg_fpstatus;
45aecc6d
PM
9094
9095 switch (opcode) {
9096 case 0x0: /* REV64, REV32 */
9097 case 0x1: /* REV16 */
39d82118 9098 handle_rev(s, opcode, u, is_q, size, rn, rd);
45aecc6d 9099 return;
86cbc418
PM
9100 case 0x5: /* CNT, NOT, RBIT */
9101 if (u && size == 0) {
9102 /* NOT: adjust size so we can use the 64-bits-at-a-time loop. */
9103 size = 3;
9104 break;
9105 } else if (u && size == 1) {
9106 /* RBIT */
9107 break;
9108 } else if (!u && size == 0) {
9109 /* CNT */
9110 break;
45aecc6d 9111 }
86cbc418 9112 unallocated_encoding(s);
45aecc6d 9113 return;
d980fd59
PM
9114 case 0x12: /* XTN, XTN2, SQXTUN, SQXTUN2 */
9115 case 0x14: /* SQXTN, SQXTN2, UQXTN, UQXTN2 */
9116 if (size == 3) {
9117 unallocated_encoding(s);
9118 return;
9119 }
5201c136 9120 handle_2misc_narrow(s, false, opcode, u, is_q, size, rn, rd);
d980fd59 9121 return;
45aecc6d 9122 case 0x4: /* CLS, CLZ */
b05c3068
AB
9123 if (size == 3) {
9124 unallocated_encoding(s);
9125 return;
9126 }
9127 break;
9128 case 0x2: /* SADDLP, UADDLP */
45aecc6d 9129 case 0x6: /* SADALP, UADALP */
45aecc6d
PM
9130 if (size == 3) {
9131 unallocated_encoding(s);
9132 return;
9133 }
6781fa11 9134 handle_2misc_pairwise(s, opcode, u, is_q, size, rn, rd);
45aecc6d
PM
9135 return;
9136 case 0x13: /* SHLL, SHLL2 */
9137 if (u == 0 || size == 3) {
9138 unallocated_encoding(s);
9139 return;
9140 }
73a81d10 9141 handle_shll(s, is_q, size, rn, rd);
45aecc6d
PM
9142 return;
9143 case 0xa: /* CMLT */
9144 if (u == 1) {
9145 unallocated_encoding(s);
9146 return;
9147 }
9148 /* fall through */
45aecc6d
PM
9149 case 0x8: /* CMGT, CMGE */
9150 case 0x9: /* CMEQ, CMLE */
9151 case 0xb: /* ABS, NEG */
94b6c911
PM
9152 if (size == 3 && !is_q) {
9153 unallocated_encoding(s);
9154 return;
9155 }
9156 break;
9157 case 0x3: /* SUQADD, USQADD */
9158 case 0x7: /* SQABS, SQNEG */
45aecc6d
PM
9159 if (size == 3 && !is_q) {
9160 unallocated_encoding(s);
9161 return;
9162 }
9163 unsupported_encoding(s, insn);
9164 return;
9165 case 0xc ... 0xf:
9166 case 0x16 ... 0x1d:
9167 case 0x1f:
9168 {
9169 /* Floating point: U, size[1] and opcode indicate operation;
9170 * size[0] indicates single or double precision.
9171 */
10113b69 9172 int is_double = extract32(size, 0, 1);
45aecc6d 9173 opcode |= (extract32(size, 1, 1) << 5) | (u << 6);
10113b69 9174 size = is_double ? 3 : 2;
45aecc6d 9175 switch (opcode) {
f93d0138
PM
9176 case 0x2f: /* FABS */
9177 case 0x6f: /* FNEG */
9178 if (size == 3 && !is_q) {
9179 unallocated_encoding(s);
9180 return;
9181 }
9182 break;
10113b69
AB
9183 case 0x1d: /* SCVTF */
9184 case 0x5d: /* UCVTF */
9185 {
9186 bool is_signed = (opcode == 0x1d) ? true : false;
9187 int elements = is_double ? 2 : is_q ? 4 : 2;
9188 if (is_double && !is_q) {
9189 unallocated_encoding(s);
9190 return;
9191 }
9192 handle_simd_intfp_conv(s, rd, rn, elements, is_signed, 0, size);
9193 return;
9194 }
8908f4d1
AB
9195 case 0x2c: /* FCMGT (zero) */
9196 case 0x2d: /* FCMEQ (zero) */
9197 case 0x2e: /* FCMLT (zero) */
9198 case 0x6c: /* FCMGE (zero) */
9199 case 0x6d: /* FCMLE (zero) */
9200 if (size == 3 && !is_q) {
9201 unallocated_encoding(s);
9202 return;
9203 }
9204 handle_2misc_fcmp_zero(s, opcode, false, u, is_q, size, rn, rd);
9205 return;
f612537e
AB
9206 case 0x7f: /* FSQRT */
9207 if (size == 3 && !is_q) {
9208 unallocated_encoding(s);
9209 return;
9210 }
9211 break;
04c7c6c2
PM
9212 case 0x1a: /* FCVTNS */
9213 case 0x1b: /* FCVTMS */
9214 case 0x3a: /* FCVTPS */
9215 case 0x3b: /* FCVTZS */
9216 case 0x5a: /* FCVTNU */
9217 case 0x5b: /* FCVTMU */
9218 case 0x7a: /* FCVTPU */
9219 case 0x7b: /* FCVTZU */
9220 need_fpstatus = true;
9221 need_rmode = true;
9222 rmode = extract32(opcode, 5, 1) | (extract32(opcode, 0, 1) << 1);
9223 if (size == 3 && !is_q) {
9224 unallocated_encoding(s);
9225 return;
9226 }
9227 break;
9228 case 0x5c: /* FCVTAU */
9229 case 0x1c: /* FCVTAS */
9230 need_fpstatus = true;
9231 need_rmode = true;
9232 rmode = FPROUNDING_TIEAWAY;
9233 if (size == 3 && !is_q) {
9234 unallocated_encoding(s);
9235 return;
9236 }
9237 break;
b6d4443a
AB
9238 case 0x3c: /* URECPE */
9239 if (size == 3) {
9240 unallocated_encoding(s);
9241 return;
9242 }
9243 /* fall through */
9244 case 0x3d: /* FRECPE */
9245 handle_2misc_reciprocal(s, opcode, false, u, is_q, size, rn, rd);
9246 return;
45aecc6d 9247 case 0x16: /* FCVTN, FCVTN2 */
261a5b4d
PM
9248 /* handle_2misc_narrow does a 2*size -> size operation, but these
9249 * instructions encode the source size rather than dest size.
9250 */
5201c136 9251 handle_2misc_narrow(s, false, opcode, 0, is_q, size - 1, rn, rd);
261a5b4d 9252 return;
45aecc6d 9253 case 0x17: /* FCVTL, FCVTL2 */
931c8cc2
PM
9254 handle_2misc_widening(s, opcode, is_q, size, rn, rd);
9255 return;
45aecc6d
PM
9256 case 0x18: /* FRINTN */
9257 case 0x19: /* FRINTM */
45aecc6d
PM
9258 case 0x38: /* FRINTP */
9259 case 0x39: /* FRINTZ */
03df01ed
PM
9260 need_rmode = true;
9261 rmode = extract32(opcode, 5, 1) | (extract32(opcode, 0, 1) << 1);
9262 /* fall through */
9263 case 0x59: /* FRINTX */
9264 case 0x79: /* FRINTI */
9265 need_fpstatus = true;
9266 if (size == 3 && !is_q) {
9267 unallocated_encoding(s);
9268 return;
9269 }
9270 break;
9271 case 0x58: /* FRINTA */
9272 need_rmode = true;
9273 rmode = FPROUNDING_TIEAWAY;
9274 need_fpstatus = true;
9275 if (size == 3 && !is_q) {
9276 unallocated_encoding(s);
9277 return;
9278 }
9279 break;
45aecc6d 9280 case 0x56: /* FCVTXN, FCVTXN2 */
45aecc6d
PM
9281 case 0x7c: /* URSQRTE */
9282 case 0x7d: /* FRSQRTE */
45aecc6d
PM
9283 unsupported_encoding(s, insn);
9284 return;
9285 default:
9286 unallocated_encoding(s);
9287 return;
9288 }
9289 break;
9290 }
9291 default:
9292 unallocated_encoding(s);
9293 return;
9294 }
94b6c911 9295
04c7c6c2
PM
9296 if (need_fpstatus) {
9297 tcg_fpstatus = get_fpstatus_ptr();
9298 } else {
9299 TCGV_UNUSED_PTR(tcg_fpstatus);
9300 }
9301 if (need_rmode) {
9302 tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode));
9303 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
9304 } else {
9305 TCGV_UNUSED_I32(tcg_rmode);
9306 }
9307
94b6c911
PM
9308 if (size == 3) {
9309 /* All 64-bit element operations can be shared with scalar 2misc */
9310 int pass;
9311
9312 for (pass = 0; pass < (is_q ? 2 : 1); pass++) {
9313 TCGv_i64 tcg_op = tcg_temp_new_i64();
9314 TCGv_i64 tcg_res = tcg_temp_new_i64();
9315
9316 read_vec_element(s, tcg_op, rn, pass, MO_64);
9317
04c7c6c2
PM
9318 handle_2misc_64(s, opcode, u, tcg_res, tcg_op,
9319 tcg_rmode, tcg_fpstatus);
94b6c911
PM
9320
9321 write_vec_element(s, tcg_res, rd, pass, MO_64);
9322
9323 tcg_temp_free_i64(tcg_res);
9324 tcg_temp_free_i64(tcg_op);
9325 }
9326 } else {
9327 int pass;
9328
9329 for (pass = 0; pass < (is_q ? 4 : 2); pass++) {
9330 TCGv_i32 tcg_op = tcg_temp_new_i32();
9331 TCGv_i32 tcg_res = tcg_temp_new_i32();
9332 TCGCond cond;
9333
9334 read_vec_element_i32(s, tcg_op, rn, pass, MO_32);
9335
9336 if (size == 2) {
9337 /* Special cases for 32 bit elements */
9338 switch (opcode) {
9339 case 0xa: /* CMLT */
9340 /* 32 bit integer comparison against zero, result is
9341 * test ? (2^32 - 1) : 0. We implement via setcond(test)
9342 * and inverting.
9343 */
9344 cond = TCG_COND_LT;
9345 do_cmop:
9346 tcg_gen_setcondi_i32(cond, tcg_res, tcg_op, 0);
9347 tcg_gen_neg_i32(tcg_res, tcg_res);
9348 break;
9349 case 0x8: /* CMGT, CMGE */
9350 cond = u ? TCG_COND_GE : TCG_COND_GT;
9351 goto do_cmop;
9352 case 0x9: /* CMEQ, CMLE */
9353 cond = u ? TCG_COND_LE : TCG_COND_EQ;
9354 goto do_cmop;
b05c3068
AB
9355 case 0x4: /* CLS */
9356 if (u) {
9357 gen_helper_clz32(tcg_res, tcg_op);
9358 } else {
9359 gen_helper_cls32(tcg_res, tcg_op);
9360 }
9361 break;
94b6c911
PM
9362 case 0xb: /* ABS, NEG */
9363 if (u) {
9364 tcg_gen_neg_i32(tcg_res, tcg_op);
9365 } else {
9366 TCGv_i32 tcg_zero = tcg_const_i32(0);
9367 tcg_gen_neg_i32(tcg_res, tcg_op);
9368 tcg_gen_movcond_i32(TCG_COND_GT, tcg_res, tcg_op,
9369 tcg_zero, tcg_op, tcg_res);
9370 tcg_temp_free_i32(tcg_zero);
9371 }
9372 break;
f93d0138
PM
9373 case 0x2f: /* FABS */
9374 gen_helper_vfp_abss(tcg_res, tcg_op);
9375 break;
9376 case 0x6f: /* FNEG */
9377 gen_helper_vfp_negs(tcg_res, tcg_op);
9378 break;
f612537e
AB
9379 case 0x7f: /* FSQRT */
9380 gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env);
9381 break;
04c7c6c2
PM
9382 case 0x1a: /* FCVTNS */
9383 case 0x1b: /* FCVTMS */
9384 case 0x1c: /* FCVTAS */
9385 case 0x3a: /* FCVTPS */
9386 case 0x3b: /* FCVTZS */
9387 {
9388 TCGv_i32 tcg_shift = tcg_const_i32(0);
9389 gen_helper_vfp_tosls(tcg_res, tcg_op,
9390 tcg_shift, tcg_fpstatus);
9391 tcg_temp_free_i32(tcg_shift);
9392 break;
9393 }
9394 case 0x5a: /* FCVTNU */
9395 case 0x5b: /* FCVTMU */
9396 case 0x5c: /* FCVTAU */
9397 case 0x7a: /* FCVTPU */
9398 case 0x7b: /* FCVTZU */
9399 {
9400 TCGv_i32 tcg_shift = tcg_const_i32(0);
9401 gen_helper_vfp_touls(tcg_res, tcg_op,
9402 tcg_shift, tcg_fpstatus);
9403 tcg_temp_free_i32(tcg_shift);
9404 break;
9405 }
03df01ed
PM
9406 case 0x18: /* FRINTN */
9407 case 0x19: /* FRINTM */
9408 case 0x38: /* FRINTP */
9409 case 0x39: /* FRINTZ */
9410 case 0x58: /* FRINTA */
9411 case 0x79: /* FRINTI */
9412 gen_helper_rints(tcg_res, tcg_op, tcg_fpstatus);
9413 break;
9414 case 0x59: /* FRINTX */
9415 gen_helper_rints_exact(tcg_res, tcg_op, tcg_fpstatus);
9416 break;
94b6c911
PM
9417 default:
9418 g_assert_not_reached();
9419 }
9420 } else {
9421 /* Use helpers for 8 and 16 bit elements */
9422 switch (opcode) {
86cbc418
PM
9423 case 0x5: /* CNT, RBIT */
9424 /* For these two insns size is part of the opcode specifier
9425 * (handled earlier); they always operate on byte elements.
9426 */
9427 if (u) {
9428 gen_helper_neon_rbit_u8(tcg_res, tcg_op);
9429 } else {
9430 gen_helper_neon_cnt_u8(tcg_res, tcg_op);
9431 }
9432 break;
94b6c911
PM
9433 case 0x8: /* CMGT, CMGE */
9434 case 0x9: /* CMEQ, CMLE */
9435 case 0xa: /* CMLT */
9436 {
9437 static NeonGenTwoOpFn * const fns[3][2] = {
9438 { gen_helper_neon_cgt_s8, gen_helper_neon_cgt_s16 },
9439 { gen_helper_neon_cge_s8, gen_helper_neon_cge_s16 },
9440 { gen_helper_neon_ceq_u8, gen_helper_neon_ceq_u16 },
9441 };
9442 NeonGenTwoOpFn *genfn;
9443 int comp;
9444 bool reverse;
9445 TCGv_i32 tcg_zero = tcg_const_i32(0);
9446
9447 /* comp = index into [CMGT, CMGE, CMEQ, CMLE, CMLT] */
9448 comp = (opcode - 0x8) * 2 + u;
9449 /* ...but LE, LT are implemented as reverse GE, GT */
9450 reverse = (comp > 2);
9451 if (reverse) {
9452 comp = 4 - comp;
9453 }
9454 genfn = fns[comp][size];
9455 if (reverse) {
9456 genfn(tcg_res, tcg_zero, tcg_op);
9457 } else {
9458 genfn(tcg_res, tcg_op, tcg_zero);
9459 }
9460 tcg_temp_free_i32(tcg_zero);
9461 break;
9462 }
9463 case 0xb: /* ABS, NEG */
9464 if (u) {
9465 TCGv_i32 tcg_zero = tcg_const_i32(0);
9466 if (size) {
9467 gen_helper_neon_sub_u16(tcg_res, tcg_zero, tcg_op);
9468 } else {
9469 gen_helper_neon_sub_u8(tcg_res, tcg_zero, tcg_op);
9470 }
9471 tcg_temp_free_i32(tcg_zero);
9472 } else {
9473 if (size) {
9474 gen_helper_neon_abs_s16(tcg_res, tcg_op);
9475 } else {
9476 gen_helper_neon_abs_s8(tcg_res, tcg_op);
9477 }
9478 }
9479 break;
b05c3068
AB
9480 case 0x4: /* CLS, CLZ */
9481 if (u) {
9482 if (size == 0) {
9483 gen_helper_neon_clz_u8(tcg_res, tcg_op);
9484 } else {
9485 gen_helper_neon_clz_u16(tcg_res, tcg_op);
9486 }
9487 } else {
9488 if (size == 0) {
9489 gen_helper_neon_cls_s8(tcg_res, tcg_op);
9490 } else {
9491 gen_helper_neon_cls_s16(tcg_res, tcg_op);
9492 }
9493 }
9494 break;
94b6c911
PM
9495 default:
9496 g_assert_not_reached();
9497 }
9498 }
9499
9500 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
9501
9502 tcg_temp_free_i32(tcg_res);
9503 tcg_temp_free_i32(tcg_op);
9504 }
9505 }
9506 if (!is_q) {
9507 clear_vec_high(s, rd);
9508 }
04c7c6c2
PM
9509
9510 if (need_rmode) {
9511 gen_helper_set_rmode(tcg_rmode, tcg_rmode, cpu_env);
9512 tcg_temp_free_i32(tcg_rmode);
9513 }
9514 if (need_fpstatus) {
9515 tcg_temp_free_ptr(tcg_fpstatus);
9516 }
384b26fb
AB
9517}
9518
9f82e0ff
PM
9519/* C3.6.13 AdvSIMD scalar x indexed element
9520 * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0
9521 * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+
9522 * | 0 1 | U | 1 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd |
9523 * +-----+---+-----------+------+---+---+------+-----+---+---+------+------+
9524 * C3.6.18 AdvSIMD vector x indexed element
384b26fb
AB
9525 * 31 30 29 28 24 23 22 21 20 19 16 15 12 11 10 9 5 4 0
9526 * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+
9527 * | 0 | Q | U | 0 1 1 1 1 | size | L | M | Rm | opc | H | 0 | Rn | Rd |
9528 * +---+---+---+-----------+------+---+---+------+-----+---+---+------+------+
9529 */
9f82e0ff 9530static void disas_simd_indexed(DisasContext *s, uint32_t insn)
384b26fb 9531{
f5e51e7f
PM
9532 /* This encoding has two kinds of instruction:
9533 * normal, where we perform elt x idxelt => elt for each
9534 * element in the vector
9535 * long, where we perform elt x idxelt and generate a result of
9536 * double the width of the input element
9537 * The long ops have a 'part' specifier (ie come in INSN, INSN2 pairs).
9538 */
9f82e0ff 9539 bool is_scalar = extract32(insn, 28, 1);
f5e51e7f
PM
9540 bool is_q = extract32(insn, 30, 1);
9541 bool u = extract32(insn, 29, 1);
9542 int size = extract32(insn, 22, 2);
9543 int l = extract32(insn, 21, 1);
9544 int m = extract32(insn, 20, 1);
9545 /* Note that the Rm field here is only 4 bits, not 5 as it usually is */
9546 int rm = extract32(insn, 16, 4);
9547 int opcode = extract32(insn, 12, 4);
9548 int h = extract32(insn, 11, 1);
9549 int rn = extract32(insn, 5, 5);
9550 int rd = extract32(insn, 0, 5);
9551 bool is_long = false;
9552 bool is_fp = false;
9553 int index;
9554 TCGv_ptr fpst;
9555
9556 switch (opcode) {
9557 case 0x0: /* MLA */
9558 case 0x4: /* MLS */
9f82e0ff 9559 if (!u || is_scalar) {
f5e51e7f
PM
9560 unallocated_encoding(s);
9561 return;
9562 }
9563 break;
9564 case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
9565 case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
9566 case 0xa: /* SMULL, SMULL2, UMULL, UMULL2 */
9f82e0ff
PM
9567 if (is_scalar) {
9568 unallocated_encoding(s);
9569 return;
9570 }
f5e51e7f
PM
9571 is_long = true;
9572 break;
9573 case 0x3: /* SQDMLAL, SQDMLAL2 */
9574 case 0x7: /* SQDMLSL, SQDMLSL2 */
9575 case 0xb: /* SQDMULL, SQDMULL2 */
9576 is_long = true;
9577 /* fall through */
9578 case 0xc: /* SQDMULH */
9579 case 0xd: /* SQRDMULH */
f5e51e7f
PM
9580 if (u) {
9581 unallocated_encoding(s);
9582 return;
9583 }
9584 break;
9f82e0ff
PM
9585 case 0x8: /* MUL */
9586 if (u || is_scalar) {
9587 unallocated_encoding(s);
9588 return;
9589 }
9590 break;
f5e51e7f
PM
9591 case 0x1: /* FMLA */
9592 case 0x5: /* FMLS */
9593 if (u) {
9594 unallocated_encoding(s);
9595 return;
9596 }
9597 /* fall through */
9598 case 0x9: /* FMUL, FMULX */
9599 if (!extract32(size, 1, 1)) {
9600 unallocated_encoding(s);
9601 return;
9602 }
9603 is_fp = true;
9604 break;
9605 default:
9606 unallocated_encoding(s);
9607 return;
9608 }
9609
9610 if (is_fp) {
9611 /* low bit of size indicates single/double */
9612 size = extract32(size, 0, 1) ? 3 : 2;
9613 if (size == 2) {
9614 index = h << 1 | l;
9615 } else {
9616 if (l || !is_q) {
9617 unallocated_encoding(s);
9618 return;
9619 }
9620 index = h;
9621 }
9622 rm |= (m << 4);
9623 } else {
9624 switch (size) {
9625 case 1:
9626 index = h << 2 | l << 1 | m;
9627 break;
9628 case 2:
9629 index = h << 1 | l;
9630 rm |= (m << 4);
9631 break;
9632 default:
9633 unallocated_encoding(s);
9634 return;
9635 }
9636 }
9637
f5e51e7f
PM
9638 if (is_fp) {
9639 fpst = get_fpstatus_ptr();
9640 } else {
9641 TCGV_UNUSED_PTR(fpst);
9642 }
9643
9644 if (size == 3) {
9645 TCGv_i64 tcg_idx = tcg_temp_new_i64();
9646 int pass;
9647
9648 assert(is_fp && is_q && !is_long);
9649
9650 read_vec_element(s, tcg_idx, rm, index, MO_64);
9651
9f82e0ff 9652 for (pass = 0; pass < (is_scalar ? 1 : 2); pass++) {
f5e51e7f
PM
9653 TCGv_i64 tcg_op = tcg_temp_new_i64();
9654 TCGv_i64 tcg_res = tcg_temp_new_i64();
9655
9656 read_vec_element(s, tcg_op, rn, pass, MO_64);
9657
9658 switch (opcode) {
9659 case 0x5: /* FMLS */
9660 /* As usual for ARM, separate negation for fused multiply-add */
9661 gen_helper_vfp_negd(tcg_op, tcg_op);
9662 /* fall through */
9663 case 0x1: /* FMLA */
9664 read_vec_element(s, tcg_res, rd, pass, MO_64);
9665 gen_helper_vfp_muladdd(tcg_res, tcg_op, tcg_idx, tcg_res, fpst);
9666 break;
9667 case 0x9: /* FMUL, FMULX */
9668 if (u) {
9669 gen_helper_vfp_mulxd(tcg_res, tcg_op, tcg_idx, fpst);
9670 } else {
9671 gen_helper_vfp_muld(tcg_res, tcg_op, tcg_idx, fpst);
9672 }
9673 break;
9674 default:
9675 g_assert_not_reached();
9676 }
9677
9678 write_vec_element(s, tcg_res, rd, pass, MO_64);
9679 tcg_temp_free_i64(tcg_op);
9680 tcg_temp_free_i64(tcg_res);
9681 }
9682
9f82e0ff
PM
9683 if (is_scalar) {
9684 clear_vec_high(s, rd);
9685 }
9686
f5e51e7f
PM
9687 tcg_temp_free_i64(tcg_idx);
9688 } else if (!is_long) {
9f82e0ff
PM
9689 /* 32 bit floating point, or 16 or 32 bit integer.
9690 * For the 16 bit scalar case we use the usual Neon helpers and
9691 * rely on the fact that 0 op 0 == 0 with no side effects.
9692 */
f5e51e7f 9693 TCGv_i32 tcg_idx = tcg_temp_new_i32();
9f82e0ff
PM
9694 int pass, maxpasses;
9695
9696 if (is_scalar) {
9697 maxpasses = 1;
9698 } else {
9699 maxpasses = is_q ? 4 : 2;
9700 }
f5e51e7f
PM
9701
9702 read_vec_element_i32(s, tcg_idx, rm, index, size);
9703
9f82e0ff 9704 if (size == 1 && !is_scalar) {
f5e51e7f
PM
9705 /* The simplest way to handle the 16x16 indexed ops is to duplicate
9706 * the index into both halves of the 32 bit tcg_idx and then use
9707 * the usual Neon helpers.
9708 */
9709 tcg_gen_deposit_i32(tcg_idx, tcg_idx, tcg_idx, 16, 16);
9710 }
9711
9f82e0ff 9712 for (pass = 0; pass < maxpasses; pass++) {
f5e51e7f
PM
9713 TCGv_i32 tcg_op = tcg_temp_new_i32();
9714 TCGv_i32 tcg_res = tcg_temp_new_i32();
9715
9f82e0ff 9716 read_vec_element_i32(s, tcg_op, rn, pass, is_scalar ? size : MO_32);
f5e51e7f
PM
9717
9718 switch (opcode) {
9719 case 0x0: /* MLA */
9720 case 0x4: /* MLS */
9721 case 0x8: /* MUL */
9722 {
9723 static NeonGenTwoOpFn * const fns[2][2] = {
9724 { gen_helper_neon_add_u16, gen_helper_neon_sub_u16 },
9725 { tcg_gen_add_i32, tcg_gen_sub_i32 },
9726 };
9727 NeonGenTwoOpFn *genfn;
9728 bool is_sub = opcode == 0x4;
9729
9730 if (size == 1) {
9731 gen_helper_neon_mul_u16(tcg_res, tcg_op, tcg_idx);
9732 } else {
9733 tcg_gen_mul_i32(tcg_res, tcg_op, tcg_idx);
9734 }
9735 if (opcode == 0x8) {
9736 break;
9737 }
9738 read_vec_element_i32(s, tcg_op, rd, pass, MO_32);
9739 genfn = fns[size - 1][is_sub];
9740 genfn(tcg_res, tcg_op, tcg_res);
9741 break;
9742 }
9743 case 0x5: /* FMLS */
9744 /* As usual for ARM, separate negation for fused multiply-add */
9745 gen_helper_vfp_negs(tcg_op, tcg_op);
9746 /* fall through */
9747 case 0x1: /* FMLA */
9748 read_vec_element_i32(s, tcg_res, rd, pass, MO_32);
9749 gen_helper_vfp_muladds(tcg_res, tcg_op, tcg_idx, tcg_res, fpst);
9750 break;
9751 case 0x9: /* FMUL, FMULX */
9752 if (u) {
9753 gen_helper_vfp_mulxs(tcg_res, tcg_op, tcg_idx, fpst);
9754 } else {
9755 gen_helper_vfp_muls(tcg_res, tcg_op, tcg_idx, fpst);
9756 }
9757 break;
9758 case 0xc: /* SQDMULH */
9759 if (size == 1) {
9760 gen_helper_neon_qdmulh_s16(tcg_res, cpu_env,
9761 tcg_op, tcg_idx);
9762 } else {
9763 gen_helper_neon_qdmulh_s32(tcg_res, cpu_env,
9764 tcg_op, tcg_idx);
9765 }
9766 break;
9767 case 0xd: /* SQRDMULH */
9768 if (size == 1) {
9769 gen_helper_neon_qrdmulh_s16(tcg_res, cpu_env,
9770 tcg_op, tcg_idx);
9771 } else {
9772 gen_helper_neon_qrdmulh_s32(tcg_res, cpu_env,
9773 tcg_op, tcg_idx);
9774 }
9775 break;
9776 default:
9777 g_assert_not_reached();
9778 }
9779
9f82e0ff
PM
9780 if (is_scalar) {
9781 write_fp_sreg(s, rd, tcg_res);
9782 } else {
9783 write_vec_element_i32(s, tcg_res, rd, pass, MO_32);
9784 }
9785
f5e51e7f
PM
9786 tcg_temp_free_i32(tcg_op);
9787 tcg_temp_free_i32(tcg_res);
9788 }
9789
9790 tcg_temp_free_i32(tcg_idx);
9791
9792 if (!is_q) {
9793 clear_vec_high(s, rd);
9794 }
9795 } else {
9796 /* long ops: 16x16->32 or 32x32->64 */
c44ad1fd
PM
9797 TCGv_i64 tcg_res[2];
9798 int pass;
9799 bool satop = extract32(opcode, 0, 1);
9800 TCGMemOp memop = MO_32;
9801
9802 if (satop || !u) {
9803 memop |= MO_SIGN;
9804 }
9805
9806 if (size == 2) {
9807 TCGv_i64 tcg_idx = tcg_temp_new_i64();
9808
9809 read_vec_element(s, tcg_idx, rm, index, memop);
9810
9f82e0ff 9811 for (pass = 0; pass < (is_scalar ? 1 : 2); pass++) {
c44ad1fd
PM
9812 TCGv_i64 tcg_op = tcg_temp_new_i64();
9813 TCGv_i64 tcg_passres;
9f82e0ff 9814 int passelt;
c44ad1fd 9815
9f82e0ff
PM
9816 if (is_scalar) {
9817 passelt = 0;
9818 } else {
9819 passelt = pass + (is_q * 2);
9820 }
9821
9822 read_vec_element(s, tcg_op, rn, passelt, memop);
c44ad1fd
PM
9823
9824 tcg_res[pass] = tcg_temp_new_i64();
9825
9826 if (opcode == 0xa || opcode == 0xb) {
9827 /* Non-accumulating ops */
9828 tcg_passres = tcg_res[pass];
9829 } else {
9830 tcg_passres = tcg_temp_new_i64();
9831 }
9832
9833 tcg_gen_mul_i64(tcg_passres, tcg_op, tcg_idx);
9834 tcg_temp_free_i64(tcg_op);
9835
9836 if (satop) {
9837 /* saturating, doubling */
9838 gen_helper_neon_addl_saturate_s64(tcg_passres, cpu_env,
9839 tcg_passres, tcg_passres);
9840 }
9841
9842 if (opcode == 0xa || opcode == 0xb) {
9843 continue;
9844 }
9845
9846 /* Accumulating op: handle accumulate step */
9847 read_vec_element(s, tcg_res[pass], rd, pass, MO_64);
9848
9849 switch (opcode) {
9850 case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
9851 tcg_gen_add_i64(tcg_res[pass], tcg_res[pass], tcg_passres);
9852 break;
9853 case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
9854 tcg_gen_sub_i64(tcg_res[pass], tcg_res[pass], tcg_passres);
9855 break;
9856 case 0x7: /* SQDMLSL, SQDMLSL2 */
9857 tcg_gen_neg_i64(tcg_passres, tcg_passres);
9858 /* fall through */
9859 case 0x3: /* SQDMLAL, SQDMLAL2 */
9860 gen_helper_neon_addl_saturate_s64(tcg_res[pass], cpu_env,
9861 tcg_res[pass],
9862 tcg_passres);
9863 break;
9864 default:
9865 g_assert_not_reached();
9866 }
9867 tcg_temp_free_i64(tcg_passres);
9868 }
9869 tcg_temp_free_i64(tcg_idx);
9f82e0ff
PM
9870
9871 if (is_scalar) {
9872 clear_vec_high(s, rd);
9873 }
c44ad1fd
PM
9874 } else {
9875 TCGv_i32 tcg_idx = tcg_temp_new_i32();
9876
9877 assert(size == 1);
9878 read_vec_element_i32(s, tcg_idx, rm, index, size);
9879
9f82e0ff
PM
9880 if (!is_scalar) {
9881 /* The simplest way to handle the 16x16 indexed ops is to
9882 * duplicate the index into both halves of the 32 bit tcg_idx
9883 * and then use the usual Neon helpers.
9884 */
9885 tcg_gen_deposit_i32(tcg_idx, tcg_idx, tcg_idx, 16, 16);
9886 }
c44ad1fd 9887
9f82e0ff 9888 for (pass = 0; pass < (is_scalar ? 1 : 2); pass++) {
c44ad1fd
PM
9889 TCGv_i32 tcg_op = tcg_temp_new_i32();
9890 TCGv_i64 tcg_passres;
9891
9f82e0ff
PM
9892 if (is_scalar) {
9893 read_vec_element_i32(s, tcg_op, rn, pass, size);
9894 } else {
9895 read_vec_element_i32(s, tcg_op, rn,
9896 pass + (is_q * 2), MO_32);
9897 }
9898
c44ad1fd
PM
9899 tcg_res[pass] = tcg_temp_new_i64();
9900
9901 if (opcode == 0xa || opcode == 0xb) {
9902 /* Non-accumulating ops */
9903 tcg_passres = tcg_res[pass];
9904 } else {
9905 tcg_passres = tcg_temp_new_i64();
9906 }
9907
9908 if (memop & MO_SIGN) {
9909 gen_helper_neon_mull_s16(tcg_passres, tcg_op, tcg_idx);
9910 } else {
9911 gen_helper_neon_mull_u16(tcg_passres, tcg_op, tcg_idx);
9912 }
9913 if (satop) {
9914 gen_helper_neon_addl_saturate_s32(tcg_passres, cpu_env,
9915 tcg_passres, tcg_passres);
9916 }
9917 tcg_temp_free_i32(tcg_op);
9918
9919 if (opcode == 0xa || opcode == 0xb) {
9920 continue;
9921 }
9922
9923 /* Accumulating op: handle accumulate step */
9924 read_vec_element(s, tcg_res[pass], rd, pass, MO_64);
9925
9926 switch (opcode) {
9927 case 0x2: /* SMLAL, SMLAL2, UMLAL, UMLAL2 */
9928 gen_helper_neon_addl_u32(tcg_res[pass], tcg_res[pass],
9929 tcg_passres);
9930 break;
9931 case 0x6: /* SMLSL, SMLSL2, UMLSL, UMLSL2 */
9932 gen_helper_neon_subl_u32(tcg_res[pass], tcg_res[pass],
9933 tcg_passres);
9934 break;
9935 case 0x7: /* SQDMLSL, SQDMLSL2 */
9936 gen_helper_neon_negl_u32(tcg_passres, tcg_passres);
9937 /* fall through */
9938 case 0x3: /* SQDMLAL, SQDMLAL2 */
9939 gen_helper_neon_addl_saturate_s32(tcg_res[pass], cpu_env,
9940 tcg_res[pass],
9941 tcg_passres);
9942 break;
9943 default:
9944 g_assert_not_reached();
9945 }
9946 tcg_temp_free_i64(tcg_passres);
9947 }
9948 tcg_temp_free_i32(tcg_idx);
9f82e0ff
PM
9949
9950 if (is_scalar) {
9951 tcg_gen_ext32u_i64(tcg_res[0], tcg_res[0]);
9952 }
9953 }
9954
9955 if (is_scalar) {
9956 tcg_res[1] = tcg_const_i64(0);
c44ad1fd
PM
9957 }
9958
9959 for (pass = 0; pass < 2; pass++) {
9960 write_vec_element(s, tcg_res[pass], rd, pass, MO_64);
9961 tcg_temp_free_i64(tcg_res[pass]);
9962 }
f5e51e7f
PM
9963 }
9964
9965 if (!TCGV_IS_UNUSED_PTR(fpst)) {
9966 tcg_temp_free_ptr(fpst);
9967 }
384b26fb
AB
9968}
9969
9970/* C3.6.19 Crypto AES
9971 * 31 24 23 22 21 17 16 12 11 10 9 5 4 0
9972 * +-----------------+------+-----------+--------+-----+------+------+
9973 * | 0 1 0 0 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd |
9974 * +-----------------+------+-----------+--------+-----+------+------+
9975 */
9976static void disas_crypto_aes(DisasContext *s, uint32_t insn)
9977{
9978 unsupported_encoding(s, insn);
9979}
9980
9981/* C3.6.20 Crypto three-reg SHA
9982 * 31 24 23 22 21 20 16 15 14 12 11 10 9 5 4 0
9983 * +-----------------+------+---+------+---+--------+-----+------+------+
9984 * | 0 1 0 1 1 1 1 0 | size | 0 | Rm | 0 | opcode | 0 0 | Rn | Rd |
9985 * +-----------------+------+---+------+---+--------+-----+------+------+
9986 */
9987static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn)
9988{
9989 unsupported_encoding(s, insn);
9990}
9991
9992/* C3.6.21 Crypto two-reg SHA
9993 * 31 24 23 22 21 17 16 12 11 10 9 5 4 0
9994 * +-----------------+------+-----------+--------+-----+------+------+
9995 * | 0 1 0 1 1 1 1 0 | size | 1 0 1 0 0 | opcode | 1 0 | Rn | Rd |
9996 * +-----------------+------+-----------+--------+-----+------+------+
9997 */
9998static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn)
9999{
10000 unsupported_encoding(s, insn);
10001}
10002
10003/* C3.6 Data processing - SIMD, inc Crypto
10004 *
10005 * As the decode gets a little complex we are using a table based
10006 * approach for this part of the decode.
10007 */
10008static const AArch64DecodeTable data_proc_simd[] = {
10009 /* pattern , mask , fn */
10010 { 0x0e200400, 0x9f200400, disas_simd_three_reg_same },
10011 { 0x0e200000, 0x9f200c00, disas_simd_three_reg_diff },
10012 { 0x0e200800, 0x9f3e0c00, disas_simd_two_reg_misc },
10013 { 0x0e300800, 0x9f3e0c00, disas_simd_across_lanes },
10014 { 0x0e000400, 0x9fe08400, disas_simd_copy },
9f82e0ff 10015 { 0x0f000000, 0x9f000400, disas_simd_indexed }, /* vector indexed */
384b26fb
AB
10016 /* simd_mod_imm decode is a subset of simd_shift_imm, so must precede it */
10017 { 0x0f000400, 0x9ff80400, disas_simd_mod_imm },
10018 { 0x0f000400, 0x9f800400, disas_simd_shift_imm },
10019 { 0x0e000000, 0xbf208c00, disas_simd_tb },
10020 { 0x0e000800, 0xbf208c00, disas_simd_zip_trn },
10021 { 0x2e000000, 0xbf208400, disas_simd_ext },
10022 { 0x5e200400, 0xdf200400, disas_simd_scalar_three_reg_same },
10023 { 0x5e200000, 0xdf200c00, disas_simd_scalar_three_reg_diff },
10024 { 0x5e200800, 0xdf3e0c00, disas_simd_scalar_two_reg_misc },
10025 { 0x5e300800, 0xdf3e0c00, disas_simd_scalar_pairwise },
10026 { 0x5e000400, 0xdfe08400, disas_simd_scalar_copy },
9f82e0ff 10027 { 0x5f000000, 0xdf000400, disas_simd_indexed }, /* scalar indexed */
384b26fb
AB
10028 { 0x5f000400, 0xdf800400, disas_simd_scalar_shift_imm },
10029 { 0x4e280800, 0xff3e0c00, disas_crypto_aes },
10030 { 0x5e000000, 0xff208c00, disas_crypto_three_reg_sha },
10031 { 0x5e280800, 0xff3e0c00, disas_crypto_two_reg_sha },
10032 { 0x00000000, 0x00000000, NULL }
10033};
10034
faa0ba46
PM
10035static void disas_data_proc_simd(DisasContext *s, uint32_t insn)
10036{
10037 /* Note that this is called with all non-FP cases from
10038 * table C3-6 so it must UNDEF for entries not specifically
10039 * allocated to instructions in that table.
10040 */
384b26fb
AB
10041 AArch64DecodeFn *fn = lookup_disas_fn(&data_proc_simd[0], insn);
10042 if (fn) {
10043 fn(s, insn);
10044 } else {
10045 unallocated_encoding(s);
10046 }
faa0ba46
PM
10047}
10048
ad7ee8a2
CF
10049/* C3.6 Data processing - SIMD and floating point */
10050static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn)
10051{
faa0ba46
PM
10052 if (extract32(insn, 28, 1) == 1 && extract32(insn, 30, 1) == 0) {
10053 disas_data_proc_fp(s, insn);
10054 } else {
10055 /* SIMD, including crypto */
10056 disas_data_proc_simd(s, insn);
10057 }
ad7ee8a2
CF
10058}
10059
10060/* C3.1 A64 instruction index by encoding */
40f860cd 10061static void disas_a64_insn(CPUARMState *env, DisasContext *s)
14ade10f
AG
10062{
10063 uint32_t insn;
10064
10065 insn = arm_ldl_code(env, s->pc, s->bswap_code);
10066 s->insn = insn;
10067 s->pc += 4;
10068
ad7ee8a2
CF
10069 switch (extract32(insn, 25, 4)) {
10070 case 0x0: case 0x1: case 0x2: case 0x3: /* UNALLOCATED */
14ade10f
AG
10071 unallocated_encoding(s);
10072 break;
ad7ee8a2
CF
10073 case 0x8: case 0x9: /* Data processing - immediate */
10074 disas_data_proc_imm(s, insn);
10075 break;
10076 case 0xa: case 0xb: /* Branch, exception generation and system insns */
10077 disas_b_exc_sys(s, insn);
10078 break;
10079 case 0x4:
10080 case 0x6:
10081 case 0xc:
10082 case 0xe: /* Loads and stores */
10083 disas_ldst(s, insn);
10084 break;
10085 case 0x5:
10086 case 0xd: /* Data processing - register */
10087 disas_data_proc_reg(s, insn);
10088 break;
10089 case 0x7:
10090 case 0xf: /* Data processing - SIMD and floating point */
10091 disas_data_proc_simd_fp(s, insn);
10092 break;
10093 default:
10094 assert(FALSE); /* all 15 cases should be handled above */
10095 break;
14ade10f 10096 }
11e169de
AG
10097
10098 /* if we allocated any temporaries, free them here */
10099 free_tmp_a64(s);
40f860cd 10100}
14ade10f 10101
40f860cd
PM
10102void gen_intermediate_code_internal_a64(ARMCPU *cpu,
10103 TranslationBlock *tb,
10104 bool search_pc)
10105{
10106 CPUState *cs = CPU(cpu);
10107 CPUARMState *env = &cpu->env;
10108 DisasContext dc1, *dc = &dc1;
10109 CPUBreakpoint *bp;
10110 uint16_t *gen_opc_end;
10111 int j, lj;
10112 target_ulong pc_start;
10113 target_ulong next_page_start;
10114 int num_insns;
10115 int max_insns;
10116
10117 pc_start = tb->pc;
10118
10119 dc->tb = tb;
10120
10121 gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
10122
10123 dc->is_jmp = DISAS_NEXT;
10124 dc->pc = pc_start;
10125 dc->singlestep_enabled = cs->singlestep_enabled;
10126 dc->condjmp = 0;
10127
10128 dc->aarch64 = 1;
10129 dc->thumb = 0;
10130 dc->bswap_code = 0;
10131 dc->condexec_mask = 0;
10132 dc->condexec_cond = 0;
10133#if !defined(CONFIG_USER_ONLY)
d9ea7d29 10134 dc->user = (ARM_TBFLAG_AA64_EL(tb->flags) == 0);
40f860cd
PM
10135#endif
10136 dc->vfp_enabled = 0;
10137 dc->vec_len = 0;
10138 dc->vec_stride = 0;
60322b39
PM
10139 dc->cp_regs = cpu->cp_regs;
10140 dc->current_pl = arm_current_pl(env);
a984e42c 10141 dc->features = env->features;
40f860cd 10142
11e169de
AG
10143 init_tmp_a64_array(dc);
10144
40f860cd
PM
10145 next_page_start = (pc_start & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE;
10146 lj = -1;
10147 num_insns = 0;
10148 max_insns = tb->cflags & CF_COUNT_MASK;
10149 if (max_insns == 0) {
10150 max_insns = CF_COUNT_MASK;
10151 }
10152
10153 gen_tb_start();
10154
10155 tcg_clear_temp_count();
10156
10157 do {
f0c3c505
AF
10158 if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) {
10159 QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
40f860cd
PM
10160 if (bp->pc == dc->pc) {
10161 gen_exception_insn(dc, 0, EXCP_DEBUG);
10162 /* Advance PC so that clearing the breakpoint will
10163 invalidate this TB. */
10164 dc->pc += 2;
10165 goto done_generating;
10166 }
10167 }
10168 }
10169
10170 if (search_pc) {
10171 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
10172 if (lj < j) {
10173 lj++;
10174 while (lj < j) {
10175 tcg_ctx.gen_opc_instr_start[lj++] = 0;
10176 }
10177 }
10178 tcg_ctx.gen_opc_pc[lj] = dc->pc;
10179 tcg_ctx.gen_opc_instr_start[lj] = 1;
10180 tcg_ctx.gen_opc_icount[lj] = num_insns;
10181 }
10182
10183 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO)) {
10184 gen_io_start();
10185 }
10186
10187 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
10188 tcg_gen_debug_insn_start(dc->pc);
10189 }
10190
10191 disas_a64_insn(env, dc);
10192
10193 if (tcg_check_temp_count()) {
10194 fprintf(stderr, "TCG temporary leak before "TARGET_FMT_lx"\n",
10195 dc->pc);
10196 }
10197
10198 /* Translation stops when a conditional branch is encountered.
10199 * Otherwise the subsequent code could get translated several times.
10200 * Also stop translation when a page boundary is reached. This
10201 * ensures prefetch aborts occur at the right place.
10202 */
10203 num_insns++;
10204 } while (!dc->is_jmp && tcg_ctx.gen_opc_ptr < gen_opc_end &&
10205 !cs->singlestep_enabled &&
10206 !singlestep &&
10207 dc->pc < next_page_start &&
10208 num_insns < max_insns);
10209
10210 if (tb->cflags & CF_LAST_IO) {
10211 gen_io_end();
10212 }
10213
10214 if (unlikely(cs->singlestep_enabled) && dc->is_jmp != DISAS_EXC) {
10215 /* Note that this means single stepping WFI doesn't halt the CPU.
10216 * For conditional branch insns this is harmless unreachable code as
10217 * gen_goto_tb() has already handled emitting the debug exception
10218 * (and thus a tb-jump is not possible when singlestepping).
10219 */
10220 assert(dc->is_jmp != DISAS_TB_JUMP);
10221 if (dc->is_jmp != DISAS_JUMP) {
10222 gen_a64_set_pc_im(dc->pc);
10223 }
10224 gen_exception(EXCP_DEBUG);
10225 } else {
10226 switch (dc->is_jmp) {
10227 case DISAS_NEXT:
10228 gen_goto_tb(dc, 1, dc->pc);
10229 break;
10230 default:
40f860cd 10231 case DISAS_UPDATE:
fea50522
PM
10232 gen_a64_set_pc_im(dc->pc);
10233 /* fall through */
10234 case DISAS_JUMP:
40f860cd
PM
10235 /* indicate that the hash table must be used to find the next TB */
10236 tcg_gen_exit_tb(0);
10237 break;
10238 case DISAS_TB_JUMP:
10239 case DISAS_EXC:
10240 case DISAS_SWI:
10241 break;
10242 case DISAS_WFI:
10243 /* This is a special case because we don't want to just halt the CPU
10244 * if trying to debug across a WFI.
10245 */
1ed69e82 10246 gen_a64_set_pc_im(dc->pc);
40f860cd
PM
10247 gen_helper_wfi(cpu_env);
10248 break;
10249 }
10250 }
10251
10252done_generating:
10253 gen_tb_end(tb, num_insns);
10254 *tcg_ctx.gen_opc_ptr = INDEX_op_end;
10255
10256#ifdef DEBUG_DISAS
10257 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
10258 qemu_log("----------------\n");
10259 qemu_log("IN: %s\n", lookup_symbol(pc_start));
10260 log_target_disas(env, pc_start, dc->pc - pc_start,
999b53ec 10261 4 | (dc->bswap_code << 1));
40f860cd
PM
10262 qemu_log("\n");
10263 }
10264#endif
10265 if (search_pc) {
10266 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
10267 lj++;
10268 while (lj <= j) {
10269 tcg_ctx.gen_opc_instr_start[lj++] = 0;
10270 }
10271 } else {
10272 tb->size = dc->pc - pc_start;
10273 tb->icount = num_insns;
14ade10f
AG
10274 }
10275}
This page took 1.411534 seconds and 4 git commands to generate.