]>
Commit | Line | Data |
---|---|---|
342407fd MF |
1 | /* |
2 | * OpenCores Ethernet MAC 10/100 + subset of | |
3 | * National Semiconductors DP83848C 10/100 PHY | |
4 | * | |
5 | * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf | |
6 | * http://cache.national.com/ds/DP/DP83848C.pdf | |
7 | * | |
8 | * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab. | |
9 | * All rights reserved. | |
10 | * | |
11 | * Redistribution and use in source and binary forms, with or without | |
12 | * modification, are permitted provided that the following conditions are met: | |
13 | * * Redistributions of source code must retain the above copyright | |
14 | * notice, this list of conditions and the following disclaimer. | |
15 | * * Redistributions in binary form must reproduce the above copyright | |
16 | * notice, this list of conditions and the following disclaimer in the | |
17 | * documentation and/or other materials provided with the distribution. | |
18 | * * Neither the name of the Open Source and Linux Lab nor the | |
19 | * names of its contributors may be used to endorse or promote products | |
20 | * derived from this software without specific prior written permission. | |
21 | * | |
22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" | |
23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE | |
24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE | |
25 | * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY | |
26 | * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES | |
27 | * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; | |
28 | * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND | |
29 | * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | |
30 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS | |
31 | * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
32 | */ | |
33 | ||
e8d40465 | 34 | #include "qemu/osdep.h" |
64552b6b | 35 | #include "hw/irq.h" |
aa8e0ab9 | 36 | #include "hw/net/mii.h" |
a27bd6c7 | 37 | #include "hw/qdev-properties.h" |
83c9f4ca | 38 | #include "hw/sysbus.h" |
1422e32d | 39 | #include "net/net.h" |
0b8fa32f | 40 | #include "qemu/module.h" |
308913bb | 41 | #include "net/eth.h" |
342407fd MF |
42 | #include "trace.h" |
43 | ||
44 | /* RECSMALL is not used because it breaks tap networking in linux: | |
45 | * incoming ARP responses are too short | |
46 | */ | |
47 | #undef USE_RECSMALL | |
48 | ||
49 | #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN)) | |
50 | #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field)) | |
51 | #define GET_REGFIELD(s, reg, field) \ | |
52 | GET_FIELD((s)->regs[reg], reg ## _ ## field) | |
53 | ||
54 | #define SET_FIELD(v, field, data) \ | |
55 | ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field)))) | |
56 | #define SET_REGFIELD(s, reg, field, data) \ | |
57 | SET_FIELD((s)->regs[reg], reg ## _ ## field, data) | |
58 | ||
59 | /* PHY MII registers */ | |
60 | enum { | |
342407fd MF |
61 | MII_REG_MAX = 16, |
62 | }; | |
63 | ||
64 | typedef struct Mii { | |
65 | uint16_t regs[MII_REG_MAX]; | |
66 | bool link_ok; | |
67 | } Mii; | |
68 | ||
69 | static void mii_set_link(Mii *s, bool link_ok) | |
70 | { | |
71 | if (link_ok) { | |
aa8e0ab9 MF |
72 | s->regs[MII_BMSR] |= MII_BMSR_LINK_ST; |
73 | s->regs[MII_ANLPAR] |= MII_ANLPAR_TXFD | MII_ANLPAR_TX | | |
74 | MII_ANLPAR_10FD | MII_ANLPAR_10 | MII_ANLPAR_CSMACD; | |
342407fd | 75 | } else { |
aa8e0ab9 | 76 | s->regs[MII_BMSR] &= ~MII_BMSR_LINK_ST; |
342407fd MF |
77 | s->regs[MII_ANLPAR] &= 0x01ff; |
78 | } | |
79 | s->link_ok = link_ok; | |
80 | } | |
81 | ||
82 | static void mii_reset(Mii *s) | |
83 | { | |
84 | memset(s->regs, 0, sizeof(s->regs)); | |
aa8e0ab9 MF |
85 | s->regs[MII_BMCR] = MII_BMCR_AUTOEN; |
86 | s->regs[MII_BMSR] = MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | | |
87 | MII_BMSR_10T_FD | MII_BMSR_10T_HD | MII_BMSR_MFPS | | |
88 | MII_BMSR_AN_COMP | MII_BMSR_AUTONEG; | |
89 | s->regs[MII_PHYID1] = 0x2000; | |
90 | s->regs[MII_PHYID2] = 0x5c90; | |
91 | s->regs[MII_ANAR] = MII_ANAR_TXFD | MII_ANAR_TX | | |
92 | MII_ANAR_10FD | MII_ANAR_10 | MII_ANAR_CSMACD; | |
342407fd MF |
93 | mii_set_link(s, s->link_ok); |
94 | } | |
95 | ||
96 | static void mii_ro(Mii *s, uint16_t v) | |
97 | { | |
98 | } | |
99 | ||
100 | static void mii_write_bmcr(Mii *s, uint16_t v) | |
101 | { | |
aa8e0ab9 | 102 | if (v & MII_BMCR_RESET) { |
342407fd MF |
103 | mii_reset(s); |
104 | } else { | |
105 | s->regs[MII_BMCR] = v; | |
106 | } | |
107 | } | |
108 | ||
109 | static void mii_write_host(Mii *s, unsigned idx, uint16_t v) | |
110 | { | |
111 | static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = { | |
112 | [MII_BMCR] = mii_write_bmcr, | |
113 | [MII_BMSR] = mii_ro, | |
aa8e0ab9 MF |
114 | [MII_PHYID1] = mii_ro, |
115 | [MII_PHYID2] = mii_ro, | |
342407fd MF |
116 | }; |
117 | ||
118 | if (idx < MII_REG_MAX) { | |
119 | trace_open_eth_mii_write(idx, v); | |
120 | if (reg_write[idx]) { | |
121 | reg_write[idx](s, v); | |
122 | } else { | |
123 | s->regs[idx] = v; | |
124 | } | |
125 | } | |
126 | } | |
127 | ||
128 | static uint16_t mii_read_host(Mii *s, unsigned idx) | |
129 | { | |
130 | trace_open_eth_mii_read(idx, s->regs[idx]); | |
131 | return s->regs[idx]; | |
132 | } | |
133 | ||
134 | /* OpenCores Ethernet registers */ | |
135 | enum { | |
136 | MODER, | |
137 | INT_SOURCE, | |
138 | INT_MASK, | |
139 | IPGT, | |
140 | IPGR1, | |
141 | IPGR2, | |
142 | PACKETLEN, | |
143 | COLLCONF, | |
144 | TX_BD_NUM, | |
145 | CTRLMODER, | |
146 | MIIMODER, | |
147 | MIICOMMAND, | |
148 | MIIADDRESS, | |
149 | MIITX_DATA, | |
150 | MIIRX_DATA, | |
151 | MIISTATUS, | |
152 | MAC_ADDR0, | |
153 | MAC_ADDR1, | |
154 | HASH0, | |
155 | HASH1, | |
156 | TXCTRL, | |
157 | REG_MAX, | |
158 | }; | |
159 | ||
160 | enum { | |
161 | MODER_RECSMALL = 0x10000, | |
162 | MODER_PAD = 0x8000, | |
163 | MODER_HUGEN = 0x4000, | |
164 | MODER_RST = 0x800, | |
165 | MODER_LOOPBCK = 0x80, | |
166 | MODER_PRO = 0x20, | |
167 | MODER_IAM = 0x10, | |
168 | MODER_BRO = 0x8, | |
169 | MODER_TXEN = 0x2, | |
170 | MODER_RXEN = 0x1, | |
171 | }; | |
172 | ||
173 | enum { | |
b807b5ff | 174 | INT_SOURCE_BUSY = 0x10, |
342407fd MF |
175 | INT_SOURCE_RXB = 0x4, |
176 | INT_SOURCE_TXB = 0x1, | |
177 | }; | |
178 | ||
179 | enum { | |
180 | PACKETLEN_MINFL = 0xffff0000, | |
181 | PACKETLEN_MINFL_LBN = 16, | |
182 | PACKETLEN_MAXFL = 0xffff, | |
183 | PACKETLEN_MAXFL_LBN = 0, | |
184 | }; | |
185 | ||
186 | enum { | |
187 | MIICOMMAND_WCTRLDATA = 0x4, | |
188 | MIICOMMAND_RSTAT = 0x2, | |
189 | MIICOMMAND_SCANSTAT = 0x1, | |
190 | }; | |
191 | ||
192 | enum { | |
193 | MIIADDRESS_RGAD = 0x1f00, | |
194 | MIIADDRESS_RGAD_LBN = 8, | |
195 | MIIADDRESS_FIAD = 0x1f, | |
196 | MIIADDRESS_FIAD_LBN = 0, | |
197 | }; | |
198 | ||
199 | enum { | |
200 | MIITX_DATA_CTRLDATA = 0xffff, | |
201 | MIITX_DATA_CTRLDATA_LBN = 0, | |
202 | }; | |
203 | ||
204 | enum { | |
205 | MIIRX_DATA_PRSD = 0xffff, | |
206 | MIIRX_DATA_PRSD_LBN = 0, | |
207 | }; | |
208 | ||
209 | enum { | |
210 | MIISTATUS_LINKFAIL = 0x1, | |
211 | MIISTATUS_LINKFAIL_LBN = 0, | |
212 | }; | |
213 | ||
214 | enum { | |
215 | MAC_ADDR0_BYTE2 = 0xff000000, | |
216 | MAC_ADDR0_BYTE2_LBN = 24, | |
217 | MAC_ADDR0_BYTE3 = 0xff0000, | |
218 | MAC_ADDR0_BYTE3_LBN = 16, | |
219 | MAC_ADDR0_BYTE4 = 0xff00, | |
220 | MAC_ADDR0_BYTE4_LBN = 8, | |
221 | MAC_ADDR0_BYTE5 = 0xff, | |
222 | MAC_ADDR0_BYTE5_LBN = 0, | |
223 | }; | |
224 | ||
225 | enum { | |
226 | MAC_ADDR1_BYTE0 = 0xff00, | |
227 | MAC_ADDR1_BYTE0_LBN = 8, | |
228 | MAC_ADDR1_BYTE1 = 0xff, | |
229 | MAC_ADDR1_BYTE1_LBN = 0, | |
230 | }; | |
231 | ||
232 | enum { | |
233 | TXD_LEN = 0xffff0000, | |
234 | TXD_LEN_LBN = 16, | |
235 | TXD_RD = 0x8000, | |
236 | TXD_IRQ = 0x4000, | |
237 | TXD_WR = 0x2000, | |
238 | TXD_PAD = 0x1000, | |
239 | TXD_CRC = 0x800, | |
240 | TXD_UR = 0x100, | |
241 | TXD_RTRY = 0xf0, | |
242 | TXD_RTRY_LBN = 4, | |
243 | TXD_RL = 0x8, | |
244 | TXD_LC = 0x4, | |
245 | TXD_DF = 0x2, | |
246 | TXD_CS = 0x1, | |
247 | }; | |
248 | ||
249 | enum { | |
250 | RXD_LEN = 0xffff0000, | |
251 | RXD_LEN_LBN = 16, | |
252 | RXD_E = 0x8000, | |
253 | RXD_IRQ = 0x4000, | |
254 | RXD_WRAP = 0x2000, | |
255 | RXD_CF = 0x100, | |
256 | RXD_M = 0x80, | |
257 | RXD_OR = 0x40, | |
258 | RXD_IS = 0x20, | |
259 | RXD_DN = 0x10, | |
260 | RXD_TL = 0x8, | |
261 | RXD_SF = 0x4, | |
262 | RXD_CRC = 0x2, | |
263 | RXD_LC = 0x1, | |
264 | }; | |
265 | ||
266 | typedef struct desc { | |
267 | uint32_t len_flags; | |
268 | uint32_t buf_ptr; | |
269 | } desc; | |
270 | ||
271 | #define DEFAULT_PHY 1 | |
272 | ||
4632cf2d AF |
273 | #define TYPE_OPEN_ETH "open_eth" |
274 | #define OPEN_ETH(obj) OBJECT_CHECK(OpenEthState, (obj), TYPE_OPEN_ETH) | |
275 | ||
342407fd | 276 | typedef struct OpenEthState { |
4632cf2d AF |
277 | SysBusDevice parent_obj; |
278 | ||
342407fd MF |
279 | NICState *nic; |
280 | NICConf conf; | |
281 | MemoryRegion reg_io; | |
282 | MemoryRegion desc_io; | |
283 | qemu_irq irq; | |
284 | ||
285 | Mii mii; | |
286 | uint32_t regs[REG_MAX]; | |
287 | unsigned tx_desc; | |
288 | unsigned rx_desc; | |
289 | desc desc[128]; | |
290 | } OpenEthState; | |
291 | ||
292 | static desc *rx_desc(OpenEthState *s) | |
293 | { | |
294 | return s->desc + s->rx_desc; | |
295 | } | |
296 | ||
297 | static desc *tx_desc(OpenEthState *s) | |
298 | { | |
299 | return s->desc + s->tx_desc; | |
300 | } | |
301 | ||
302 | static void open_eth_update_irq(OpenEthState *s, | |
303 | uint32_t old, uint32_t new) | |
304 | { | |
305 | if (!old != !new) { | |
306 | trace_open_eth_update_irq(new); | |
307 | qemu_set_irq(s->irq, new); | |
308 | } | |
309 | } | |
310 | ||
311 | static void open_eth_int_source_write(OpenEthState *s, | |
312 | uint32_t val) | |
313 | { | |
314 | uint32_t old_val = s->regs[INT_SOURCE]; | |
315 | ||
316 | s->regs[INT_SOURCE] = val; | |
317 | open_eth_update_irq(s, old_val & s->regs[INT_MASK], | |
318 | s->regs[INT_SOURCE] & s->regs[INT_MASK]); | |
319 | } | |
320 | ||
4e68f7a0 | 321 | static void open_eth_set_link_status(NetClientState *nc) |
342407fd | 322 | { |
cc1f0f45 | 323 | OpenEthState *s = qemu_get_nic_opaque(nc); |
342407fd MF |
324 | |
325 | if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) { | |
326 | SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down); | |
327 | } | |
328 | mii_set_link(&s->mii, !nc->link_down); | |
329 | } | |
330 | ||
331 | static void open_eth_reset(void *opaque) | |
332 | { | |
333 | OpenEthState *s = opaque; | |
334 | ||
335 | memset(s->regs, 0, sizeof(s->regs)); | |
336 | s->regs[MODER] = 0xa000; | |
337 | s->regs[IPGT] = 0x12; | |
338 | s->regs[IPGR1] = 0xc; | |
339 | s->regs[IPGR2] = 0x12; | |
340 | s->regs[PACKETLEN] = 0x400600; | |
341 | s->regs[COLLCONF] = 0xf003f; | |
342 | s->regs[TX_BD_NUM] = 0x40; | |
343 | s->regs[MIIMODER] = 0x64; | |
344 | ||
345 | s->tx_desc = 0; | |
346 | s->rx_desc = 0x40; | |
347 | ||
348 | mii_reset(&s->mii); | |
b356f76d | 349 | open_eth_set_link_status(qemu_get_queue(s->nic)); |
342407fd MF |
350 | } |
351 | ||
4e68f7a0 | 352 | static int open_eth_can_receive(NetClientState *nc) |
342407fd | 353 | { |
cc1f0f45 | 354 | OpenEthState *s = qemu_get_nic_opaque(nc); |
342407fd MF |
355 | |
356 | return GET_REGBIT(s, MODER, RXEN) && | |
b807b5ff | 357 | (s->regs[TX_BD_NUM] < 0x80); |
342407fd MF |
358 | } |
359 | ||
4e68f7a0 | 360 | static ssize_t open_eth_receive(NetClientState *nc, |
342407fd MF |
361 | const uint8_t *buf, size_t size) |
362 | { | |
cc1f0f45 | 363 | OpenEthState *s = qemu_get_nic_opaque(nc); |
342407fd MF |
364 | size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL); |
365 | size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL); | |
90ea59fe | 366 | size_t fcsl = 4; |
342407fd MF |
367 | bool miss = true; |
368 | ||
369 | trace_open_eth_receive((unsigned)size); | |
370 | ||
371 | if (size >= 6) { | |
372 | static const uint8_t bcast_addr[] = { | |
373 | 0xff, 0xff, 0xff, 0xff, 0xff, 0xff | |
374 | }; | |
375 | if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) { | |
376 | miss = GET_REGBIT(s, MODER, BRO); | |
377 | } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) { | |
308913bb | 378 | unsigned mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; |
342407fd MF |
379 | miss = !(s->regs[HASH0 + mcast_idx / 32] & |
380 | (1 << (mcast_idx % 32))); | |
381 | trace_open_eth_receive_mcast( | |
382 | mcast_idx, s->regs[HASH0], s->regs[HASH1]); | |
383 | } else { | |
384 | miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] || | |
385 | GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] || | |
386 | GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] || | |
387 | GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] || | |
388 | GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] || | |
389 | GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5]; | |
390 | } | |
391 | } | |
392 | ||
393 | if (miss && !GET_REGBIT(s, MODER, PRO)) { | |
394 | trace_open_eth_receive_reject(); | |
395 | return size; | |
396 | } | |
397 | ||
398 | #ifdef USE_RECSMALL | |
399 | if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) { | |
400 | #else | |
401 | { | |
402 | #endif | |
90ea59fe | 403 | static const uint8_t zero[64] = {0}; |
342407fd MF |
404 | desc *desc = rx_desc(s); |
405 | size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl; | |
406 | ||
b807b5ff MF |
407 | if (!(desc->len_flags & RXD_E)) { |
408 | open_eth_int_source_write(s, | |
409 | s->regs[INT_SOURCE] | INT_SOURCE_BUSY); | |
410 | return size; | |
411 | } | |
412 | ||
342407fd MF |
413 | desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR | |
414 | RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC); | |
415 | ||
416 | if (copy_size > size) { | |
417 | copy_size = size; | |
90ea59fe MF |
418 | } else { |
419 | fcsl = 0; | |
342407fd MF |
420 | } |
421 | if (miss) { | |
422 | desc->len_flags |= RXD_M; | |
423 | } | |
90ea59fe | 424 | if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) { |
342407fd MF |
425 | desc->len_flags |= RXD_TL; |
426 | } | |
427 | #ifdef USE_RECSMALL | |
428 | if (size < minfl) { | |
429 | desc->len_flags |= RXD_SF; | |
430 | } | |
431 | #endif | |
432 | ||
433 | cpu_physical_memory_write(desc->buf_ptr, buf, copy_size); | |
434 | ||
435 | if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) { | |
90ea59fe MF |
436 | if (minfl - copy_size > fcsl) { |
437 | fcsl = 0; | |
438 | } else { | |
439 | fcsl -= minfl - copy_size; | |
440 | } | |
441 | while (copy_size < minfl) { | |
442 | size_t zero_sz = minfl - copy_size < sizeof(zero) ? | |
443 | minfl - copy_size : sizeof(zero); | |
342407fd | 444 | |
90ea59fe MF |
445 | cpu_physical_memory_write(desc->buf_ptr + copy_size, |
446 | zero, zero_sz); | |
447 | copy_size += zero_sz; | |
448 | } | |
342407fd MF |
449 | } |
450 | ||
90ea59fe MF |
451 | /* There's no FCS in the frames handed to us by the QEMU, zero fill it. |
452 | * Don't do it if the frame is cut at the MAXFL or padded with 4 or | |
453 | * more bytes to the MINFL. | |
454 | */ | |
455 | cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl); | |
456 | copy_size += fcsl; | |
457 | ||
342407fd MF |
458 | SET_FIELD(desc->len_flags, RXD_LEN, copy_size); |
459 | ||
460 | if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) { | |
461 | s->rx_desc = s->regs[TX_BD_NUM]; | |
462 | } else { | |
463 | ++s->rx_desc; | |
464 | } | |
465 | desc->len_flags &= ~RXD_E; | |
466 | ||
467 | trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags); | |
468 | ||
469 | if (desc->len_flags & RXD_IRQ) { | |
470 | open_eth_int_source_write(s, | |
471 | s->regs[INT_SOURCE] | INT_SOURCE_RXB); | |
472 | } | |
473 | } | |
474 | return size; | |
475 | } | |
476 | ||
342407fd | 477 | static NetClientInfo net_open_eth_info = { |
f394b2e2 | 478 | .type = NET_CLIENT_DRIVER_NIC, |
342407fd MF |
479 | .size = sizeof(NICState), |
480 | .can_receive = open_eth_can_receive, | |
481 | .receive = open_eth_receive, | |
342407fd MF |
482 | .link_status_changed = open_eth_set_link_status, |
483 | }; | |
484 | ||
485 | static void open_eth_start_xmit(OpenEthState *s, desc *tx) | |
486 | { | |
ea4d8241 ZJ |
487 | uint8_t *buf = NULL; |
488 | uint8_t buffer[0x600]; | |
342407fd MF |
489 | unsigned len = GET_FIELD(tx->len_flags, TXD_LEN); |
490 | unsigned tx_len = len; | |
491 | ||
492 | if ((tx->len_flags & TXD_PAD) && | |
493 | tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) { | |
494 | tx_len = GET_REGFIELD(s, PACKETLEN, MINFL); | |
495 | } | |
496 | if (!GET_REGBIT(s, MODER, HUGEN) && | |
497 | tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) { | |
498 | tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL); | |
499 | } | |
500 | ||
501 | trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len); | |
502 | ||
ea4d8241 ZJ |
503 | if (tx_len > sizeof(buffer)) { |
504 | buf = g_new(uint8_t, tx_len); | |
505 | } else { | |
506 | buf = buffer; | |
507 | } | |
342407fd MF |
508 | if (len > tx_len) { |
509 | len = tx_len; | |
510 | } | |
511 | cpu_physical_memory_read(tx->buf_ptr, buf, len); | |
512 | if (tx_len > len) { | |
513 | memset(buf + len, 0, tx_len - len); | |
514 | } | |
b356f76d | 515 | qemu_send_packet(qemu_get_queue(s->nic), buf, tx_len); |
ea4d8241 ZJ |
516 | if (tx_len > sizeof(buffer)) { |
517 | g_free(buf); | |
518 | } | |
342407fd MF |
519 | |
520 | if (tx->len_flags & TXD_WR) { | |
521 | s->tx_desc = 0; | |
522 | } else { | |
523 | ++s->tx_desc; | |
524 | if (s->tx_desc >= s->regs[TX_BD_NUM]) { | |
525 | s->tx_desc = 0; | |
526 | } | |
527 | } | |
528 | tx->len_flags &= ~(TXD_RD | TXD_UR | | |
529 | TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS); | |
530 | if (tx->len_flags & TXD_IRQ) { | |
531 | open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB); | |
532 | } | |
533 | ||
534 | } | |
535 | ||
536 | static void open_eth_check_start_xmit(OpenEthState *s) | |
537 | { | |
538 | desc *tx = tx_desc(s); | |
539 | if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 && | |
540 | (tx->len_flags & TXD_RD) && | |
541 | GET_FIELD(tx->len_flags, TXD_LEN) > 4) { | |
542 | open_eth_start_xmit(s, tx); | |
543 | } | |
544 | } | |
545 | ||
546 | static uint64_t open_eth_reg_read(void *opaque, | |
a8170e5e | 547 | hwaddr addr, unsigned int size) |
342407fd MF |
548 | { |
549 | static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = { | |
550 | }; | |
551 | OpenEthState *s = opaque; | |
552 | unsigned idx = addr / 4; | |
553 | uint64_t v = 0; | |
554 | ||
555 | if (idx < REG_MAX) { | |
556 | if (reg_read[idx]) { | |
557 | v = reg_read[idx](s); | |
558 | } else { | |
559 | v = s->regs[idx]; | |
560 | } | |
561 | } | |
562 | trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v); | |
563 | return v; | |
564 | } | |
565 | ||
b807b5ff MF |
566 | static void open_eth_notify_can_receive(OpenEthState *s) |
567 | { | |
568 | NetClientState *nc = qemu_get_queue(s->nic); | |
569 | ||
570 | if (open_eth_can_receive(nc)) { | |
571 | qemu_flush_queued_packets(nc); | |
572 | } | |
573 | } | |
574 | ||
342407fd MF |
575 | static void open_eth_ro(OpenEthState *s, uint32_t val) |
576 | { | |
577 | } | |
578 | ||
579 | static void open_eth_moder_host_write(OpenEthState *s, uint32_t val) | |
580 | { | |
581 | uint32_t set = val & ~s->regs[MODER]; | |
582 | ||
583 | if (set & MODER_RST) { | |
584 | open_eth_reset(s); | |
585 | } | |
586 | ||
587 | s->regs[MODER] = val; | |
588 | ||
589 | if (set & MODER_RXEN) { | |
590 | s->rx_desc = s->regs[TX_BD_NUM]; | |
b807b5ff | 591 | open_eth_notify_can_receive(s); |
342407fd MF |
592 | } |
593 | if (set & MODER_TXEN) { | |
594 | s->tx_desc = 0; | |
595 | open_eth_check_start_xmit(s); | |
596 | } | |
597 | } | |
598 | ||
599 | static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val) | |
600 | { | |
601 | uint32_t old = s->regs[INT_SOURCE]; | |
602 | ||
603 | s->regs[INT_SOURCE] &= ~val; | |
604 | open_eth_update_irq(s, old & s->regs[INT_MASK], | |
605 | s->regs[INT_SOURCE] & s->regs[INT_MASK]); | |
606 | } | |
607 | ||
608 | static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val) | |
609 | { | |
610 | uint32_t old = s->regs[INT_MASK]; | |
611 | ||
612 | s->regs[INT_MASK] = val; | |
613 | open_eth_update_irq(s, s->regs[INT_SOURCE] & old, | |
614 | s->regs[INT_SOURCE] & s->regs[INT_MASK]); | |
615 | } | |
616 | ||
b807b5ff MF |
617 | static void open_eth_tx_bd_num_host_write(OpenEthState *s, uint32_t val) |
618 | { | |
619 | if (val < 0x80) { | |
620 | bool enable = s->regs[TX_BD_NUM] == 0x80; | |
621 | ||
622 | s->regs[TX_BD_NUM] = val; | |
623 | if (enable) { | |
624 | open_eth_notify_can_receive(s); | |
625 | } | |
626 | } | |
627 | } | |
628 | ||
342407fd MF |
629 | static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val) |
630 | { | |
631 | unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD); | |
632 | unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD); | |
633 | ||
634 | if (val & MIICOMMAND_WCTRLDATA) { | |
635 | if (fiad == DEFAULT_PHY) { | |
636 | mii_write_host(&s->mii, rgad, | |
637 | GET_REGFIELD(s, MIITX_DATA, CTRLDATA)); | |
638 | } | |
639 | } | |
640 | if (val & MIICOMMAND_RSTAT) { | |
641 | if (fiad == DEFAULT_PHY) { | |
642 | SET_REGFIELD(s, MIIRX_DATA, PRSD, | |
643 | mii_read_host(&s->mii, rgad)); | |
644 | } else { | |
645 | s->regs[MIIRX_DATA] = 0xffff; | |
646 | } | |
b356f76d | 647 | SET_REGFIELD(s, MIISTATUS, LINKFAIL, qemu_get_queue(s->nic)->link_down); |
342407fd MF |
648 | } |
649 | } | |
650 | ||
651 | static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val) | |
652 | { | |
653 | SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val); | |
654 | if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) { | |
655 | mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD), | |
656 | GET_REGFIELD(s, MIITX_DATA, CTRLDATA)); | |
657 | } | |
658 | } | |
659 | ||
660 | static void open_eth_reg_write(void *opaque, | |
a8170e5e | 661 | hwaddr addr, uint64_t val, unsigned int size) |
342407fd MF |
662 | { |
663 | static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = { | |
664 | [MODER] = open_eth_moder_host_write, | |
665 | [INT_SOURCE] = open_eth_int_source_host_write, | |
666 | [INT_MASK] = open_eth_int_mask_host_write, | |
b807b5ff | 667 | [TX_BD_NUM] = open_eth_tx_bd_num_host_write, |
342407fd MF |
668 | [MIICOMMAND] = open_eth_mii_command_host_write, |
669 | [MIITX_DATA] = open_eth_mii_tx_host_write, | |
670 | [MIISTATUS] = open_eth_ro, | |
671 | }; | |
672 | OpenEthState *s = opaque; | |
673 | unsigned idx = addr / 4; | |
674 | ||
675 | if (idx < REG_MAX) { | |
676 | trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val); | |
677 | if (reg_write[idx]) { | |
678 | reg_write[idx](s, val); | |
679 | } else { | |
680 | s->regs[idx] = val; | |
681 | } | |
682 | } | |
683 | } | |
684 | ||
685 | static uint64_t open_eth_desc_read(void *opaque, | |
a8170e5e | 686 | hwaddr addr, unsigned int size) |
342407fd MF |
687 | { |
688 | OpenEthState *s = opaque; | |
689 | uint64_t v = 0; | |
690 | ||
691 | addr &= 0x3ff; | |
692 | memcpy(&v, (uint8_t *)s->desc + addr, size); | |
693 | trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v); | |
694 | return v; | |
695 | } | |
696 | ||
697 | static void open_eth_desc_write(void *opaque, | |
a8170e5e | 698 | hwaddr addr, uint64_t val, unsigned int size) |
342407fd MF |
699 | { |
700 | OpenEthState *s = opaque; | |
701 | ||
702 | addr &= 0x3ff; | |
703 | trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val); | |
704 | memcpy((uint8_t *)s->desc + addr, &val, size); | |
705 | open_eth_check_start_xmit(s); | |
706 | } | |
707 | ||
708 | ||
a348f108 | 709 | static const MemoryRegionOps open_eth_reg_ops = { |
342407fd MF |
710 | .read = open_eth_reg_read, |
711 | .write = open_eth_reg_write, | |
712 | }; | |
713 | ||
a348f108 | 714 | static const MemoryRegionOps open_eth_desc_ops = { |
342407fd MF |
715 | .read = open_eth_desc_read, |
716 | .write = open_eth_desc_write, | |
717 | }; | |
718 | ||
842fac8e | 719 | static void sysbus_open_eth_realize(DeviceState *dev, Error **errp) |
342407fd | 720 | { |
842fac8e | 721 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
4632cf2d | 722 | OpenEthState *s = OPEN_ETH(dev); |
342407fd | 723 | |
eedfac6f | 724 | memory_region_init_io(&s->reg_io, OBJECT(dev), &open_eth_reg_ops, s, |
342407fd | 725 | "open_eth.regs", 0x54); |
4632cf2d | 726 | sysbus_init_mmio(sbd, &s->reg_io); |
342407fd | 727 | |
eedfac6f | 728 | memory_region_init_io(&s->desc_io, OBJECT(dev), &open_eth_desc_ops, s, |
342407fd | 729 | "open_eth.desc", 0x400); |
4632cf2d | 730 | sysbus_init_mmio(sbd, &s->desc_io); |
342407fd | 731 | |
4632cf2d | 732 | sysbus_init_irq(sbd, &s->irq); |
342407fd MF |
733 | |
734 | s->nic = qemu_new_nic(&net_open_eth_info, &s->conf, | |
4632cf2d | 735 | object_get_typename(OBJECT(s)), dev->id, s); |
342407fd MF |
736 | } |
737 | ||
738 | static void qdev_open_eth_reset(DeviceState *dev) | |
739 | { | |
4632cf2d AF |
740 | OpenEthState *d = OPEN_ETH(dev); |
741 | ||
342407fd MF |
742 | open_eth_reset(d); |
743 | } | |
744 | ||
999e12bb AL |
745 | static Property open_eth_properties[] = { |
746 | DEFINE_NIC_PROPERTIES(OpenEthState, conf), | |
747 | DEFINE_PROP_END_OF_LIST(), | |
748 | }; | |
749 | ||
750 | static void open_eth_class_init(ObjectClass *klass, void *data) | |
751 | { | |
39bffca2 | 752 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 753 | |
842fac8e | 754 | dc->realize = sysbus_open_eth_realize; |
125ee0ed | 755 | set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
39bffca2 AL |
756 | dc->desc = "Opencores 10/100 Mbit Ethernet"; |
757 | dc->reset = qdev_open_eth_reset; | |
4f67d30b | 758 | device_class_set_props(dc, open_eth_properties); |
999e12bb AL |
759 | } |
760 | ||
8c43a6f0 | 761 | static const TypeInfo open_eth_info = { |
4632cf2d | 762 | .name = TYPE_OPEN_ETH, |
39bffca2 AL |
763 | .parent = TYPE_SYS_BUS_DEVICE, |
764 | .instance_size = sizeof(OpenEthState), | |
765 | .class_init = open_eth_class_init, | |
342407fd MF |
766 | }; |
767 | ||
83f7d43a | 768 | static void open_eth_register_types(void) |
342407fd | 769 | { |
39bffca2 | 770 | type_register_static(&open_eth_info); |
342407fd MF |
771 | } |
772 | ||
83f7d43a | 773 | type_init(open_eth_register_types) |