]>
Commit | Line | Data |
---|---|---|
4f5e19e6 IY |
1 | /* |
2 | * pci_host.c | |
3 | * | |
4 | * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> | |
5 | * VA Linux Systems Japan K.K. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License as published by | |
9 | * the Free Software Foundation; either version 2 of the License, or | |
10 | * (at your option) any later version. | |
11 | ||
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | ||
17 | * You should have received a copy of the GNU General Public License along | |
70539e18 | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
4f5e19e6 IY |
19 | */ |
20 | ||
97d5408f | 21 | #include "qemu/osdep.h" |
c759b24f | 22 | #include "hw/pci/pci.h" |
c2077e2c | 23 | #include "hw/pci/pci_bridge.h" |
c759b24f | 24 | #include "hw/pci/pci_host.h" |
3f1e1478 | 25 | #include "hw/pci/pci_bus.h" |
3bf4dfdd | 26 | #include "trace.h" |
4f5e19e6 IY |
27 | |
28 | /* debug PCI */ | |
29 | //#define DEBUG_PCI | |
30 | ||
31 | #ifdef DEBUG_PCI | |
32 | #define PCI_DPRINTF(fmt, ...) \ | |
33 | do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0) | |
34 | #else | |
35 | #define PCI_DPRINTF(fmt, ...) | |
36 | #endif | |
37 | ||
766347cc IY |
38 | /* |
39 | * PCI address | |
40 | * bit 16 - 24: bus number | |
41 | * bit 8 - 15: devfun number | |
42 | * bit 0 - 7: offset in configuration space of a given pci device | |
43 | */ | |
44 | ||
085d8134 | 45 | /* the helper function to get a PCIDevice* for a given pci address */ |
8d6514f8 | 46 | static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr) |
766347cc | 47 | { |
42331e9f IY |
48 | uint8_t bus_num = addr >> 16; |
49 | uint8_t devfn = addr >> 8; | |
50 | ||
5256d8bf | 51 | return pci_find_device(bus, bus_num, devfn); |
766347cc IY |
52 | } |
53 | ||
c2077e2c AW |
54 | static void pci_adjust_config_limit(PCIBus *bus, uint32_t *limit) |
55 | { | |
56 | if (*limit > PCI_CONFIG_SPACE_SIZE) { | |
57 | if (!pci_bus_is_express(bus)) { | |
58 | *limit = PCI_CONFIG_SPACE_SIZE; | |
59 | return; | |
60 | } | |
61 | ||
62 | if (!pci_bus_is_root(bus)) { | |
63 | PCIDevice *bridge = pci_bridge_get_device(bus); | |
64 | pci_adjust_config_limit(pci_get_bus(bridge), limit); | |
65 | } | |
66 | } | |
67 | } | |
68 | ||
42e4126b JK |
69 | void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr, |
70 | uint32_t limit, uint32_t val, uint32_t len) | |
71 | { | |
c2077e2c AW |
72 | pci_adjust_config_limit(pci_get_bus(pci_dev), &limit); |
73 | if (limit <= addr) { | |
74 | return; | |
75 | } | |
76 | ||
42e4126b | 77 | assert(len <= 4); |
3f1e1478 C |
78 | /* non-zero functions are only exposed when function 0 is present, |
79 | * allowing direct removal of unexposed functions. | |
80 | */ | |
81 | if (pci_dev->qdev.hotplugged && !pci_get_function_0(pci_dev)) { | |
82 | return; | |
83 | } | |
84 | ||
3bf4dfdd AK |
85 | trace_pci_cfg_write(pci_dev->name, PCI_SLOT(pci_dev->devfn), |
86 | PCI_FUNC(pci_dev->devfn), addr, val); | |
42e4126b JK |
87 | pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr)); |
88 | } | |
89 | ||
90 | uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr, | |
91 | uint32_t limit, uint32_t len) | |
92 | { | |
3bf4dfdd AK |
93 | uint32_t ret; |
94 | ||
c2077e2c AW |
95 | pci_adjust_config_limit(pci_get_bus(pci_dev), &limit); |
96 | if (limit <= addr) { | |
97 | return ~0x0; | |
98 | } | |
99 | ||
42e4126b | 100 | assert(len <= 4); |
3f1e1478 C |
101 | /* non-zero functions are only exposed when function 0 is present, |
102 | * allowing direct removal of unexposed functions. | |
103 | */ | |
104 | if (pci_dev->qdev.hotplugged && !pci_get_function_0(pci_dev)) { | |
105 | return ~0x0; | |
106 | } | |
107 | ||
3bf4dfdd AK |
108 | ret = pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr)); |
109 | trace_pci_cfg_read(pci_dev->name, PCI_SLOT(pci_dev->devfn), | |
110 | PCI_FUNC(pci_dev->devfn), addr, ret); | |
111 | ||
112 | return ret; | |
42e4126b JK |
113 | } |
114 | ||
ce195fb5 | 115 | void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len) |
766347cc | 116 | { |
8d6514f8 | 117 | PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr); |
7ac901cd | 118 | uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1); |
766347cc | 119 | |
42e4126b | 120 | if (!pci_dev) { |
766347cc | 121 | return; |
42e4126b | 122 | } |
766347cc | 123 | |
0b987f19 | 124 | PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n", |
766347cc | 125 | __func__, pci_dev->name, config_addr, val, len); |
42e4126b JK |
126 | pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE, |
127 | val, len); | |
766347cc IY |
128 | } |
129 | ||
ce195fb5 | 130 | uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len) |
766347cc | 131 | { |
8d6514f8 | 132 | PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr); |
7ac901cd | 133 | uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1); |
766347cc IY |
134 | uint32_t val; |
135 | ||
136 | if (!pci_dev) { | |
4677d8ed | 137 | return ~0x0; |
766347cc IY |
138 | } |
139 | ||
42e4126b JK |
140 | val = pci_host_config_read_common(pci_dev, config_addr, |
141 | PCI_CONFIG_SPACE_SIZE, len); | |
4677d8ed MT |
142 | PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n", |
143 | __func__, pci_dev->name, config_addr, val, len); | |
144 | ||
766347cc IY |
145 | return val; |
146 | } | |
147 | ||
a8170e5e | 148 | static void pci_host_config_write(void *opaque, hwaddr addr, |
d0ed8076 | 149 | uint64_t val, unsigned len) |
a455783b | 150 | { |
d0ed8076 | 151 | PCIHostState *s = opaque; |
a455783b | 152 | |
d0ed8076 | 153 | PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n", |
9f6f0423 | 154 | __func__, addr, len, val); |
cdde6ffc AK |
155 | if (addr != 0 || len != 4) { |
156 | return; | |
157 | } | |
a455783b IY |
158 | s->config_reg = val; |
159 | } | |
160 | ||
a8170e5e | 161 | static uint64_t pci_host_config_read(void *opaque, hwaddr addr, |
d0ed8076 | 162 | unsigned len) |
a455783b | 163 | { |
d0ed8076 | 164 | PCIHostState *s = opaque; |
a455783b | 165 | uint32_t val = s->config_reg; |
952760bb | 166 | |
d0ed8076 | 167 | PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n", |
9f6f0423 | 168 | __func__, addr, len, val); |
a455783b IY |
169 | return val; |
170 | } | |
171 | ||
a8170e5e | 172 | static void pci_host_data_write(void *opaque, hwaddr addr, |
d0ed8076 | 173 | uint64_t val, unsigned len) |
a455783b | 174 | { |
d0ed8076 AK |
175 | PCIHostState *s = opaque; |
176 | PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n", | |
177 | addr, len, (unsigned)val); | |
9f6f0423 MT |
178 | if (s->config_reg & (1u << 31)) |
179 | pci_data_write(s->bus, s->config_reg | (addr & 3), val, len); | |
a455783b IY |
180 | } |
181 | ||
d0ed8076 | 182 | static uint64_t pci_host_data_read(void *opaque, |
a8170e5e | 183 | hwaddr addr, unsigned len) |
a455783b | 184 | { |
d0ed8076 | 185 | PCIHostState *s = opaque; |
9f6f0423 | 186 | uint32_t val; |
ac43fa50 | 187 | if (!(s->config_reg & (1U << 31))) { |
9f6f0423 | 188 | return 0xffffffff; |
ac43fa50 | 189 | } |
9f6f0423 | 190 | val = pci_data_read(s->bus, s->config_reg | (addr & 3), len); |
d0ed8076 | 191 | PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n", |
952760bb BS |
192 | addr, len, val); |
193 | return val; | |
9f6f0423 | 194 | } |
a455783b | 195 | |
d0ed8076 AK |
196 | const MemoryRegionOps pci_host_conf_le_ops = { |
197 | .read = pci_host_config_read, | |
198 | .write = pci_host_config_write, | |
199 | .endianness = DEVICE_LITTLE_ENDIAN, | |
200 | }; | |
a455783b | 201 | |
d0ed8076 AK |
202 | const MemoryRegionOps pci_host_conf_be_ops = { |
203 | .read = pci_host_config_read, | |
204 | .write = pci_host_config_write, | |
205 | .endianness = DEVICE_BIG_ENDIAN, | |
206 | }; | |
d2c33733 | 207 | |
d0ed8076 AK |
208 | const MemoryRegionOps pci_host_data_le_ops = { |
209 | .read = pci_host_data_read, | |
210 | .write = pci_host_data_write, | |
211 | .endianness = DEVICE_LITTLE_ENDIAN, | |
212 | }; | |
213 | ||
214 | const MemoryRegionOps pci_host_data_be_ops = { | |
215 | .read = pci_host_data_read, | |
216 | .write = pci_host_data_write, | |
217 | .endianness = DEVICE_BIG_ENDIAN, | |
218 | }; | |
a455783b | 219 | |
b44ff9d4 AF |
220 | static const TypeInfo pci_host_type_info = { |
221 | .name = TYPE_PCI_HOST_BRIDGE, | |
222 | .parent = TYPE_SYS_BUS_DEVICE, | |
223 | .abstract = true, | |
568f0690 | 224 | .class_size = sizeof(PCIHostBridgeClass), |
b44ff9d4 AF |
225 | .instance_size = sizeof(PCIHostState), |
226 | }; | |
227 | ||
228 | static void pci_host_register_types(void) | |
229 | { | |
230 | type_register_static(&pci_host_type_info); | |
231 | } | |
4f5e19e6 | 232 | |
b44ff9d4 | 233 | type_init(pci_host_register_types) |