]>
Commit | Line | Data |
---|---|---|
7657f4bf SW |
1 | /* |
2 | * Tiny Code Interpreter for QEMU | |
3 | * | |
3ccdbecf | 4 | * Copyright (c) 2009, 2011, 2016 Stefan Weil |
7657f4bf SW |
5 | * |
6 | * This program is free software: you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation, either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
d38ea87a | 20 | #include "qemu/osdep.h" |
7657f4bf | 21 | #include "qemu-common.h" |
65603e2f | 22 | #include "tcg/tcg.h" /* MAX_OPC_PARAM_IARGS */ |
f08b6170 | 23 | #include "exec/cpu_ldst.h" |
dcb32f1d | 24 | #include "tcg/tcg-op.h" |
d2ba8026 | 25 | #include "tcg/tcg-ldst.h" |
c905a368 | 26 | #include "qemu/compiler.h" |
7b7d8b2d | 27 | #include <ffi.h> |
7657f4bf | 28 | |
7b7d8b2d RH |
29 | |
30 | /* | |
31 | * Enable TCI assertions only when debugging TCG (and without NDEBUG defined). | |
32 | * Without assertions, the interpreter runs much faster. | |
33 | */ | |
34 | #if defined(CONFIG_DEBUG_TCG) | |
35 | # define tci_assert(cond) assert(cond) | |
7657f4bf | 36 | #else |
7b7d8b2d | 37 | # define tci_assert(cond) ((void)(cond)) |
7657f4bf SW |
38 | #endif |
39 | ||
13e71f08 RH |
40 | __thread uintptr_t tci_tb_ptr; |
41 | ||
5e75150c EC |
42 | static void tci_write_reg64(tcg_target_ulong *regs, uint32_t high_index, |
43 | uint32_t low_index, uint64_t value) | |
7657f4bf | 44 | { |
f6db0d8d | 45 | regs[low_index] = (uint32_t)value; |
7e00a080 | 46 | regs[high_index] = value >> 32; |
7657f4bf | 47 | } |
7657f4bf | 48 | |
7657f4bf SW |
49 | /* Create a 64 bit value from two 32 bit values. */ |
50 | static uint64_t tci_uint64(uint32_t high, uint32_t low) | |
51 | { | |
52 | return ((uint64_t)high << 32) + low; | |
53 | } | |
7657f4bf | 54 | |
cdd9799b RH |
55 | /* |
56 | * Load sets of arguments all at once. The naming convention is: | |
57 | * tci_args_<arguments> | |
58 | * where arguments is a sequence of | |
59 | * | |
79dd3a4f | 60 | * b = immediate (bit position) |
963e9fa2 | 61 | * c = condition (TCGCond) |
b95aa12e RH |
62 | * i = immediate (uint32_t) |
63 | * I = immediate (tcg_target_ulong) | |
f28ca03e | 64 | * l = label or pointer |
9002ffcb | 65 | * m = immediate (MemOpIdx) |
7b7d8b2d | 66 | * n = immediate (call return length) |
cdd9799b RH |
67 | * r = register |
68 | * s = signed ldst offset | |
69 | */ | |
70 | ||
65089889 | 71 | static void tci_args_l(uint32_t insn, const void *tb_ptr, void **l0) |
92bc4fad | 72 | { |
65089889 RH |
73 | int diff = sextract32(insn, 12, 20); |
74 | *l0 = diff ? (void *)tb_ptr + diff : NULL; | |
92bc4fad RH |
75 | } |
76 | ||
6eea0434 RH |
77 | static void tci_args_r(uint32_t insn, TCGReg *r0) |
78 | { | |
79 | *r0 = extract32(insn, 8, 4); | |
80 | } | |
81 | ||
65089889 RH |
82 | static void tci_args_nl(uint32_t insn, const void *tb_ptr, |
83 | uint8_t *n0, void **l1) | |
f28ca03e | 84 | { |
65089889 RH |
85 | *n0 = extract32(insn, 8, 4); |
86 | *l1 = sextract32(insn, 12, 20) + (void *)tb_ptr; | |
f28ca03e RH |
87 | } |
88 | ||
65089889 RH |
89 | static void tci_args_rl(uint32_t insn, const void *tb_ptr, |
90 | TCGReg *r0, void **l1) | |
7b7d8b2d | 91 | { |
65089889 RH |
92 | *r0 = extract32(insn, 8, 4); |
93 | *l1 = sextract32(insn, 12, 20) + (void *)tb_ptr; | |
7b7d8b2d RH |
94 | } |
95 | ||
65089889 | 96 | static void tci_args_rr(uint32_t insn, TCGReg *r0, TCGReg *r1) |
fc8ec9e1 | 97 | { |
65089889 RH |
98 | *r0 = extract32(insn, 8, 4); |
99 | *r1 = extract32(insn, 12, 4); | |
fc8ec9e1 RH |
100 | } |
101 | ||
65089889 | 102 | static void tci_args_ri(uint32_t insn, TCGReg *r0, tcg_target_ulong *i1) |
fc4a62f6 | 103 | { |
65089889 RH |
104 | *r0 = extract32(insn, 8, 4); |
105 | *i1 = sextract32(insn, 12, 20); | |
fc4a62f6 RH |
106 | } |
107 | ||
65089889 | 108 | static void tci_args_rrm(uint32_t insn, TCGReg *r0, |
9002ffcb | 109 | TCGReg *r1, MemOpIdx *m2) |
b95aa12e | 110 | { |
65089889 RH |
111 | *r0 = extract32(insn, 8, 4); |
112 | *r1 = extract32(insn, 12, 4); | |
113 | *m2 = extract32(insn, 20, 12); | |
b95aa12e RH |
114 | } |
115 | ||
65089889 | 116 | static void tci_args_rrr(uint32_t insn, TCGReg *r0, TCGReg *r1, TCGReg *r2) |
b95aa12e | 117 | { |
65089889 RH |
118 | *r0 = extract32(insn, 8, 4); |
119 | *r1 = extract32(insn, 12, 4); | |
120 | *r2 = extract32(insn, 16, 4); | |
b95aa12e | 121 | } |
b95aa12e | 122 | |
65089889 | 123 | static void tci_args_rrs(uint32_t insn, TCGReg *r0, TCGReg *r1, int32_t *i2) |
63041ed2 | 124 | { |
65089889 RH |
125 | *r0 = extract32(insn, 8, 4); |
126 | *r1 = extract32(insn, 12, 4); | |
127 | *i2 = sextract32(insn, 16, 16); | |
63041ed2 RH |
128 | } |
129 | ||
0f10d7c5 RH |
130 | static void tci_args_rrbb(uint32_t insn, TCGReg *r0, TCGReg *r1, |
131 | uint8_t *i2, uint8_t *i3) | |
132 | { | |
133 | *r0 = extract32(insn, 8, 4); | |
134 | *r1 = extract32(insn, 12, 4); | |
135 | *i2 = extract32(insn, 16, 6); | |
136 | *i3 = extract32(insn, 22, 6); | |
137 | } | |
138 | ||
65089889 | 139 | static void tci_args_rrrc(uint32_t insn, |
963e9fa2 RH |
140 | TCGReg *r0, TCGReg *r1, TCGReg *r2, TCGCond *c3) |
141 | { | |
65089889 RH |
142 | *r0 = extract32(insn, 8, 4); |
143 | *r1 = extract32(insn, 12, 4); | |
144 | *r2 = extract32(insn, 16, 4); | |
145 | *c3 = extract32(insn, 20, 4); | |
963e9fa2 RH |
146 | } |
147 | ||
65089889 | 148 | static void tci_args_rrrm(uint32_t insn, |
9002ffcb | 149 | TCGReg *r0, TCGReg *r1, TCGReg *r2, MemOpIdx *m3) |
63041ed2 | 150 | { |
65089889 RH |
151 | *r0 = extract32(insn, 8, 4); |
152 | *r1 = extract32(insn, 12, 4); | |
153 | *r2 = extract32(insn, 16, 4); | |
154 | *m3 = extract32(insn, 20, 12); | |
63041ed2 RH |
155 | } |
156 | ||
65089889 | 157 | static void tci_args_rrrbb(uint32_t insn, TCGReg *r0, TCGReg *r1, |
79dd3a4f RH |
158 | TCGReg *r2, uint8_t *i3, uint8_t *i4) |
159 | { | |
65089889 RH |
160 | *r0 = extract32(insn, 8, 4); |
161 | *r1 = extract32(insn, 12, 4); | |
162 | *r2 = extract32(insn, 16, 4); | |
163 | *i3 = extract32(insn, 20, 6); | |
164 | *i4 = extract32(insn, 26, 6); | |
79dd3a4f RH |
165 | } |
166 | ||
65089889 RH |
167 | static void tci_args_rrrrr(uint32_t insn, TCGReg *r0, TCGReg *r1, |
168 | TCGReg *r2, TCGReg *r3, TCGReg *r4) | |
63041ed2 | 169 | { |
65089889 RH |
170 | *r0 = extract32(insn, 8, 4); |
171 | *r1 = extract32(insn, 12, 4); | |
172 | *r2 = extract32(insn, 16, 4); | |
173 | *r3 = extract32(insn, 20, 4); | |
174 | *r4 = extract32(insn, 24, 4); | |
63041ed2 RH |
175 | } |
176 | ||
65089889 | 177 | static void tci_args_rrrr(uint32_t insn, |
cbe87131 RH |
178 | TCGReg *r0, TCGReg *r1, TCGReg *r2, TCGReg *r3) |
179 | { | |
65089889 RH |
180 | *r0 = extract32(insn, 8, 4); |
181 | *r1 = extract32(insn, 12, 4); | |
182 | *r2 = extract32(insn, 16, 4); | |
183 | *r3 = extract32(insn, 20, 4); | |
cbe87131 RH |
184 | } |
185 | ||
65089889 | 186 | static void tci_args_rrrrrc(uint32_t insn, TCGReg *r0, TCGReg *r1, |
817cadd6 RH |
187 | TCGReg *r2, TCGReg *r3, TCGReg *r4, TCGCond *c5) |
188 | { | |
65089889 RH |
189 | *r0 = extract32(insn, 8, 4); |
190 | *r1 = extract32(insn, 12, 4); | |
191 | *r2 = extract32(insn, 16, 4); | |
192 | *r3 = extract32(insn, 20, 4); | |
193 | *r4 = extract32(insn, 24, 4); | |
194 | *c5 = extract32(insn, 28, 4); | |
817cadd6 | 195 | } |
120402b5 | 196 | |
65089889 | 197 | static void tci_args_rrrrrr(uint32_t insn, TCGReg *r0, TCGReg *r1, |
120402b5 RH |
198 | TCGReg *r2, TCGReg *r3, TCGReg *r4, TCGReg *r5) |
199 | { | |
65089889 RH |
200 | *r0 = extract32(insn, 8, 4); |
201 | *r1 = extract32(insn, 12, 4); | |
202 | *r2 = extract32(insn, 16, 4); | |
203 | *r3 = extract32(insn, 20, 4); | |
204 | *r4 = extract32(insn, 24, 4); | |
205 | *r5 = extract32(insn, 28, 4); | |
120402b5 | 206 | } |
817cadd6 | 207 | |
7657f4bf SW |
208 | static bool tci_compare32(uint32_t u0, uint32_t u1, TCGCond condition) |
209 | { | |
210 | bool result = false; | |
211 | int32_t i0 = u0; | |
212 | int32_t i1 = u1; | |
213 | switch (condition) { | |
214 | case TCG_COND_EQ: | |
215 | result = (u0 == u1); | |
216 | break; | |
217 | case TCG_COND_NE: | |
218 | result = (u0 != u1); | |
219 | break; | |
220 | case TCG_COND_LT: | |
221 | result = (i0 < i1); | |
222 | break; | |
223 | case TCG_COND_GE: | |
224 | result = (i0 >= i1); | |
225 | break; | |
226 | case TCG_COND_LE: | |
227 | result = (i0 <= i1); | |
228 | break; | |
229 | case TCG_COND_GT: | |
230 | result = (i0 > i1); | |
231 | break; | |
232 | case TCG_COND_LTU: | |
233 | result = (u0 < u1); | |
234 | break; | |
235 | case TCG_COND_GEU: | |
236 | result = (u0 >= u1); | |
237 | break; | |
238 | case TCG_COND_LEU: | |
239 | result = (u0 <= u1); | |
240 | break; | |
241 | case TCG_COND_GTU: | |
242 | result = (u0 > u1); | |
243 | break; | |
244 | default: | |
f6996f99 | 245 | g_assert_not_reached(); |
7657f4bf SW |
246 | } |
247 | return result; | |
248 | } | |
249 | ||
250 | static bool tci_compare64(uint64_t u0, uint64_t u1, TCGCond condition) | |
251 | { | |
252 | bool result = false; | |
253 | int64_t i0 = u0; | |
254 | int64_t i1 = u1; | |
255 | switch (condition) { | |
256 | case TCG_COND_EQ: | |
257 | result = (u0 == u1); | |
258 | break; | |
259 | case TCG_COND_NE: | |
260 | result = (u0 != u1); | |
261 | break; | |
262 | case TCG_COND_LT: | |
263 | result = (i0 < i1); | |
264 | break; | |
265 | case TCG_COND_GE: | |
266 | result = (i0 >= i1); | |
267 | break; | |
268 | case TCG_COND_LE: | |
269 | result = (i0 <= i1); | |
270 | break; | |
271 | case TCG_COND_GT: | |
272 | result = (i0 > i1); | |
273 | break; | |
274 | case TCG_COND_LTU: | |
275 | result = (u0 < u1); | |
276 | break; | |
277 | case TCG_COND_GEU: | |
278 | result = (u0 >= u1); | |
279 | break; | |
280 | case TCG_COND_LEU: | |
281 | result = (u0 <= u1); | |
282 | break; | |
283 | case TCG_COND_GTU: | |
284 | result = (u0 > u1); | |
285 | break; | |
286 | default: | |
f6996f99 | 287 | g_assert_not_reached(); |
7657f4bf SW |
288 | } |
289 | return result; | |
290 | } | |
291 | ||
69acc02a | 292 | static uint64_t tci_qemu_ld(CPUArchState *env, target_ulong taddr, |
9002ffcb | 293 | MemOpIdx oi, const void *tb_ptr) |
69acc02a | 294 | { |
fe1bee3a | 295 | MemOp mop = get_memop(oi); |
d1b1348c RH |
296 | uintptr_t ra = (uintptr_t)tb_ptr; |
297 | ||
2fc6f16c | 298 | #ifdef CONFIG_SOFTMMU |
fe1bee3a | 299 | switch (mop & (MO_BSWAP | MO_SSIZE)) { |
d1b1348c RH |
300 | case MO_UB: |
301 | return helper_ret_ldub_mmu(env, taddr, oi, ra); | |
302 | case MO_SB: | |
303 | return helper_ret_ldsb_mmu(env, taddr, oi, ra); | |
304 | case MO_LEUW: | |
305 | return helper_le_lduw_mmu(env, taddr, oi, ra); | |
306 | case MO_LESW: | |
307 | return helper_le_ldsw_mmu(env, taddr, oi, ra); | |
308 | case MO_LEUL: | |
309 | return helper_le_ldul_mmu(env, taddr, oi, ra); | |
310 | case MO_LESL: | |
311 | return helper_le_ldsl_mmu(env, taddr, oi, ra); | |
fc313c64 | 312 | case MO_LEUQ: |
d1b1348c RH |
313 | return helper_le_ldq_mmu(env, taddr, oi, ra); |
314 | case MO_BEUW: | |
315 | return helper_be_lduw_mmu(env, taddr, oi, ra); | |
316 | case MO_BESW: | |
317 | return helper_be_ldsw_mmu(env, taddr, oi, ra); | |
318 | case MO_BEUL: | |
319 | return helper_be_ldul_mmu(env, taddr, oi, ra); | |
320 | case MO_BESL: | |
321 | return helper_be_ldsl_mmu(env, taddr, oi, ra); | |
fc313c64 | 322 | case MO_BEUQ: |
d1b1348c RH |
323 | return helper_be_ldq_mmu(env, taddr, oi, ra); |
324 | default: | |
325 | g_assert_not_reached(); | |
326 | } | |
327 | #else | |
328 | void *haddr = g2h(env_cpu(env), taddr); | |
fe1bee3a | 329 | unsigned a_mask = (1u << get_alignment_bits(mop)) - 1; |
d1b1348c RH |
330 | uint64_t ret; |
331 | ||
2fc6f16c | 332 | set_helper_retaddr(ra); |
fe1bee3a RH |
333 | if (taddr & a_mask) { |
334 | helper_unaligned_ld(env, taddr); | |
335 | } | |
336 | switch (mop & (MO_BSWAP | MO_SSIZE)) { | |
69acc02a | 337 | case MO_UB: |
d1b1348c RH |
338 | ret = ldub_p(haddr); |
339 | break; | |
69acc02a | 340 | case MO_SB: |
d1b1348c RH |
341 | ret = ldsb_p(haddr); |
342 | break; | |
69acc02a | 343 | case MO_LEUW: |
d1b1348c RH |
344 | ret = lduw_le_p(haddr); |
345 | break; | |
69acc02a | 346 | case MO_LESW: |
d1b1348c RH |
347 | ret = ldsw_le_p(haddr); |
348 | break; | |
69acc02a | 349 | case MO_LEUL: |
d1b1348c RH |
350 | ret = (uint32_t)ldl_le_p(haddr); |
351 | break; | |
69acc02a | 352 | case MO_LESL: |
d1b1348c RH |
353 | ret = (int32_t)ldl_le_p(haddr); |
354 | break; | |
fc313c64 | 355 | case MO_LEUQ: |
d1b1348c RH |
356 | ret = ldq_le_p(haddr); |
357 | break; | |
69acc02a | 358 | case MO_BEUW: |
d1b1348c RH |
359 | ret = lduw_be_p(haddr); |
360 | break; | |
69acc02a | 361 | case MO_BESW: |
d1b1348c RH |
362 | ret = ldsw_be_p(haddr); |
363 | break; | |
69acc02a | 364 | case MO_BEUL: |
d1b1348c RH |
365 | ret = (uint32_t)ldl_be_p(haddr); |
366 | break; | |
69acc02a | 367 | case MO_BESL: |
d1b1348c RH |
368 | ret = (int32_t)ldl_be_p(haddr); |
369 | break; | |
fc313c64 | 370 | case MO_BEUQ: |
d1b1348c RH |
371 | ret = ldq_be_p(haddr); |
372 | break; | |
69acc02a RH |
373 | default: |
374 | g_assert_not_reached(); | |
375 | } | |
2fc6f16c | 376 | clear_helper_retaddr(); |
d1b1348c RH |
377 | return ret; |
378 | #endif | |
69acc02a RH |
379 | } |
380 | ||
381 | static void tci_qemu_st(CPUArchState *env, target_ulong taddr, uint64_t val, | |
9002ffcb | 382 | MemOpIdx oi, const void *tb_ptr) |
69acc02a | 383 | { |
fe1bee3a | 384 | MemOp mop = get_memop(oi); |
d1b1348c RH |
385 | uintptr_t ra = (uintptr_t)tb_ptr; |
386 | ||
2fc6f16c | 387 | #ifdef CONFIG_SOFTMMU |
fe1bee3a | 388 | switch (mop & (MO_BSWAP | MO_SIZE)) { |
d1b1348c RH |
389 | case MO_UB: |
390 | helper_ret_stb_mmu(env, taddr, val, oi, ra); | |
391 | break; | |
392 | case MO_LEUW: | |
393 | helper_le_stw_mmu(env, taddr, val, oi, ra); | |
394 | break; | |
395 | case MO_LEUL: | |
396 | helper_le_stl_mmu(env, taddr, val, oi, ra); | |
397 | break; | |
fc313c64 | 398 | case MO_LEUQ: |
d1b1348c RH |
399 | helper_le_stq_mmu(env, taddr, val, oi, ra); |
400 | break; | |
401 | case MO_BEUW: | |
402 | helper_be_stw_mmu(env, taddr, val, oi, ra); | |
403 | break; | |
404 | case MO_BEUL: | |
405 | helper_be_stl_mmu(env, taddr, val, oi, ra); | |
406 | break; | |
fc313c64 | 407 | case MO_BEUQ: |
d1b1348c RH |
408 | helper_be_stq_mmu(env, taddr, val, oi, ra); |
409 | break; | |
410 | default: | |
411 | g_assert_not_reached(); | |
412 | } | |
413 | #else | |
414 | void *haddr = g2h(env_cpu(env), taddr); | |
fe1bee3a | 415 | unsigned a_mask = (1u << get_alignment_bits(mop)) - 1; |
d1b1348c | 416 | |
2fc6f16c | 417 | set_helper_retaddr(ra); |
fe1bee3a RH |
418 | if (taddr & a_mask) { |
419 | helper_unaligned_st(env, taddr); | |
420 | } | |
421 | switch (mop & (MO_BSWAP | MO_SIZE)) { | |
69acc02a | 422 | case MO_UB: |
d1b1348c | 423 | stb_p(haddr, val); |
69acc02a RH |
424 | break; |
425 | case MO_LEUW: | |
d1b1348c | 426 | stw_le_p(haddr, val); |
69acc02a RH |
427 | break; |
428 | case MO_LEUL: | |
d1b1348c | 429 | stl_le_p(haddr, val); |
69acc02a | 430 | break; |
fc313c64 | 431 | case MO_LEUQ: |
d1b1348c | 432 | stq_le_p(haddr, val); |
69acc02a RH |
433 | break; |
434 | case MO_BEUW: | |
d1b1348c | 435 | stw_be_p(haddr, val); |
69acc02a RH |
436 | break; |
437 | case MO_BEUL: | |
d1b1348c | 438 | stl_be_p(haddr, val); |
69acc02a | 439 | break; |
fc313c64 | 440 | case MO_BEUQ: |
d1b1348c | 441 | stq_be_p(haddr, val); |
69acc02a RH |
442 | break; |
443 | default: | |
444 | g_assert_not_reached(); | |
445 | } | |
2fc6f16c | 446 | clear_helper_retaddr(); |
d1b1348c | 447 | #endif |
69acc02a RH |
448 | } |
449 | ||
7f33f5cd RH |
450 | #if TCG_TARGET_REG_BITS == 64 |
451 | # define CASE_32_64(x) \ | |
452 | case glue(glue(INDEX_op_, x), _i64): \ | |
453 | case glue(glue(INDEX_op_, x), _i32): | |
454 | # define CASE_64(x) \ | |
455 | case glue(glue(INDEX_op_, x), _i64): | |
456 | #else | |
457 | # define CASE_32_64(x) \ | |
458 | case glue(glue(INDEX_op_, x), _i32): | |
459 | # define CASE_64(x) | |
460 | #endif | |
461 | ||
7657f4bf | 462 | /* Interpret pseudo code in tb. */ |
c905a368 DB |
463 | /* |
464 | * Disable CFI checks. | |
465 | * One possible operation in the pseudo code is a call to binary code. | |
466 | * Therefore, disable CFI checks in the interpreter function | |
467 | */ | |
db0c51a3 RH |
468 | uintptr_t QEMU_DISABLE_CFI tcg_qemu_tb_exec(CPUArchState *env, |
469 | const void *v_tb_ptr) | |
7657f4bf | 470 | { |
65089889 | 471 | const uint32_t *tb_ptr = v_tb_ptr; |
5e75150c | 472 | tcg_target_ulong regs[TCG_TARGET_NB_REGS]; |
7b7d8b2d RH |
473 | uint64_t stack[(TCG_STATIC_CALL_ARGS_SIZE + TCG_STATIC_FRAME_SIZE) |
474 | / sizeof(uint64_t)]; | |
475 | void *call_slots[TCG_STATIC_CALL_ARGS_SIZE / sizeof(uint64_t)]; | |
7657f4bf | 476 | |
5e75150c | 477 | regs[TCG_AREG0] = (tcg_target_ulong)env; |
7b7d8b2d RH |
478 | regs[TCG_REG_CALL_STACK] = (uintptr_t)stack; |
479 | /* Other call_slots entries initialized at first use (see below). */ | |
480 | call_slots[0] = NULL; | |
3ccdbecf | 481 | tci_assert(tb_ptr); |
7657f4bf SW |
482 | |
483 | for (;;) { | |
65089889 RH |
484 | uint32_t insn; |
485 | TCGOpcode opc; | |
08096b1a | 486 | TCGReg r0, r1, r2, r3, r4, r5; |
7657f4bf | 487 | tcg_target_ulong t1; |
7657f4bf SW |
488 | TCGCond condition; |
489 | target_ulong taddr; | |
79dd3a4f | 490 | uint8_t pos, len; |
7657f4bf SW |
491 | uint32_t tmp32; |
492 | uint64_t tmp64; | |
5a0adf34 | 493 | uint64_t T1, T2; |
9002ffcb | 494 | MemOpIdx oi; |
cdd9799b | 495 | int32_t ofs; |
65089889 | 496 | void *ptr; |
7657f4bf | 497 | |
65089889 RH |
498 | insn = *tb_ptr++; |
499 | opc = extract32(insn, 0, 8); | |
7657f4bf SW |
500 | |
501 | switch (opc) { | |
7657f4bf | 502 | case INDEX_op_call: |
7b7d8b2d RH |
503 | /* |
504 | * Set up the ffi_avalue array once, delayed until now | |
505 | * because many TB's do not make any calls. In tcg_gen_callN, | |
506 | * we arranged for every real argument to be "left-aligned" | |
507 | * in each 64-bit slot. | |
508 | */ | |
509 | if (unlikely(call_slots[0] == NULL)) { | |
510 | for (int i = 0; i < ARRAY_SIZE(call_slots); ++i) { | |
511 | call_slots[i] = &stack[i]; | |
512 | } | |
513 | } | |
514 | ||
65089889 | 515 | tci_args_nl(insn, tb_ptr, &len, &ptr); |
7b7d8b2d RH |
516 | |
517 | /* Helper functions may need to access the "return address" */ | |
13e71f08 | 518 | tci_tb_ptr = (uintptr_t)tb_ptr; |
7b7d8b2d | 519 | |
65089889 RH |
520 | { |
521 | void **pptr = ptr; | |
522 | ffi_call(pptr[1], pptr[0], stack, call_slots); | |
523 | } | |
7b7d8b2d RH |
524 | |
525 | /* Any result winds up "left-aligned" in the stack[0] slot. */ | |
526 | switch (len) { | |
527 | case 0: /* void */ | |
528 | break; | |
529 | case 1: /* uint32_t */ | |
530 | /* | |
531 | * Note that libffi has an odd special case in that it will | |
532 | * always widen an integral result to ffi_arg. | |
533 | */ | |
534 | if (sizeof(ffi_arg) == 4) { | |
535 | regs[TCG_REG_R0] = *(uint32_t *)stack; | |
536 | break; | |
537 | } | |
538 | /* fall through */ | |
539 | case 2: /* uint64_t */ | |
540 | if (TCG_TARGET_REG_BITS == 32) { | |
541 | tci_write_reg64(regs, TCG_REG_R1, TCG_REG_R0, stack[0]); | |
542 | } else { | |
543 | regs[TCG_REG_R0] = stack[0]; | |
544 | } | |
545 | break; | |
546 | default: | |
547 | g_assert_not_reached(); | |
548 | } | |
7657f4bf | 549 | break; |
7b7d8b2d | 550 | |
7657f4bf | 551 | case INDEX_op_br: |
65089889 | 552 | tci_args_l(insn, tb_ptr, &ptr); |
f28ca03e | 553 | tb_ptr = ptr; |
7657f4bf SW |
554 | continue; |
555 | case INDEX_op_setcond_i32: | |
65089889 | 556 | tci_args_rrrc(insn, &r0, &r1, &r2, &condition); |
963e9fa2 | 557 | regs[r0] = tci_compare32(regs[r1], regs[r2], condition); |
7657f4bf | 558 | break; |
df093c19 RH |
559 | case INDEX_op_movcond_i32: |
560 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); | |
561 | tmp32 = tci_compare32(regs[r1], regs[r2], condition); | |
562 | regs[r0] = regs[tmp32 ? r3 : r4]; | |
563 | break; | |
7657f4bf SW |
564 | #if TCG_TARGET_REG_BITS == 32 |
565 | case INDEX_op_setcond2_i32: | |
65089889 | 566 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); |
817cadd6 RH |
567 | T1 = tci_uint64(regs[r2], regs[r1]); |
568 | T2 = tci_uint64(regs[r4], regs[r3]); | |
569 | regs[r0] = tci_compare64(T1, T2, condition); | |
7657f4bf SW |
570 | break; |
571 | #elif TCG_TARGET_REG_BITS == 64 | |
572 | case INDEX_op_setcond_i64: | |
65089889 | 573 | tci_args_rrrc(insn, &r0, &r1, &r2, &condition); |
963e9fa2 | 574 | regs[r0] = tci_compare64(regs[r1], regs[r2], condition); |
7657f4bf | 575 | break; |
df093c19 RH |
576 | case INDEX_op_movcond_i64: |
577 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); | |
578 | tmp32 = tci_compare64(regs[r1], regs[r2], condition); | |
579 | regs[r0] = regs[tmp32 ? r3 : r4]; | |
580 | break; | |
7657f4bf | 581 | #endif |
9e9acb7b | 582 | CASE_32_64(mov) |
65089889 | 583 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 584 | regs[r0] = regs[r1]; |
7657f4bf | 585 | break; |
65089889 RH |
586 | case INDEX_op_tci_movi: |
587 | tci_args_ri(insn, &r0, &t1); | |
b95aa12e | 588 | regs[r0] = t1; |
7657f4bf | 589 | break; |
65089889 RH |
590 | case INDEX_op_tci_movl: |
591 | tci_args_rl(insn, tb_ptr, &r0, &ptr); | |
592 | regs[r0] = *(tcg_target_ulong *)ptr; | |
593 | break; | |
7657f4bf SW |
594 | |
595 | /* Load/store operations (32 bit). */ | |
596 | ||
7f33f5cd | 597 | CASE_32_64(ld8u) |
65089889 | 598 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
599 | ptr = (void *)(regs[r1] + ofs); |
600 | regs[r0] = *(uint8_t *)ptr; | |
7657f4bf | 601 | break; |
850163eb | 602 | CASE_32_64(ld8s) |
65089889 | 603 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
604 | ptr = (void *)(regs[r1] + ofs); |
605 | regs[r0] = *(int8_t *)ptr; | |
2f160e0f | 606 | break; |
77c38c7c | 607 | CASE_32_64(ld16u) |
65089889 | 608 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
609 | ptr = (void *)(regs[r1] + ofs); |
610 | regs[r0] = *(uint16_t *)ptr; | |
7657f4bf | 611 | break; |
b09d78bf | 612 | CASE_32_64(ld16s) |
65089889 | 613 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
614 | ptr = (void *)(regs[r1] + ofs); |
615 | regs[r0] = *(int16_t *)ptr; | |
7657f4bf SW |
616 | break; |
617 | case INDEX_op_ld_i32: | |
c1d77e94 | 618 | CASE_64(ld32u) |
65089889 | 619 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
620 | ptr = (void *)(regs[r1] + ofs); |
621 | regs[r0] = *(uint32_t *)ptr; | |
7657f4bf | 622 | break; |
ba9a80c1 | 623 | CASE_32_64(st8) |
65089889 | 624 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
625 | ptr = (void *)(regs[r1] + ofs); |
626 | *(uint8_t *)ptr = regs[r0]; | |
7657f4bf | 627 | break; |
90be4dde | 628 | CASE_32_64(st16) |
65089889 | 629 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
630 | ptr = (void *)(regs[r1] + ofs); |
631 | *(uint16_t *)ptr = regs[r0]; | |
7657f4bf SW |
632 | break; |
633 | case INDEX_op_st_i32: | |
b4d5bf0f | 634 | CASE_64(st32) |
65089889 | 635 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
636 | ptr = (void *)(regs[r1] + ofs); |
637 | *(uint32_t *)ptr = regs[r0]; | |
7657f4bf SW |
638 | break; |
639 | ||
dd2bb20e | 640 | /* Arithmetic operations (mixed 32/64 bit). */ |
7657f4bf | 641 | |
dd2bb20e | 642 | CASE_32_64(add) |
65089889 | 643 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 644 | regs[r0] = regs[r1] + regs[r2]; |
7657f4bf | 645 | break; |
dd2bb20e | 646 | CASE_32_64(sub) |
65089889 | 647 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 648 | regs[r0] = regs[r1] - regs[r2]; |
7657f4bf | 649 | break; |
dd2bb20e | 650 | CASE_32_64(mul) |
65089889 | 651 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 652 | regs[r0] = regs[r1] * regs[r2]; |
7657f4bf | 653 | break; |
dd2bb20e | 654 | CASE_32_64(and) |
65089889 | 655 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 656 | regs[r0] = regs[r1] & regs[r2]; |
7657f4bf | 657 | break; |
dd2bb20e | 658 | CASE_32_64(or) |
65089889 | 659 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 660 | regs[r0] = regs[r1] | regs[r2]; |
7657f4bf | 661 | break; |
dd2bb20e | 662 | CASE_32_64(xor) |
65089889 | 663 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 664 | regs[r0] = regs[r1] ^ regs[r2]; |
7657f4bf | 665 | break; |
a81520b9 RH |
666 | #if TCG_TARGET_HAS_andc_i32 || TCG_TARGET_HAS_andc_i64 |
667 | CASE_32_64(andc) | |
668 | tci_args_rrr(insn, &r0, &r1, &r2); | |
669 | regs[r0] = regs[r1] & ~regs[r2]; | |
670 | break; | |
671 | #endif | |
672 | #if TCG_TARGET_HAS_orc_i32 || TCG_TARGET_HAS_orc_i64 | |
673 | CASE_32_64(orc) | |
674 | tci_args_rrr(insn, &r0, &r1, &r2); | |
675 | regs[r0] = regs[r1] | ~regs[r2]; | |
676 | break; | |
677 | #endif | |
678 | #if TCG_TARGET_HAS_eqv_i32 || TCG_TARGET_HAS_eqv_i64 | |
679 | CASE_32_64(eqv) | |
680 | tci_args_rrr(insn, &r0, &r1, &r2); | |
681 | regs[r0] = ~(regs[r1] ^ regs[r2]); | |
682 | break; | |
683 | #endif | |
684 | #if TCG_TARGET_HAS_nand_i32 || TCG_TARGET_HAS_nand_i64 | |
685 | CASE_32_64(nand) | |
686 | tci_args_rrr(insn, &r0, &r1, &r2); | |
687 | regs[r0] = ~(regs[r1] & regs[r2]); | |
688 | break; | |
689 | #endif | |
690 | #if TCG_TARGET_HAS_nor_i32 || TCG_TARGET_HAS_nor_i64 | |
691 | CASE_32_64(nor) | |
692 | tci_args_rrr(insn, &r0, &r1, &r2); | |
693 | regs[r0] = ~(regs[r1] | regs[r2]); | |
694 | break; | |
695 | #endif | |
dd2bb20e RH |
696 | |
697 | /* Arithmetic operations (32 bit). */ | |
698 | ||
699 | case INDEX_op_div_i32: | |
65089889 | 700 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 701 | regs[r0] = (int32_t)regs[r1] / (int32_t)regs[r2]; |
7657f4bf | 702 | break; |
dd2bb20e | 703 | case INDEX_op_divu_i32: |
65089889 | 704 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 705 | regs[r0] = (uint32_t)regs[r1] / (uint32_t)regs[r2]; |
7657f4bf | 706 | break; |
dd2bb20e | 707 | case INDEX_op_rem_i32: |
65089889 | 708 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 709 | regs[r0] = (int32_t)regs[r1] % (int32_t)regs[r2]; |
7657f4bf | 710 | break; |
dd2bb20e | 711 | case INDEX_op_remu_i32: |
65089889 | 712 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 713 | regs[r0] = (uint32_t)regs[r1] % (uint32_t)regs[r2]; |
7657f4bf | 714 | break; |
5255f48c RH |
715 | #if TCG_TARGET_HAS_clz_i32 |
716 | case INDEX_op_clz_i32: | |
717 | tci_args_rrr(insn, &r0, &r1, &r2); | |
718 | tmp32 = regs[r1]; | |
719 | regs[r0] = tmp32 ? clz32(tmp32) : regs[r2]; | |
720 | break; | |
721 | #endif | |
722 | #if TCG_TARGET_HAS_ctz_i32 | |
723 | case INDEX_op_ctz_i32: | |
724 | tci_args_rrr(insn, &r0, &r1, &r2); | |
725 | tmp32 = regs[r1]; | |
726 | regs[r0] = tmp32 ? ctz32(tmp32) : regs[r2]; | |
727 | break; | |
728 | #endif | |
729 | #if TCG_TARGET_HAS_ctpop_i32 | |
730 | case INDEX_op_ctpop_i32: | |
731 | tci_args_rr(insn, &r0, &r1); | |
732 | regs[r0] = ctpop32(regs[r1]); | |
733 | break; | |
734 | #endif | |
7657f4bf SW |
735 | |
736 | /* Shift/rotate operations (32 bit). */ | |
737 | ||
738 | case INDEX_op_shl_i32: | |
65089889 | 739 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 740 | regs[r0] = (uint32_t)regs[r1] << (regs[r2] & 31); |
7657f4bf SW |
741 | break; |
742 | case INDEX_op_shr_i32: | |
65089889 | 743 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 744 | regs[r0] = (uint32_t)regs[r1] >> (regs[r2] & 31); |
7657f4bf SW |
745 | break; |
746 | case INDEX_op_sar_i32: | |
65089889 | 747 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 748 | regs[r0] = (int32_t)regs[r1] >> (regs[r2] & 31); |
7657f4bf SW |
749 | break; |
750 | #if TCG_TARGET_HAS_rot_i32 | |
751 | case INDEX_op_rotl_i32: | |
65089889 | 752 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 753 | regs[r0] = rol32(regs[r1], regs[r2] & 31); |
7657f4bf SW |
754 | break; |
755 | case INDEX_op_rotr_i32: | |
65089889 | 756 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 757 | regs[r0] = ror32(regs[r1], regs[r2] & 31); |
7657f4bf | 758 | break; |
e24dc9fe SW |
759 | #endif |
760 | #if TCG_TARGET_HAS_deposit_i32 | |
761 | case INDEX_op_deposit_i32: | |
65089889 | 762 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
79dd3a4f | 763 | regs[r0] = deposit32(regs[r1], pos, len, regs[r2]); |
e24dc9fe | 764 | break; |
0f10d7c5 RH |
765 | #endif |
766 | #if TCG_TARGET_HAS_extract_i32 | |
767 | case INDEX_op_extract_i32: | |
768 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
769 | regs[r0] = extract32(regs[r1], pos, len); | |
770 | break; | |
771 | #endif | |
772 | #if TCG_TARGET_HAS_sextract_i32 | |
773 | case INDEX_op_sextract_i32: | |
774 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
775 | regs[r0] = sextract32(regs[r1], pos, len); | |
776 | break; | |
7657f4bf SW |
777 | #endif |
778 | case INDEX_op_brcond_i32: | |
65089889 | 779 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 | 780 | if ((uint32_t)regs[r0]) { |
5a0adf34 | 781 | tb_ptr = ptr; |
7657f4bf SW |
782 | } |
783 | break; | |
08096b1a | 784 | #if TCG_TARGET_REG_BITS == 32 || TCG_TARGET_HAS_add2_i32 |
7657f4bf | 785 | case INDEX_op_add2_i32: |
65089889 | 786 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
120402b5 RH |
787 | T1 = tci_uint64(regs[r3], regs[r2]); |
788 | T2 = tci_uint64(regs[r5], regs[r4]); | |
789 | tci_write_reg64(regs, r1, r0, T1 + T2); | |
7657f4bf | 790 | break; |
08096b1a RH |
791 | #endif |
792 | #if TCG_TARGET_REG_BITS == 32 || TCG_TARGET_HAS_sub2_i32 | |
7657f4bf | 793 | case INDEX_op_sub2_i32: |
65089889 | 794 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
120402b5 RH |
795 | T1 = tci_uint64(regs[r3], regs[r2]); |
796 | T2 = tci_uint64(regs[r5], regs[r4]); | |
797 | tci_write_reg64(regs, r1, r0, T1 - T2); | |
7657f4bf | 798 | break; |
08096b1a | 799 | #endif |
f6db0d8d | 800 | #if TCG_TARGET_HAS_mulu2_i32 |
7657f4bf | 801 | case INDEX_op_mulu2_i32: |
65089889 | 802 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); |
f6db0d8d RH |
803 | tmp64 = (uint64_t)(uint32_t)regs[r2] * (uint32_t)regs[r3]; |
804 | tci_write_reg64(regs, r1, r0, tmp64); | |
7657f4bf | 805 | break; |
f6db0d8d RH |
806 | #endif |
807 | #if TCG_TARGET_HAS_muls2_i32 | |
808 | case INDEX_op_muls2_i32: | |
809 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
810 | tmp64 = (int64_t)(int32_t)regs[r2] * (int32_t)regs[r3]; | |
811 | tci_write_reg64(regs, r1, r0, tmp64); | |
812 | break; | |
813 | #endif | |
13a1d640 RH |
814 | #if TCG_TARGET_HAS_ext8s_i32 || TCG_TARGET_HAS_ext8s_i64 |
815 | CASE_32_64(ext8s) | |
65089889 | 816 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 817 | regs[r0] = (int8_t)regs[r1]; |
7657f4bf SW |
818 | break; |
819 | #endif | |
0d57d36a RH |
820 | #if TCG_TARGET_HAS_ext16s_i32 || TCG_TARGET_HAS_ext16s_i64 || \ |
821 | TCG_TARGET_HAS_bswap16_i32 || TCG_TARGET_HAS_bswap16_i64 | |
13a1d640 | 822 | CASE_32_64(ext16s) |
65089889 | 823 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 824 | regs[r0] = (int16_t)regs[r1]; |
7657f4bf SW |
825 | break; |
826 | #endif | |
13a1d640 RH |
827 | #if TCG_TARGET_HAS_ext8u_i32 || TCG_TARGET_HAS_ext8u_i64 |
828 | CASE_32_64(ext8u) | |
65089889 | 829 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 830 | regs[r0] = (uint8_t)regs[r1]; |
7657f4bf SW |
831 | break; |
832 | #endif | |
13a1d640 RH |
833 | #if TCG_TARGET_HAS_ext16u_i32 || TCG_TARGET_HAS_ext16u_i64 |
834 | CASE_32_64(ext16u) | |
65089889 | 835 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 836 | regs[r0] = (uint16_t)regs[r1]; |
7657f4bf SW |
837 | break; |
838 | #endif | |
fe2b13bb RH |
839 | #if TCG_TARGET_HAS_bswap16_i32 || TCG_TARGET_HAS_bswap16_i64 |
840 | CASE_32_64(bswap16) | |
65089889 | 841 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 842 | regs[r0] = bswap16(regs[r1]); |
7657f4bf SW |
843 | break; |
844 | #endif | |
fe2b13bb RH |
845 | #if TCG_TARGET_HAS_bswap32_i32 || TCG_TARGET_HAS_bswap32_i64 |
846 | CASE_32_64(bswap32) | |
65089889 | 847 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 848 | regs[r0] = bswap32(regs[r1]); |
7657f4bf SW |
849 | break; |
850 | #endif | |
9e9acb7b RH |
851 | #if TCG_TARGET_HAS_not_i32 || TCG_TARGET_HAS_not_i64 |
852 | CASE_32_64(not) | |
65089889 | 853 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 854 | regs[r0] = ~regs[r1]; |
7657f4bf SW |
855 | break; |
856 | #endif | |
9e9acb7b RH |
857 | #if TCG_TARGET_HAS_neg_i32 || TCG_TARGET_HAS_neg_i64 |
858 | CASE_32_64(neg) | |
65089889 | 859 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 860 | regs[r0] = -regs[r1]; |
7657f4bf SW |
861 | break; |
862 | #endif | |
863 | #if TCG_TARGET_REG_BITS == 64 | |
7657f4bf SW |
864 | /* Load/store operations (64 bit). */ |
865 | ||
7657f4bf | 866 | case INDEX_op_ld32s_i64: |
65089889 | 867 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
868 | ptr = (void *)(regs[r1] + ofs); |
869 | regs[r0] = *(int32_t *)ptr; | |
7657f4bf SW |
870 | break; |
871 | case INDEX_op_ld_i64: | |
65089889 | 872 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
873 | ptr = (void *)(regs[r1] + ofs); |
874 | regs[r0] = *(uint64_t *)ptr; | |
7657f4bf | 875 | break; |
7657f4bf | 876 | case INDEX_op_st_i64: |
65089889 | 877 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
878 | ptr = (void *)(regs[r1] + ofs); |
879 | *(uint64_t *)ptr = regs[r0]; | |
7657f4bf SW |
880 | break; |
881 | ||
882 | /* Arithmetic operations (64 bit). */ | |
883 | ||
7657f4bf | 884 | case INDEX_op_div_i64: |
65089889 | 885 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 886 | regs[r0] = (int64_t)regs[r1] / (int64_t)regs[r2]; |
ae40c098 | 887 | break; |
7657f4bf | 888 | case INDEX_op_divu_i64: |
65089889 | 889 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 890 | regs[r0] = (uint64_t)regs[r1] / (uint64_t)regs[r2]; |
ae40c098 | 891 | break; |
7657f4bf | 892 | case INDEX_op_rem_i64: |
65089889 | 893 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 894 | regs[r0] = (int64_t)regs[r1] % (int64_t)regs[r2]; |
ae40c098 | 895 | break; |
7657f4bf | 896 | case INDEX_op_remu_i64: |
65089889 | 897 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 898 | regs[r0] = (uint64_t)regs[r1] % (uint64_t)regs[r2]; |
7657f4bf | 899 | break; |
5255f48c RH |
900 | #if TCG_TARGET_HAS_clz_i64 |
901 | case INDEX_op_clz_i64: | |
902 | tci_args_rrr(insn, &r0, &r1, &r2); | |
903 | regs[r0] = regs[r1] ? clz64(regs[r1]) : regs[r2]; | |
904 | break; | |
905 | #endif | |
906 | #if TCG_TARGET_HAS_ctz_i64 | |
907 | case INDEX_op_ctz_i64: | |
908 | tci_args_rrr(insn, &r0, &r1, &r2); | |
909 | regs[r0] = regs[r1] ? ctz64(regs[r1]) : regs[r2]; | |
910 | break; | |
911 | #endif | |
912 | #if TCG_TARGET_HAS_ctpop_i64 | |
913 | case INDEX_op_ctpop_i64: | |
914 | tci_args_rr(insn, &r0, &r1); | |
915 | regs[r0] = ctpop64(regs[r1]); | |
916 | break; | |
917 | #endif | |
f6db0d8d RH |
918 | #if TCG_TARGET_HAS_mulu2_i64 |
919 | case INDEX_op_mulu2_i64: | |
920 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
921 | mulu64(®s[r0], ®s[r1], regs[r2], regs[r3]); | |
922 | break; | |
923 | #endif | |
924 | #if TCG_TARGET_HAS_muls2_i64 | |
925 | case INDEX_op_muls2_i64: | |
926 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
927 | muls64(®s[r0], ®s[r1], regs[r2], regs[r3]); | |
928 | break; | |
929 | #endif | |
08096b1a RH |
930 | #if TCG_TARGET_HAS_add2_i64 |
931 | case INDEX_op_add2_i64: | |
932 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); | |
933 | T1 = regs[r2] + regs[r4]; | |
934 | T2 = regs[r3] + regs[r5] + (T1 < regs[r2]); | |
935 | regs[r0] = T1; | |
936 | regs[r1] = T2; | |
937 | break; | |
938 | #endif | |
939 | #if TCG_TARGET_HAS_add2_i64 | |
940 | case INDEX_op_sub2_i64: | |
941 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); | |
942 | T1 = regs[r2] - regs[r4]; | |
943 | T2 = regs[r3] - regs[r5] - (regs[r2] < regs[r4]); | |
944 | regs[r0] = T1; | |
945 | regs[r1] = T2; | |
946 | break; | |
947 | #endif | |
7657f4bf SW |
948 | |
949 | /* Shift/rotate operations (64 bit). */ | |
950 | ||
951 | case INDEX_op_shl_i64: | |
65089889 | 952 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 953 | regs[r0] = regs[r1] << (regs[r2] & 63); |
7657f4bf SW |
954 | break; |
955 | case INDEX_op_shr_i64: | |
65089889 | 956 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 957 | regs[r0] = regs[r1] >> (regs[r2] & 63); |
7657f4bf SW |
958 | break; |
959 | case INDEX_op_sar_i64: | |
65089889 | 960 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 961 | regs[r0] = (int64_t)regs[r1] >> (regs[r2] & 63); |
7657f4bf SW |
962 | break; |
963 | #if TCG_TARGET_HAS_rot_i64 | |
964 | case INDEX_op_rotl_i64: | |
65089889 | 965 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 966 | regs[r0] = rol64(regs[r1], regs[r2] & 63); |
d285bf78 | 967 | break; |
7657f4bf | 968 | case INDEX_op_rotr_i64: |
65089889 | 969 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 970 | regs[r0] = ror64(regs[r1], regs[r2] & 63); |
7657f4bf | 971 | break; |
e24dc9fe SW |
972 | #endif |
973 | #if TCG_TARGET_HAS_deposit_i64 | |
974 | case INDEX_op_deposit_i64: | |
65089889 | 975 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
79dd3a4f | 976 | regs[r0] = deposit64(regs[r1], pos, len, regs[r2]); |
e24dc9fe | 977 | break; |
0f10d7c5 RH |
978 | #endif |
979 | #if TCG_TARGET_HAS_extract_i64 | |
980 | case INDEX_op_extract_i64: | |
981 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
982 | regs[r0] = extract64(regs[r1], pos, len); | |
983 | break; | |
984 | #endif | |
985 | #if TCG_TARGET_HAS_sextract_i64 | |
986 | case INDEX_op_sextract_i64: | |
987 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
988 | regs[r0] = sextract64(regs[r1], pos, len); | |
989 | break; | |
7657f4bf SW |
990 | #endif |
991 | case INDEX_op_brcond_i64: | |
65089889 | 992 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 | 993 | if (regs[r0]) { |
5a0adf34 | 994 | tb_ptr = ptr; |
7657f4bf SW |
995 | } |
996 | break; | |
7657f4bf | 997 | case INDEX_op_ext32s_i64: |
4f2331e5 | 998 | case INDEX_op_ext_i32_i64: |
65089889 | 999 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 1000 | regs[r0] = (int32_t)regs[r1]; |
7657f4bf | 1001 | break; |
7657f4bf | 1002 | case INDEX_op_ext32u_i64: |
4f2331e5 | 1003 | case INDEX_op_extu_i32_i64: |
65089889 | 1004 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 1005 | regs[r0] = (uint32_t)regs[r1]; |
7657f4bf | 1006 | break; |
7657f4bf SW |
1007 | #if TCG_TARGET_HAS_bswap64_i64 |
1008 | case INDEX_op_bswap64_i64: | |
65089889 | 1009 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 1010 | regs[r0] = bswap64(regs[r1]); |
7657f4bf SW |
1011 | break; |
1012 | #endif | |
7657f4bf SW |
1013 | #endif /* TCG_TARGET_REG_BITS == 64 */ |
1014 | ||
1015 | /* QEMU specific operations. */ | |
1016 | ||
7657f4bf | 1017 | case INDEX_op_exit_tb: |
65089889 | 1018 | tci_args_l(insn, tb_ptr, &ptr); |
158d3873 RH |
1019 | return (uintptr_t)ptr; |
1020 | ||
7657f4bf | 1021 | case INDEX_op_goto_tb: |
65089889 | 1022 | tci_args_l(insn, tb_ptr, &ptr); |
1670a2b9 | 1023 | tb_ptr = *(void **)ptr; |
92bc4fad | 1024 | break; |
1670a2b9 | 1025 | |
6eea0434 RH |
1026 | case INDEX_op_goto_ptr: |
1027 | tci_args_r(insn, &r0); | |
1028 | ptr = (void *)regs[r0]; | |
1029 | if (!ptr) { | |
1030 | return 0; | |
1031 | } | |
1032 | tb_ptr = ptr; | |
1033 | break; | |
1034 | ||
76782fab | 1035 | case INDEX_op_qemu_ld_i32: |
63041ed2 | 1036 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { |
65089889 | 1037 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1038 | taddr = regs[r1]; |
1039 | } else { | |
65089889 | 1040 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1041 | taddr = tci_uint64(regs[r2], regs[r1]); |
1042 | } | |
69acc02a | 1043 | tmp32 = tci_qemu_ld(env, taddr, oi, tb_ptr); |
63041ed2 | 1044 | regs[r0] = tmp32; |
7657f4bf | 1045 | break; |
63041ed2 | 1046 | |
76782fab | 1047 | case INDEX_op_qemu_ld_i64: |
63041ed2 | 1048 | if (TCG_TARGET_REG_BITS == 64) { |
65089889 | 1049 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1050 | taddr = regs[r1]; |
1051 | } else if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { | |
65089889 | 1052 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1053 | taddr = regs[r2]; |
1054 | } else { | |
65089889 | 1055 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
63041ed2 | 1056 | taddr = tci_uint64(regs[r3], regs[r2]); |
65089889 | 1057 | oi = regs[r4]; |
76782fab | 1058 | } |
69acc02a | 1059 | tmp64 = tci_qemu_ld(env, taddr, oi, tb_ptr); |
76782fab | 1060 | if (TCG_TARGET_REG_BITS == 32) { |
63041ed2 RH |
1061 | tci_write_reg64(regs, r1, r0, tmp64); |
1062 | } else { | |
1063 | regs[r0] = tmp64; | |
76782fab | 1064 | } |
7657f4bf | 1065 | break; |
63041ed2 | 1066 | |
76782fab | 1067 | case INDEX_op_qemu_st_i32: |
63041ed2 | 1068 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { |
65089889 | 1069 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1070 | taddr = regs[r1]; |
1071 | } else { | |
65089889 | 1072 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1073 | taddr = tci_uint64(regs[r2], regs[r1]); |
1074 | } | |
1075 | tmp32 = regs[r0]; | |
69acc02a | 1076 | tci_qemu_st(env, taddr, tmp32, oi, tb_ptr); |
7657f4bf | 1077 | break; |
63041ed2 | 1078 | |
76782fab | 1079 | case INDEX_op_qemu_st_i64: |
63041ed2 | 1080 | if (TCG_TARGET_REG_BITS == 64) { |
65089889 | 1081 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1082 | taddr = regs[r1]; |
1083 | tmp64 = regs[r0]; | |
1084 | } else { | |
1085 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { | |
65089889 | 1086 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1087 | taddr = regs[r2]; |
1088 | } else { | |
65089889 | 1089 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
63041ed2 | 1090 | taddr = tci_uint64(regs[r3], regs[r2]); |
65089889 | 1091 | oi = regs[r4]; |
63041ed2 RH |
1092 | } |
1093 | tmp64 = tci_uint64(regs[r1], regs[r0]); | |
1094 | } | |
69acc02a | 1095 | tci_qemu_st(env, taddr, tmp64, oi, tb_ptr); |
7657f4bf | 1096 | break; |
63041ed2 | 1097 | |
a1e69e2f PK |
1098 | case INDEX_op_mb: |
1099 | /* Ensure ordering for all kinds */ | |
1100 | smp_mb(); | |
1101 | break; | |
7657f4bf | 1102 | default: |
f6996f99 | 1103 | g_assert_not_reached(); |
7657f4bf | 1104 | } |
7657f4bf | 1105 | } |
7657f4bf | 1106 | } |
59964b4f RH |
1107 | |
1108 | /* | |
1109 | * Disassembler that matches the interpreter | |
1110 | */ | |
1111 | ||
1112 | static const char *str_r(TCGReg r) | |
1113 | { | |
1114 | static const char regs[TCG_TARGET_NB_REGS][4] = { | |
1115 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | |
1116 | "r8", "r9", "r10", "r11", "r12", "r13", "env", "sp" | |
1117 | }; | |
1118 | ||
1119 | QEMU_BUILD_BUG_ON(TCG_AREG0 != TCG_REG_R14); | |
1120 | QEMU_BUILD_BUG_ON(TCG_REG_CALL_STACK != TCG_REG_R15); | |
1121 | ||
1122 | assert((unsigned)r < TCG_TARGET_NB_REGS); | |
1123 | return regs[r]; | |
1124 | } | |
1125 | ||
1126 | static const char *str_c(TCGCond c) | |
1127 | { | |
1128 | static const char cond[16][8] = { | |
1129 | [TCG_COND_NEVER] = "never", | |
1130 | [TCG_COND_ALWAYS] = "always", | |
1131 | [TCG_COND_EQ] = "eq", | |
1132 | [TCG_COND_NE] = "ne", | |
1133 | [TCG_COND_LT] = "lt", | |
1134 | [TCG_COND_GE] = "ge", | |
1135 | [TCG_COND_LE] = "le", | |
1136 | [TCG_COND_GT] = "gt", | |
1137 | [TCG_COND_LTU] = "ltu", | |
1138 | [TCG_COND_GEU] = "geu", | |
1139 | [TCG_COND_LEU] = "leu", | |
1140 | [TCG_COND_GTU] = "gtu", | |
1141 | }; | |
1142 | ||
1143 | assert((unsigned)c < ARRAY_SIZE(cond)); | |
1144 | assert(cond[c][0] != 0); | |
1145 | return cond[c]; | |
1146 | } | |
1147 | ||
1148 | /* Disassemble TCI bytecode. */ | |
1149 | int print_insn_tci(bfd_vma addr, disassemble_info *info) | |
1150 | { | |
65089889 | 1151 | const uint32_t *tb_ptr = (const void *)(uintptr_t)addr; |
59964b4f RH |
1152 | const TCGOpDef *def; |
1153 | const char *op_name; | |
65089889 | 1154 | uint32_t insn; |
59964b4f | 1155 | TCGOpcode op; |
08096b1a | 1156 | TCGReg r0, r1, r2, r3, r4, r5; |
59964b4f RH |
1157 | tcg_target_ulong i1; |
1158 | int32_t s2; | |
1159 | TCGCond c; | |
9002ffcb | 1160 | MemOpIdx oi; |
59964b4f | 1161 | uint8_t pos, len; |
65089889 | 1162 | void *ptr; |
59964b4f | 1163 | |
65089889 RH |
1164 | /* TCI is always the host, so we don't need to load indirect. */ |
1165 | insn = *tb_ptr++; | |
59964b4f | 1166 | |
65089889 | 1167 | info->fprintf_func(info->stream, "%08x ", insn); |
59964b4f | 1168 | |
65089889 | 1169 | op = extract32(insn, 0, 8); |
59964b4f RH |
1170 | def = &tcg_op_defs[op]; |
1171 | op_name = def->name; | |
59964b4f RH |
1172 | |
1173 | switch (op) { | |
1174 | case INDEX_op_br: | |
59964b4f RH |
1175 | case INDEX_op_exit_tb: |
1176 | case INDEX_op_goto_tb: | |
65089889 | 1177 | tci_args_l(insn, tb_ptr, &ptr); |
59964b4f RH |
1178 | info->fprintf_func(info->stream, "%-12s %p", op_name, ptr); |
1179 | break; | |
1180 | ||
6eea0434 RH |
1181 | case INDEX_op_goto_ptr: |
1182 | tci_args_r(insn, &r0); | |
1183 | info->fprintf_func(info->stream, "%-12s %s", op_name, str_r(r0)); | |
1184 | break; | |
1185 | ||
7b7d8b2d | 1186 | case INDEX_op_call: |
65089889 RH |
1187 | tci_args_nl(insn, tb_ptr, &len, &ptr); |
1188 | info->fprintf_func(info->stream, "%-12s %d, %p", op_name, len, ptr); | |
7b7d8b2d RH |
1189 | break; |
1190 | ||
59964b4f RH |
1191 | case INDEX_op_brcond_i32: |
1192 | case INDEX_op_brcond_i64: | |
65089889 | 1193 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 RH |
1194 | info->fprintf_func(info->stream, "%-12s %s, 0, ne, %p", |
1195 | op_name, str_r(r0), ptr); | |
59964b4f RH |
1196 | break; |
1197 | ||
1198 | case INDEX_op_setcond_i32: | |
1199 | case INDEX_op_setcond_i64: | |
65089889 | 1200 | tci_args_rrrc(insn, &r0, &r1, &r2, &c); |
59964b4f RH |
1201 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s", |
1202 | op_name, str_r(r0), str_r(r1), str_r(r2), str_c(c)); | |
1203 | break; | |
1204 | ||
65089889 RH |
1205 | case INDEX_op_tci_movi: |
1206 | tci_args_ri(insn, &r0, &i1); | |
59964b4f RH |
1207 | info->fprintf_func(info->stream, "%-12s %s, 0x%" TCG_PRIlx, |
1208 | op_name, str_r(r0), i1); | |
1209 | break; | |
1210 | ||
65089889 RH |
1211 | case INDEX_op_tci_movl: |
1212 | tci_args_rl(insn, tb_ptr, &r0, &ptr); | |
1213 | info->fprintf_func(info->stream, "%-12s %s, %p", | |
1214 | op_name, str_r(r0), ptr); | |
59964b4f | 1215 | break; |
59964b4f RH |
1216 | |
1217 | case INDEX_op_ld8u_i32: | |
1218 | case INDEX_op_ld8u_i64: | |
1219 | case INDEX_op_ld8s_i32: | |
1220 | case INDEX_op_ld8s_i64: | |
1221 | case INDEX_op_ld16u_i32: | |
1222 | case INDEX_op_ld16u_i64: | |
1223 | case INDEX_op_ld16s_i32: | |
1224 | case INDEX_op_ld16s_i64: | |
1225 | case INDEX_op_ld32u_i64: | |
1226 | case INDEX_op_ld32s_i64: | |
1227 | case INDEX_op_ld_i32: | |
1228 | case INDEX_op_ld_i64: | |
1229 | case INDEX_op_st8_i32: | |
1230 | case INDEX_op_st8_i64: | |
1231 | case INDEX_op_st16_i32: | |
1232 | case INDEX_op_st16_i64: | |
1233 | case INDEX_op_st32_i64: | |
1234 | case INDEX_op_st_i32: | |
1235 | case INDEX_op_st_i64: | |
65089889 | 1236 | tci_args_rrs(insn, &r0, &r1, &s2); |
59964b4f RH |
1237 | info->fprintf_func(info->stream, "%-12s %s, %s, %d", |
1238 | op_name, str_r(r0), str_r(r1), s2); | |
1239 | break; | |
1240 | ||
1241 | case INDEX_op_mov_i32: | |
1242 | case INDEX_op_mov_i64: | |
1243 | case INDEX_op_ext8s_i32: | |
1244 | case INDEX_op_ext8s_i64: | |
1245 | case INDEX_op_ext8u_i32: | |
1246 | case INDEX_op_ext8u_i64: | |
1247 | case INDEX_op_ext16s_i32: | |
1248 | case INDEX_op_ext16s_i64: | |
1249 | case INDEX_op_ext16u_i32: | |
1250 | case INDEX_op_ext32s_i64: | |
1251 | case INDEX_op_ext32u_i64: | |
1252 | case INDEX_op_ext_i32_i64: | |
1253 | case INDEX_op_extu_i32_i64: | |
1254 | case INDEX_op_bswap16_i32: | |
1255 | case INDEX_op_bswap16_i64: | |
1256 | case INDEX_op_bswap32_i32: | |
1257 | case INDEX_op_bswap32_i64: | |
1258 | case INDEX_op_bswap64_i64: | |
1259 | case INDEX_op_not_i32: | |
1260 | case INDEX_op_not_i64: | |
1261 | case INDEX_op_neg_i32: | |
1262 | case INDEX_op_neg_i64: | |
5255f48c RH |
1263 | case INDEX_op_ctpop_i32: |
1264 | case INDEX_op_ctpop_i64: | |
65089889 | 1265 | tci_args_rr(insn, &r0, &r1); |
59964b4f RH |
1266 | info->fprintf_func(info->stream, "%-12s %s, %s", |
1267 | op_name, str_r(r0), str_r(r1)); | |
1268 | break; | |
1269 | ||
1270 | case INDEX_op_add_i32: | |
1271 | case INDEX_op_add_i64: | |
1272 | case INDEX_op_sub_i32: | |
1273 | case INDEX_op_sub_i64: | |
1274 | case INDEX_op_mul_i32: | |
1275 | case INDEX_op_mul_i64: | |
1276 | case INDEX_op_and_i32: | |
1277 | case INDEX_op_and_i64: | |
1278 | case INDEX_op_or_i32: | |
1279 | case INDEX_op_or_i64: | |
1280 | case INDEX_op_xor_i32: | |
1281 | case INDEX_op_xor_i64: | |
a81520b9 RH |
1282 | case INDEX_op_andc_i32: |
1283 | case INDEX_op_andc_i64: | |
1284 | case INDEX_op_orc_i32: | |
1285 | case INDEX_op_orc_i64: | |
1286 | case INDEX_op_eqv_i32: | |
1287 | case INDEX_op_eqv_i64: | |
1288 | case INDEX_op_nand_i32: | |
1289 | case INDEX_op_nand_i64: | |
1290 | case INDEX_op_nor_i32: | |
1291 | case INDEX_op_nor_i64: | |
59964b4f RH |
1292 | case INDEX_op_div_i32: |
1293 | case INDEX_op_div_i64: | |
1294 | case INDEX_op_rem_i32: | |
1295 | case INDEX_op_rem_i64: | |
1296 | case INDEX_op_divu_i32: | |
1297 | case INDEX_op_divu_i64: | |
1298 | case INDEX_op_remu_i32: | |
1299 | case INDEX_op_remu_i64: | |
1300 | case INDEX_op_shl_i32: | |
1301 | case INDEX_op_shl_i64: | |
1302 | case INDEX_op_shr_i32: | |
1303 | case INDEX_op_shr_i64: | |
1304 | case INDEX_op_sar_i32: | |
1305 | case INDEX_op_sar_i64: | |
1306 | case INDEX_op_rotl_i32: | |
1307 | case INDEX_op_rotl_i64: | |
1308 | case INDEX_op_rotr_i32: | |
1309 | case INDEX_op_rotr_i64: | |
5255f48c RH |
1310 | case INDEX_op_clz_i32: |
1311 | case INDEX_op_clz_i64: | |
1312 | case INDEX_op_ctz_i32: | |
1313 | case INDEX_op_ctz_i64: | |
65089889 | 1314 | tci_args_rrr(insn, &r0, &r1, &r2); |
59964b4f RH |
1315 | info->fprintf_func(info->stream, "%-12s %s, %s, %s", |
1316 | op_name, str_r(r0), str_r(r1), str_r(r2)); | |
1317 | break; | |
1318 | ||
1319 | case INDEX_op_deposit_i32: | |
1320 | case INDEX_op_deposit_i64: | |
65089889 | 1321 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
59964b4f RH |
1322 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %d, %d", |
1323 | op_name, str_r(r0), str_r(r1), str_r(r2), pos, len); | |
1324 | break; | |
1325 | ||
0f10d7c5 RH |
1326 | case INDEX_op_extract_i32: |
1327 | case INDEX_op_extract_i64: | |
1328 | case INDEX_op_sextract_i32: | |
1329 | case INDEX_op_sextract_i64: | |
1330 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
1331 | info->fprintf_func(info->stream, "%-12s %s,%s,%d,%d", | |
1332 | op_name, str_r(r0), str_r(r1), pos, len); | |
1333 | break; | |
1334 | ||
df093c19 RH |
1335 | case INDEX_op_movcond_i32: |
1336 | case INDEX_op_movcond_i64: | |
59964b4f | 1337 | case INDEX_op_setcond2_i32: |
65089889 | 1338 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &c); |
59964b4f RH |
1339 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s, %s", |
1340 | op_name, str_r(r0), str_r(r1), str_r(r2), | |
1341 | str_r(r3), str_r(r4), str_c(c)); | |
1342 | break; | |
1343 | ||
59964b4f | 1344 | case INDEX_op_mulu2_i32: |
f6db0d8d RH |
1345 | case INDEX_op_mulu2_i64: |
1346 | case INDEX_op_muls2_i32: | |
1347 | case INDEX_op_muls2_i64: | |
65089889 | 1348 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); |
59964b4f RH |
1349 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s", |
1350 | op_name, str_r(r0), str_r(r1), | |
1351 | str_r(r2), str_r(r3)); | |
1352 | break; | |
1353 | ||
1354 | case INDEX_op_add2_i32: | |
08096b1a | 1355 | case INDEX_op_add2_i64: |
59964b4f | 1356 | case INDEX_op_sub2_i32: |
08096b1a | 1357 | case INDEX_op_sub2_i64: |
65089889 | 1358 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
59964b4f RH |
1359 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s, %s", |
1360 | op_name, str_r(r0), str_r(r1), str_r(r2), | |
1361 | str_r(r3), str_r(r4), str_r(r5)); | |
1362 | break; | |
59964b4f RH |
1363 | |
1364 | case INDEX_op_qemu_ld_i64: | |
1365 | case INDEX_op_qemu_st_i64: | |
1366 | len = DIV_ROUND_UP(64, TCG_TARGET_REG_BITS); | |
1367 | goto do_qemu_ldst; | |
1368 | case INDEX_op_qemu_ld_i32: | |
1369 | case INDEX_op_qemu_st_i32: | |
1370 | len = 1; | |
1371 | do_qemu_ldst: | |
1372 | len += DIV_ROUND_UP(TARGET_LONG_BITS, TCG_TARGET_REG_BITS); | |
1373 | switch (len) { | |
1374 | case 2: | |
65089889 | 1375 | tci_args_rrm(insn, &r0, &r1, &oi); |
59964b4f RH |
1376 | info->fprintf_func(info->stream, "%-12s %s, %s, %x", |
1377 | op_name, str_r(r0), str_r(r1), oi); | |
1378 | break; | |
1379 | case 3: | |
65089889 | 1380 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
59964b4f RH |
1381 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %x", |
1382 | op_name, str_r(r0), str_r(r1), str_r(r2), oi); | |
1383 | break; | |
1384 | case 4: | |
65089889 RH |
1385 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
1386 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s", | |
59964b4f | 1387 | op_name, str_r(r0), str_r(r1), |
65089889 | 1388 | str_r(r2), str_r(r3), str_r(r4)); |
59964b4f RH |
1389 | break; |
1390 | default: | |
1391 | g_assert_not_reached(); | |
1392 | } | |
1393 | break; | |
1394 | ||
65089889 RH |
1395 | case 0: |
1396 | /* tcg_out_nop_fill uses zeros */ | |
1397 | if (insn == 0) { | |
1398 | info->fprintf_func(info->stream, "align"); | |
1399 | break; | |
1400 | } | |
1401 | /* fall through */ | |
1402 | ||
59964b4f RH |
1403 | default: |
1404 | info->fprintf_func(info->stream, "illegal opcode %d", op); | |
1405 | break; | |
1406 | } | |
1407 | ||
65089889 | 1408 | return sizeof(insn); |
59964b4f | 1409 | } |