]>
Commit | Line | Data |
---|---|---|
27c7ca7e FB |
1 | /* |
2 | * SH7750 device | |
5fafdf24 | 3 | * |
80f515e6 | 4 | * Copyright (c) 2007 Magnus Damm |
27c7ca7e | 5 | * Copyright (c) 2005 Samuel Tardieu |
5fafdf24 | 6 | * |
27c7ca7e FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
25 | #include <stdio.h> | |
87ecb68b PB |
26 | #include "hw.h" |
27 | #include "sh.h" | |
28 | #include "sysemu.h" | |
27c7ca7e FB |
29 | #include "sh7750_regs.h" |
30 | #include "sh7750_regnames.h" | |
80f515e6 | 31 | #include "sh_intc.h" |
06afe2c8 | 32 | #include "exec-all.h" |
29e179bc | 33 | #include "cpu.h" |
27c7ca7e | 34 | |
27c7ca7e FB |
35 | #define NB_DEVICES 4 |
36 | ||
37 | typedef struct SH7750State { | |
38 | /* CPU */ | |
39 | CPUSH4State *cpu; | |
40 | /* Peripheral frequency in Hz */ | |
41 | uint32_t periph_freq; | |
42 | /* SDRAM controller */ | |
c2f01775 | 43 | uint32_t bcr1; |
c2432a42 AJ |
44 | uint16_t bcr2; |
45 | uint16_t bcr3; | |
46 | uint32_t bcr4; | |
27c7ca7e | 47 | uint16_t rfcr; |
c2432a42 AJ |
48 | /* PCMCIA controller */ |
49 | uint16_t pcr; | |
27c7ca7e FB |
50 | /* IO ports */ |
51 | uint16_t gpioic; | |
52 | uint32_t pctra; | |
53 | uint32_t pctrb; | |
54 | uint16_t portdira; /* Cached */ | |
55 | uint16_t portpullupa; /* Cached */ | |
56 | uint16_t portdirb; /* Cached */ | |
57 | uint16_t portpullupb; /* Cached */ | |
58 | uint16_t pdtra; | |
59 | uint16_t pdtrb; | |
60 | uint16_t periph_pdtra; /* Imposed by the peripherals */ | |
61 | uint16_t periph_portdira; /* Direction seen from the peripherals */ | |
62 | uint16_t periph_pdtrb; /* Imposed by the peripherals */ | |
63 | uint16_t periph_portdirb; /* Direction seen from the peripherals */ | |
64 | sh7750_io_device *devices[NB_DEVICES]; /* External peripherals */ | |
3464c589 | 65 | |
27c7ca7e FB |
66 | /* Cache */ |
67 | uint32_t ccr; | |
27c7ca7e | 68 | |
80f515e6 | 69 | struct intc_desc intc; |
cd1a3f68 | 70 | } SH7750State; |
27c7ca7e | 71 | |
86178a57 | 72 | static inline int has_bcr3_and_bcr4(SH7750State * s) |
c2432a42 AJ |
73 | { |
74 | return (s->cpu->features & SH_FEATURE_BCR3_AND_BCR4); | |
75 | } | |
27c7ca7e FB |
76 | /********************************************************************** |
77 | I/O ports | |
78 | **********************************************************************/ | |
79 | ||
80 | int sh7750_register_io_device(SH7750State * s, sh7750_io_device * device) | |
81 | { | |
82 | int i; | |
83 | ||
84 | for (i = 0; i < NB_DEVICES; i++) { | |
85 | if (s->devices[i] == NULL) { | |
86 | s->devices[i] = device; | |
87 | return 0; | |
88 | } | |
89 | } | |
90 | return -1; | |
91 | } | |
92 | ||
93 | static uint16_t portdir(uint32_t v) | |
94 | { | |
95 | #define EVENPORTMASK(n) ((v & (1<<((n)<<1))) >> (n)) | |
96 | return | |
97 | EVENPORTMASK(15) | EVENPORTMASK(14) | EVENPORTMASK(13) | | |
98 | EVENPORTMASK(12) | EVENPORTMASK(11) | EVENPORTMASK(10) | | |
99 | EVENPORTMASK(9) | EVENPORTMASK(8) | EVENPORTMASK(7) | | |
100 | EVENPORTMASK(6) | EVENPORTMASK(5) | EVENPORTMASK(4) | | |
101 | EVENPORTMASK(3) | EVENPORTMASK(2) | EVENPORTMASK(1) | | |
102 | EVENPORTMASK(0); | |
103 | } | |
104 | ||
105 | static uint16_t portpullup(uint32_t v) | |
106 | { | |
107 | #define ODDPORTMASK(n) ((v & (1<<(((n)<<1)+1))) >> (n)) | |
108 | return | |
109 | ODDPORTMASK(15) | ODDPORTMASK(14) | ODDPORTMASK(13) | | |
110 | ODDPORTMASK(12) | ODDPORTMASK(11) | ODDPORTMASK(10) | | |
111 | ODDPORTMASK(9) | ODDPORTMASK(8) | ODDPORTMASK(7) | ODDPORTMASK(6) | | |
112 | ODDPORTMASK(5) | ODDPORTMASK(4) | ODDPORTMASK(3) | ODDPORTMASK(2) | | |
113 | ODDPORTMASK(1) | ODDPORTMASK(0); | |
114 | } | |
115 | ||
116 | static uint16_t porta_lines(SH7750State * s) | |
117 | { | |
118 | return (s->portdira & s->pdtra) | /* CPU */ | |
119 | (s->periph_portdira & s->periph_pdtra) | /* Peripherals */ | |
120 | (~(s->portdira | s->periph_portdira) & s->portpullupa); /* Pullups */ | |
121 | } | |
122 | ||
123 | static uint16_t portb_lines(SH7750State * s) | |
124 | { | |
125 | return (s->portdirb & s->pdtrb) | /* CPU */ | |
126 | (s->periph_portdirb & s->periph_pdtrb) | /* Peripherals */ | |
127 | (~(s->portdirb | s->periph_portdirb) & s->portpullupb); /* Pullups */ | |
128 | } | |
129 | ||
130 | static void gen_port_interrupts(SH7750State * s) | |
131 | { | |
132 | /* XXXXX interrupts not generated */ | |
133 | } | |
134 | ||
135 | static void porta_changed(SH7750State * s, uint16_t prev) | |
136 | { | |
137 | uint16_t currenta, changes; | |
138 | int i, r = 0; | |
139 | ||
140 | #if 0 | |
141 | fprintf(stderr, "porta changed from 0x%04x to 0x%04x\n", | |
142 | prev, porta_lines(s)); | |
143 | fprintf(stderr, "pdtra=0x%04x, pctra=0x%08x\n", s->pdtra, s->pctra); | |
144 | #endif | |
145 | currenta = porta_lines(s); | |
146 | if (currenta == prev) | |
147 | return; | |
148 | changes = currenta ^ prev; | |
149 | ||
150 | for (i = 0; i < NB_DEVICES; i++) { | |
151 | if (s->devices[i] && (s->devices[i]->portamask_trigger & changes)) { | |
152 | r |= s->devices[i]->port_change_cb(currenta, portb_lines(s), | |
153 | &s->periph_pdtra, | |
154 | &s->periph_portdira, | |
155 | &s->periph_pdtrb, | |
156 | &s->periph_portdirb); | |
157 | } | |
158 | } | |
159 | ||
160 | if (r) | |
161 | gen_port_interrupts(s); | |
162 | } | |
163 | ||
164 | static void portb_changed(SH7750State * s, uint16_t prev) | |
165 | { | |
166 | uint16_t currentb, changes; | |
167 | int i, r = 0; | |
168 | ||
169 | currentb = portb_lines(s); | |
170 | if (currentb == prev) | |
171 | return; | |
172 | changes = currentb ^ prev; | |
173 | ||
174 | for (i = 0; i < NB_DEVICES; i++) { | |
175 | if (s->devices[i] && (s->devices[i]->portbmask_trigger & changes)) { | |
176 | r |= s->devices[i]->port_change_cb(portb_lines(s), currentb, | |
177 | &s->periph_pdtra, | |
178 | &s->periph_portdira, | |
179 | &s->periph_pdtrb, | |
180 | &s->periph_portdirb); | |
181 | } | |
182 | } | |
183 | ||
184 | if (r) | |
185 | gen_port_interrupts(s); | |
186 | } | |
187 | ||
188 | /********************************************************************** | |
189 | Memory | |
190 | **********************************************************************/ | |
191 | ||
c227f099 | 192 | static void error_access(const char *kind, target_phys_addr_t addr) |
27c7ca7e | 193 | { |
526ccb7a | 194 | fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") not supported\n", |
27c7ca7e FB |
195 | kind, regname(addr), addr); |
196 | } | |
197 | ||
c227f099 | 198 | static void ignore_access(const char *kind, target_phys_addr_t addr) |
27c7ca7e | 199 | { |
526ccb7a | 200 | fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") ignored\n", |
27c7ca7e FB |
201 | kind, regname(addr), addr); |
202 | } | |
203 | ||
c227f099 | 204 | static uint32_t sh7750_mem_readb(void *opaque, target_phys_addr_t addr) |
27c7ca7e | 205 | { |
27c7ca7e | 206 | switch (addr) { |
27c7ca7e FB |
207 | default: |
208 | error_access("byte read", addr); | |
43dc2a64 | 209 | abort(); |
27c7ca7e FB |
210 | } |
211 | } | |
212 | ||
c227f099 | 213 | static uint32_t sh7750_mem_readw(void *opaque, target_phys_addr_t addr) |
27c7ca7e FB |
214 | { |
215 | SH7750State *s = opaque; | |
27c7ca7e FB |
216 | |
217 | switch (addr) { | |
c2f01775 AZ |
218 | case SH7750_BCR2_A7: |
219 | return s->bcr2; | |
c2432a42 AJ |
220 | case SH7750_BCR3_A7: |
221 | if(!has_bcr3_and_bcr4(s)) | |
222 | error_access("word read", addr); | |
223 | return s->bcr3; | |
ed8e0a4d TS |
224 | case SH7750_FRQCR_A7: |
225 | return 0; | |
c2432a42 AJ |
226 | case SH7750_PCR_A7: |
227 | return s->pcr; | |
27c7ca7e FB |
228 | case SH7750_RFCR_A7: |
229 | fprintf(stderr, | |
230 | "Read access to refresh count register, incrementing\n"); | |
231 | return s->rfcr++; | |
27c7ca7e FB |
232 | case SH7750_PDTRA_A7: |
233 | return porta_lines(s); | |
234 | case SH7750_PDTRB_A7: | |
235 | return portb_lines(s); | |
c2432a42 AJ |
236 | case SH7750_RTCOR_A7: |
237 | case SH7750_RTCNT_A7: | |
238 | case SH7750_RTCSR_A7: | |
239 | ignore_access("word read", addr); | |
240 | return 0; | |
27c7ca7e FB |
241 | default: |
242 | error_access("word read", addr); | |
43dc2a64 | 243 | abort(); |
27c7ca7e FB |
244 | } |
245 | } | |
246 | ||
c227f099 | 247 | static uint32_t sh7750_mem_readl(void *opaque, target_phys_addr_t addr) |
27c7ca7e FB |
248 | { |
249 | SH7750State *s = opaque; | |
250 | ||
251 | switch (addr) { | |
c2f01775 AZ |
252 | case SH7750_BCR1_A7: |
253 | return s->bcr1; | |
254 | case SH7750_BCR4_A7: | |
c2432a42 AJ |
255 | if(!has_bcr3_and_bcr4(s)) |
256 | error_access("long read", addr); | |
257 | return s->bcr4; | |
c2f01775 AZ |
258 | case SH7750_WCR1_A7: |
259 | case SH7750_WCR2_A7: | |
260 | case SH7750_WCR3_A7: | |
261 | case SH7750_MCR_A7: | |
262 | ignore_access("long read", addr); | |
263 | return 0; | |
27c7ca7e FB |
264 | case SH7750_MMUCR_A7: |
265 | return s->cpu->mmucr; | |
266 | case SH7750_PTEH_A7: | |
267 | return s->cpu->pteh; | |
268 | case SH7750_PTEL_A7: | |
269 | return s->cpu->ptel; | |
270 | case SH7750_TTB_A7: | |
271 | return s->cpu->ttb; | |
272 | case SH7750_TEA_A7: | |
273 | return s->cpu->tea; | |
274 | case SH7750_TRA_A7: | |
275 | return s->cpu->tra; | |
276 | case SH7750_EXPEVT_A7: | |
277 | return s->cpu->expevt; | |
278 | case SH7750_INTEVT_A7: | |
279 | return s->cpu->intevt; | |
280 | case SH7750_CCR_A7: | |
281 | return s->ccr; | |
0fd3ca30 AJ |
282 | case 0x1f000030: /* Processor version */ |
283 | return s->cpu->pvr; | |
284 | case 0x1f000040: /* Cache version */ | |
285 | return s->cpu->cvr; | |
286 | case 0x1f000044: /* Processor revision */ | |
287 | return s->cpu->prr; | |
27c7ca7e FB |
288 | default: |
289 | error_access("long read", addr); | |
43dc2a64 | 290 | abort(); |
27c7ca7e FB |
291 | } |
292 | } | |
293 | ||
c2432a42 AJ |
294 | #define is_in_sdrmx(a, x) (a >= SH7750_SDMR ## x ## _A7 \ |
295 | && a <= (SH7750_SDMR ## x ## _A7 + SH7750_SDMR ## x ## _REGNB)) | |
c227f099 | 296 | static void sh7750_mem_writeb(void *opaque, target_phys_addr_t addr, |
27c7ca7e FB |
297 | uint32_t mem_value) |
298 | { | |
c2432a42 AJ |
299 | |
300 | if (is_in_sdrmx(addr, 2) || is_in_sdrmx(addr, 3)) { | |
27c7ca7e FB |
301 | ignore_access("byte write", addr); |
302 | return; | |
27c7ca7e | 303 | } |
c2432a42 AJ |
304 | |
305 | error_access("byte write", addr); | |
43dc2a64 | 306 | abort(); |
27c7ca7e FB |
307 | } |
308 | ||
c227f099 | 309 | static void sh7750_mem_writew(void *opaque, target_phys_addr_t addr, |
27c7ca7e FB |
310 | uint32_t mem_value) |
311 | { | |
312 | SH7750State *s = opaque; | |
313 | uint16_t temp; | |
314 | ||
315 | switch (addr) { | |
316 | /* SDRAM controller */ | |
27c7ca7e | 317 | case SH7750_BCR2_A7: |
c2f01775 AZ |
318 | s->bcr2 = mem_value; |
319 | return; | |
27c7ca7e | 320 | case SH7750_BCR3_A7: |
c2432a42 AJ |
321 | if(!has_bcr3_and_bcr4(s)) |
322 | error_access("word write", addr); | |
323 | s->bcr3 = mem_value; | |
324 | return; | |
325 | case SH7750_PCR_A7: | |
326 | s->pcr = mem_value; | |
327 | return; | |
27c7ca7e | 328 | case SH7750_RTCNT_A7: |
c2432a42 | 329 | case SH7750_RTCOR_A7: |
27c7ca7e FB |
330 | case SH7750_RTCSR_A7: |
331 | ignore_access("word write", addr); | |
332 | return; | |
333 | /* IO ports */ | |
334 | case SH7750_PDTRA_A7: | |
335 | temp = porta_lines(s); | |
336 | s->pdtra = mem_value; | |
337 | porta_changed(s, temp); | |
338 | return; | |
339 | case SH7750_PDTRB_A7: | |
340 | temp = portb_lines(s); | |
341 | s->pdtrb = mem_value; | |
342 | portb_changed(s, temp); | |
343 | return; | |
344 | case SH7750_RFCR_A7: | |
345 | fprintf(stderr, "Write access to refresh count register\n"); | |
346 | s->rfcr = mem_value; | |
347 | return; | |
27c7ca7e FB |
348 | case SH7750_GPIOIC_A7: |
349 | s->gpioic = mem_value; | |
350 | if (mem_value != 0) { | |
351 | fprintf(stderr, "I/O interrupts not implemented\n"); | |
43dc2a64 | 352 | abort(); |
27c7ca7e FB |
353 | } |
354 | return; | |
355 | default: | |
356 | error_access("word write", addr); | |
43dc2a64 | 357 | abort(); |
27c7ca7e FB |
358 | } |
359 | } | |
360 | ||
c227f099 | 361 | static void sh7750_mem_writel(void *opaque, target_phys_addr_t addr, |
27c7ca7e FB |
362 | uint32_t mem_value) |
363 | { | |
364 | SH7750State *s = opaque; | |
365 | uint16_t temp; | |
366 | ||
367 | switch (addr) { | |
368 | /* SDRAM controller */ | |
369 | case SH7750_BCR1_A7: | |
c2f01775 AZ |
370 | s->bcr1 = mem_value; |
371 | return; | |
27c7ca7e | 372 | case SH7750_BCR4_A7: |
c2432a42 AJ |
373 | if(!has_bcr3_and_bcr4(s)) |
374 | error_access("long write", addr); | |
375 | s->bcr4 = mem_value; | |
376 | return; | |
27c7ca7e FB |
377 | case SH7750_WCR1_A7: |
378 | case SH7750_WCR2_A7: | |
379 | case SH7750_WCR3_A7: | |
380 | case SH7750_MCR_A7: | |
381 | ignore_access("long write", addr); | |
382 | return; | |
383 | /* IO ports */ | |
384 | case SH7750_PCTRA_A7: | |
385 | temp = porta_lines(s); | |
386 | s->pctra = mem_value; | |
387 | s->portdira = portdir(mem_value); | |
388 | s->portpullupa = portpullup(mem_value); | |
389 | porta_changed(s, temp); | |
390 | return; | |
391 | case SH7750_PCTRB_A7: | |
392 | temp = portb_lines(s); | |
393 | s->pctrb = mem_value; | |
394 | s->portdirb = portdir(mem_value); | |
395 | s->portpullupb = portpullup(mem_value); | |
396 | portb_changed(s, temp); | |
397 | return; | |
27c7ca7e | 398 | case SH7750_MMUCR_A7: |
e0bcb9ca AJ |
399 | if (mem_value & MMUCR_TI) { |
400 | cpu_sh4_invalidate_tlb(s->cpu); | |
401 | } | |
402 | s->cpu->mmucr = mem_value & ~MMUCR_TI; | |
403 | return; | |
27c7ca7e | 404 | case SH7750_PTEH_A7: |
06afe2c8 AJ |
405 | /* If asid changes, clear all registered tlb entries. */ |
406 | if ((s->cpu->pteh & 0xff) != (mem_value & 0xff)) | |
407 | tlb_flush(s->cpu, 1); | |
27c7ca7e FB |
408 | s->cpu->pteh = mem_value; |
409 | return; | |
410 | case SH7750_PTEL_A7: | |
411 | s->cpu->ptel = mem_value; | |
412 | return; | |
ea2b542a AJ |
413 | case SH7750_PTEA_A7: |
414 | s->cpu->ptea = mem_value & 0x0000000f; | |
415 | return; | |
27c7ca7e FB |
416 | case SH7750_TTB_A7: |
417 | s->cpu->ttb = mem_value; | |
418 | return; | |
419 | case SH7750_TEA_A7: | |
420 | s->cpu->tea = mem_value; | |
421 | return; | |
422 | case SH7750_TRA_A7: | |
423 | s->cpu->tra = mem_value & 0x000007ff; | |
424 | return; | |
425 | case SH7750_EXPEVT_A7: | |
426 | s->cpu->expevt = mem_value & 0x000007ff; | |
427 | return; | |
428 | case SH7750_INTEVT_A7: | |
429 | s->cpu->intevt = mem_value & 0x000007ff; | |
430 | return; | |
431 | case SH7750_CCR_A7: | |
432 | s->ccr = mem_value; | |
433 | return; | |
434 | default: | |
435 | error_access("long write", addr); | |
43dc2a64 | 436 | abort(); |
27c7ca7e FB |
437 | } |
438 | } | |
439 | ||
d60efc6b | 440 | static CPUReadMemoryFunc * const sh7750_mem_read[] = { |
27c7ca7e FB |
441 | sh7750_mem_readb, |
442 | sh7750_mem_readw, | |
443 | sh7750_mem_readl | |
444 | }; | |
445 | ||
d60efc6b | 446 | static CPUWriteMemoryFunc * const sh7750_mem_write[] = { |
27c7ca7e FB |
447 | sh7750_mem_writeb, |
448 | sh7750_mem_writew, | |
449 | sh7750_mem_writel | |
450 | }; | |
451 | ||
80f515e6 AZ |
452 | /* sh775x interrupt controller tables for sh_intc.c |
453 | * stolen from linux/arch/sh/kernel/cpu/sh4/setup-sh7750.c | |
454 | */ | |
455 | ||
456 | enum { | |
457 | UNUSED = 0, | |
458 | ||
459 | /* interrupt sources */ | |
c6d86a33 AZ |
460 | IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6, IRL_7, |
461 | IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E, | |
462 | IRL0, IRL1, IRL2, IRL3, | |
80f515e6 AZ |
463 | HUDI, GPIOI, |
464 | DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, DMAC_DMTE3, | |
465 | DMAC_DMTE4, DMAC_DMTE5, DMAC_DMTE6, DMAC_DMTE7, | |
466 | DMAC_DMAE, | |
467 | PCIC0_PCISERR, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON, | |
468 | PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3, | |
469 | TMU3, TMU4, TMU0, TMU1, TMU2_TUNI, TMU2_TICPI, | |
470 | RTC_ATI, RTC_PRI, RTC_CUI, | |
471 | SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI, | |
472 | SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI, | |
473 | WDT, | |
474 | REF_RCMI, REF_ROVI, | |
475 | ||
476 | /* interrupt groups */ | |
477 | DMAC, PCIC1, TMU2, RTC, SCI1, SCIF, REF, | |
c6d86a33 AZ |
478 | /* irl bundle */ |
479 | IRL, | |
80f515e6 AZ |
480 | |
481 | NR_SOURCES, | |
482 | }; | |
483 | ||
484 | static struct intc_vect vectors[] = { | |
485 | INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620), | |
486 | INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420), | |
487 | INTC_VECT(TMU2_TUNI, 0x440), INTC_VECT(TMU2_TICPI, 0x460), | |
488 | INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0), | |
489 | INTC_VECT(RTC_CUI, 0x4c0), | |
490 | INTC_VECT(SCI1_ERI, 0x4e0), INTC_VECT(SCI1_RXI, 0x500), | |
491 | INTC_VECT(SCI1_TXI, 0x520), INTC_VECT(SCI1_TEI, 0x540), | |
492 | INTC_VECT(SCIF_ERI, 0x700), INTC_VECT(SCIF_RXI, 0x720), | |
493 | INTC_VECT(SCIF_BRI, 0x740), INTC_VECT(SCIF_TXI, 0x760), | |
494 | INTC_VECT(WDT, 0x560), | |
495 | INTC_VECT(REF_RCMI, 0x580), INTC_VECT(REF_ROVI, 0x5a0), | |
496 | }; | |
497 | ||
498 | static struct intc_group groups[] = { | |
499 | INTC_GROUP(TMU2, TMU2_TUNI, TMU2_TICPI), | |
500 | INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI), | |
501 | INTC_GROUP(SCI1, SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI), | |
502 | INTC_GROUP(SCIF, SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI), | |
503 | INTC_GROUP(REF, REF_RCMI, REF_ROVI), | |
504 | }; | |
505 | ||
506 | static struct intc_prio_reg prio_registers[] = { | |
507 | { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } }, | |
508 | { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, SCI1, 0 } }, | |
509 | { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, SCIF, HUDI } }, | |
510 | { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } }, | |
511 | { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { 0, 0, 0, 0, | |
512 | TMU4, TMU3, | |
513 | PCIC1, PCIC0_PCISERR } }, | |
514 | }; | |
515 | ||
516 | /* SH7750, SH7750S, SH7751 and SH7091 all have 4-channel DMA controllers */ | |
517 | ||
518 | static struct intc_vect vectors_dma4[] = { | |
519 | INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660), | |
520 | INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0), | |
521 | INTC_VECT(DMAC_DMAE, 0x6c0), | |
522 | }; | |
523 | ||
524 | static struct intc_group groups_dma4[] = { | |
525 | INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, | |
526 | DMAC_DMTE3, DMAC_DMAE), | |
527 | }; | |
528 | ||
529 | /* SH7750R and SH7751R both have 8-channel DMA controllers */ | |
530 | ||
531 | static struct intc_vect vectors_dma8[] = { | |
532 | INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660), | |
533 | INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0), | |
534 | INTC_VECT(DMAC_DMTE4, 0x780), INTC_VECT(DMAC_DMTE5, 0x7a0), | |
535 | INTC_VECT(DMAC_DMTE6, 0x7c0), INTC_VECT(DMAC_DMTE7, 0x7e0), | |
536 | INTC_VECT(DMAC_DMAE, 0x6c0), | |
537 | }; | |
538 | ||
539 | static struct intc_group groups_dma8[] = { | |
540 | INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, | |
541 | DMAC_DMTE3, DMAC_DMTE4, DMAC_DMTE5, | |
542 | DMAC_DMTE6, DMAC_DMTE7, DMAC_DMAE), | |
543 | }; | |
544 | ||
545 | /* SH7750R, SH7751 and SH7751R all have two extra timer channels */ | |
546 | ||
547 | static struct intc_vect vectors_tmu34[] = { | |
548 | INTC_VECT(TMU3, 0xb00), INTC_VECT(TMU4, 0xb80), | |
549 | }; | |
550 | ||
551 | static struct intc_mask_reg mask_registers[] = { | |
552 | { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */ | |
553 | { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, | |
554 | 0, 0, 0, 0, 0, 0, TMU4, TMU3, | |
555 | PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON, | |
556 | PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, | |
557 | PCIC1_PCIDMA3, PCIC0_PCISERR } }, | |
558 | }; | |
559 | ||
560 | /* SH7750S, SH7750R, SH7751 and SH7751R all have IRLM priority registers */ | |
561 | ||
562 | static struct intc_vect vectors_irlm[] = { | |
563 | INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0), | |
564 | INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360), | |
565 | }; | |
566 | ||
567 | /* SH7751 and SH7751R both have PCI */ | |
568 | ||
569 | static struct intc_vect vectors_pci[] = { | |
570 | INTC_VECT(PCIC0_PCISERR, 0xa00), INTC_VECT(PCIC1_PCIERR, 0xae0), | |
571 | INTC_VECT(PCIC1_PCIPWDWN, 0xac0), INTC_VECT(PCIC1_PCIPWON, 0xaa0), | |
572 | INTC_VECT(PCIC1_PCIDMA0, 0xa80), INTC_VECT(PCIC1_PCIDMA1, 0xa60), | |
573 | INTC_VECT(PCIC1_PCIDMA2, 0xa40), INTC_VECT(PCIC1_PCIDMA3, 0xa20), | |
574 | }; | |
575 | ||
576 | static struct intc_group groups_pci[] = { | |
577 | INTC_GROUP(PCIC1, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON, | |
578 | PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3), | |
579 | }; | |
580 | ||
c6d86a33 AZ |
581 | static struct intc_vect vectors_irl[] = { |
582 | INTC_VECT(IRL_0, 0x200), | |
583 | INTC_VECT(IRL_1, 0x220), | |
584 | INTC_VECT(IRL_2, 0x240), | |
585 | INTC_VECT(IRL_3, 0x260), | |
586 | INTC_VECT(IRL_4, 0x280), | |
587 | INTC_VECT(IRL_5, 0x2a0), | |
588 | INTC_VECT(IRL_6, 0x2c0), | |
589 | INTC_VECT(IRL_7, 0x2e0), | |
590 | INTC_VECT(IRL_8, 0x300), | |
591 | INTC_VECT(IRL_9, 0x320), | |
592 | INTC_VECT(IRL_A, 0x340), | |
593 | INTC_VECT(IRL_B, 0x360), | |
594 | INTC_VECT(IRL_C, 0x380), | |
595 | INTC_VECT(IRL_D, 0x3a0), | |
596 | INTC_VECT(IRL_E, 0x3c0), | |
597 | }; | |
598 | ||
599 | static struct intc_group groups_irl[] = { | |
600 | INTC_GROUP(IRL, IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6, | |
601 | IRL_7, IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E), | |
602 | }; | |
603 | ||
29e179bc AJ |
604 | /********************************************************************** |
605 | Memory mapped cache and TLB | |
606 | **********************************************************************/ | |
607 | ||
608 | #define MM_REGION_MASK 0x07000000 | |
609 | #define MM_ICACHE_ADDR (0) | |
610 | #define MM_ICACHE_DATA (1) | |
611 | #define MM_ITLB_ADDR (2) | |
612 | #define MM_ITLB_DATA (3) | |
613 | #define MM_OCACHE_ADDR (4) | |
614 | #define MM_OCACHE_DATA (5) | |
615 | #define MM_UTLB_ADDR (6) | |
616 | #define MM_UTLB_DATA (7) | |
617 | #define MM_REGION_TYPE(addr) ((addr & MM_REGION_MASK) >> 24) | |
618 | ||
c227f099 | 619 | static uint32_t invalid_read(void *opaque, target_phys_addr_t addr) |
29e179bc | 620 | { |
43dc2a64 | 621 | abort(); |
29e179bc AJ |
622 | |
623 | return 0; | |
624 | } | |
625 | ||
c227f099 | 626 | static uint32_t sh7750_mmct_readl(void *opaque, target_phys_addr_t addr) |
29e179bc AJ |
627 | { |
628 | uint32_t ret = 0; | |
629 | ||
630 | switch (MM_REGION_TYPE(addr)) { | |
631 | case MM_ICACHE_ADDR: | |
632 | case MM_ICACHE_DATA: | |
633 | /* do nothing */ | |
634 | break; | |
635 | case MM_ITLB_ADDR: | |
636 | case MM_ITLB_DATA: | |
637 | /* XXXXX */ | |
43dc2a64 | 638 | abort(); |
29e179bc AJ |
639 | break; |
640 | case MM_OCACHE_ADDR: | |
641 | case MM_OCACHE_DATA: | |
642 | /* do nothing */ | |
643 | break; | |
644 | case MM_UTLB_ADDR: | |
645 | case MM_UTLB_DATA: | |
646 | /* XXXXX */ | |
43dc2a64 | 647 | abort(); |
29e179bc AJ |
648 | break; |
649 | default: | |
43dc2a64 | 650 | abort(); |
29e179bc AJ |
651 | } |
652 | ||
653 | return ret; | |
654 | } | |
655 | ||
c227f099 | 656 | static void invalid_write(void *opaque, target_phys_addr_t addr, |
29e179bc AJ |
657 | uint32_t mem_value) |
658 | { | |
43dc2a64 | 659 | abort(); |
29e179bc AJ |
660 | } |
661 | ||
c227f099 | 662 | static void sh7750_mmct_writel(void *opaque, target_phys_addr_t addr, |
29e179bc AJ |
663 | uint32_t mem_value) |
664 | { | |
665 | SH7750State *s = opaque; | |
666 | ||
667 | switch (MM_REGION_TYPE(addr)) { | |
668 | case MM_ICACHE_ADDR: | |
669 | case MM_ICACHE_DATA: | |
670 | /* do nothing */ | |
671 | break; | |
672 | case MM_ITLB_ADDR: | |
673 | case MM_ITLB_DATA: | |
674 | /* XXXXX */ | |
43dc2a64 | 675 | abort(); |
29e179bc AJ |
676 | break; |
677 | case MM_OCACHE_ADDR: | |
678 | case MM_OCACHE_DATA: | |
679 | /* do nothing */ | |
680 | break; | |
681 | case MM_UTLB_ADDR: | |
682 | cpu_sh4_write_mmaped_utlb_addr(s->cpu, addr, mem_value); | |
683 | break; | |
684 | case MM_UTLB_DATA: | |
685 | /* XXXXX */ | |
43dc2a64 | 686 | abort(); |
29e179bc AJ |
687 | break; |
688 | default: | |
43dc2a64 | 689 | abort(); |
29e179bc AJ |
690 | break; |
691 | } | |
692 | } | |
693 | ||
d60efc6b | 694 | static CPUReadMemoryFunc * const sh7750_mmct_read[] = { |
29e179bc AJ |
695 | invalid_read, |
696 | invalid_read, | |
697 | sh7750_mmct_readl | |
698 | }; | |
699 | ||
d60efc6b | 700 | static CPUWriteMemoryFunc * const sh7750_mmct_write[] = { |
29e179bc AJ |
701 | invalid_write, |
702 | invalid_write, | |
703 | sh7750_mmct_writel | |
704 | }; | |
705 | ||
27c7ca7e FB |
706 | SH7750State *sh7750_init(CPUSH4State * cpu) |
707 | { | |
708 | SH7750State *s; | |
709 | int sh7750_io_memory; | |
29e179bc | 710 | int sh7750_mm_cache_and_tlb; /* memory mapped cache and tlb */ |
27c7ca7e FB |
711 | |
712 | s = qemu_mallocz(sizeof(SH7750State)); | |
713 | s->cpu = cpu; | |
714 | s->periph_freq = 60000000; /* 60MHz */ | |
1eed09cb | 715 | sh7750_io_memory = cpu_register_io_memory(sh7750_mem_read, |
27c7ca7e | 716 | sh7750_mem_write, s); |
486579de AZ |
717 | cpu_register_physical_memory_offset(0x1f000000, 0x1000, |
718 | sh7750_io_memory, 0x1f000000); | |
5c16736a AZ |
719 | cpu_register_physical_memory_offset(0xff000000, 0x1000, |
720 | sh7750_io_memory, 0x1f000000); | |
486579de AZ |
721 | cpu_register_physical_memory_offset(0x1f800000, 0x1000, |
722 | sh7750_io_memory, 0x1f800000); | |
5c16736a AZ |
723 | cpu_register_physical_memory_offset(0xff800000, 0x1000, |
724 | sh7750_io_memory, 0x1f800000); | |
486579de AZ |
725 | cpu_register_physical_memory_offset(0x1fc00000, 0x1000, |
726 | sh7750_io_memory, 0x1fc00000); | |
5c16736a AZ |
727 | cpu_register_physical_memory_offset(0xffc00000, 0x1000, |
728 | sh7750_io_memory, 0x1fc00000); | |
2f062c72 | 729 | |
1eed09cb | 730 | sh7750_mm_cache_and_tlb = cpu_register_io_memory(sh7750_mmct_read, |
29e179bc AJ |
731 | sh7750_mmct_write, s); |
732 | cpu_register_physical_memory(0xf0000000, 0x08000000, | |
733 | sh7750_mm_cache_and_tlb); | |
734 | ||
80f515e6 AZ |
735 | sh_intc_init(&s->intc, NR_SOURCES, |
736 | _INTC_ARRAY(mask_registers), | |
737 | _INTC_ARRAY(prio_registers)); | |
738 | ||
0fd3ca30 | 739 | sh_intc_register_sources(&s->intc, |
80f515e6 AZ |
740 | _INTC_ARRAY(vectors), |
741 | _INTC_ARRAY(groups)); | |
742 | ||
e96e2044 TS |
743 | cpu->intc_handle = &s->intc; |
744 | ||
bf5b7423 | 745 | sh_serial_init(0x1fe00000, 0, s->periph_freq, serial_hds[0], |
4e7ed2d1 AJ |
746 | s->intc.irqs[SCI1_ERI], |
747 | s->intc.irqs[SCI1_RXI], | |
748 | s->intc.irqs[SCI1_TXI], | |
749 | s->intc.irqs[SCI1_TEI], | |
bf5b7423 | 750 | NULL); |
2f062c72 | 751 | sh_serial_init(0x1fe80000, SH_SERIAL_FEAT_SCIF, |
bf5b7423 | 752 | s->periph_freq, serial_hds[1], |
4e7ed2d1 AJ |
753 | s->intc.irqs[SCIF_ERI], |
754 | s->intc.irqs[SCIF_RXI], | |
755 | s->intc.irqs[SCIF_TXI], | |
bf5b7423 | 756 | NULL, |
4e7ed2d1 | 757 | s->intc.irqs[SCIF_BRI]); |
cd1a3f68 TS |
758 | |
759 | tmu012_init(0x1fd80000, | |
760 | TMU012_FEAT_TOCR | TMU012_FEAT_3CHAN | TMU012_FEAT_EXTCLK, | |
703243a0 | 761 | s->periph_freq, |
96e2fc41 AJ |
762 | s->intc.irqs[TMU0], |
763 | s->intc.irqs[TMU1], | |
764 | s->intc.irqs[TMU2_TUNI], | |
765 | s->intc.irqs[TMU2_TICPI]); | |
80f515e6 | 766 | |
0fd3ca30 AJ |
767 | if (cpu->id & (SH_CPU_SH7750 | SH_CPU_SH7750S | SH_CPU_SH7751)) { |
768 | sh_intc_register_sources(&s->intc, | |
80f515e6 AZ |
769 | _INTC_ARRAY(vectors_dma4), |
770 | _INTC_ARRAY(groups_dma4)); | |
771 | } | |
772 | ||
0fd3ca30 AJ |
773 | if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751R)) { |
774 | sh_intc_register_sources(&s->intc, | |
80f515e6 AZ |
775 | _INTC_ARRAY(vectors_dma8), |
776 | _INTC_ARRAY(groups_dma8)); | |
777 | } | |
778 | ||
0fd3ca30 AJ |
779 | if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751 | SH_CPU_SH7751R)) { |
780 | sh_intc_register_sources(&s->intc, | |
80f515e6 | 781 | _INTC_ARRAY(vectors_tmu34), |
f26ae302 | 782 | NULL, 0); |
703243a0 | 783 | tmu012_init(0x1e100000, 0, s->periph_freq, |
96e2fc41 AJ |
784 | s->intc.irqs[TMU3], |
785 | s->intc.irqs[TMU4], | |
703243a0 | 786 | NULL, NULL); |
80f515e6 AZ |
787 | } |
788 | ||
0fd3ca30 AJ |
789 | if (cpu->id & (SH_CPU_SH7751_ALL)) { |
790 | sh_intc_register_sources(&s->intc, | |
80f515e6 AZ |
791 | _INTC_ARRAY(vectors_pci), |
792 | _INTC_ARRAY(groups_pci)); | |
793 | } | |
794 | ||
0fd3ca30 AJ |
795 | if (cpu->id & (SH_CPU_SH7750S | SH_CPU_SH7750R | SH_CPU_SH7751_ALL)) { |
796 | sh_intc_register_sources(&s->intc, | |
80f515e6 | 797 | _INTC_ARRAY(vectors_irlm), |
f26ae302 | 798 | NULL, 0); |
80f515e6 AZ |
799 | } |
800 | ||
c6d86a33 AZ |
801 | sh_intc_register_sources(&s->intc, |
802 | _INTC_ARRAY(vectors_irl), | |
803 | _INTC_ARRAY(groups_irl)); | |
27c7ca7e FB |
804 | return s; |
805 | } | |
c6d86a33 AZ |
806 | |
807 | qemu_irq sh7750_irl(SH7750State *s) | |
808 | { | |
809 | sh_intc_toggle_source(sh_intc_source(&s->intc, IRL), 1, 0); /* enable */ | |
810 | return qemu_allocate_irqs(sh_intc_set_irl, sh_intc_source(&s->intc, IRL), | |
811 | 1)[0]; | |
812 | } |