]>
Commit | Line | Data |
---|---|---|
02eb84d0 MT |
1 | /* |
2 | * MSI-X device support | |
3 | * | |
4 | * This module includes support for MSI-X in pci devices. | |
5 | * | |
6 | * Author: Michael S. Tsirkin <[email protected]> | |
7 | * | |
8 | * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin ([email protected]) | |
9 | * | |
10 | * This work is licensed under the terms of the GNU GPL, version 2. See | |
11 | * the COPYING file in the top-level directory. | |
6b620ca3 PB |
12 | * |
13 | * Contributions after 2012-01-13 are licensed under the terms of the | |
14 | * GNU GPL, version 2 or (at your option) any later version. | |
02eb84d0 MT |
15 | */ |
16 | ||
c759b24f MT |
17 | #include "hw/hw.h" |
18 | #include "hw/pci/msi.h" | |
19 | #include "hw/pci/msix.h" | |
20 | #include "hw/pci/pci.h" | |
1de7afc9 | 21 | #include "qemu/range.h" |
02eb84d0 | 22 | |
02eb84d0 MT |
23 | #define MSIX_CAP_LENGTH 12 |
24 | ||
2760952b MT |
25 | /* MSI enable bit and maskall bit are in byte 1 in FLAGS register */ |
26 | #define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1) | |
02eb84d0 | 27 | #define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8) |
5b5cb086 | 28 | #define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8) |
02eb84d0 | 29 | |
4c93bfa9 | 30 | MSIMessage msix_get_message(PCIDevice *dev, unsigned vector) |
bc4caf49 | 31 | { |
d35e428c | 32 | uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE; |
bc4caf49 JK |
33 | MSIMessage msg; |
34 | ||
35 | msg.address = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR); | |
36 | msg.data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA); | |
37 | return msg; | |
38 | } | |
02eb84d0 | 39 | |
932d4a42 AK |
40 | /* |
41 | * Special API for POWER to configure the vectors through | |
42 | * a side channel. Should never be used by devices. | |
43 | */ | |
44 | void msix_set_message(PCIDevice *dev, int vector, struct MSIMessage msg) | |
45 | { | |
46 | uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE; | |
47 | ||
48 | pci_set_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR, msg.address); | |
49 | pci_set_long(table_entry + PCI_MSIX_ENTRY_DATA, msg.data); | |
50 | table_entry[PCI_MSIX_ENTRY_VECTOR_CTRL] &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT; | |
51 | } | |
52 | ||
02eb84d0 MT |
53 | static uint8_t msix_pending_mask(int vector) |
54 | { | |
55 | return 1 << (vector % 8); | |
56 | } | |
57 | ||
58 | static uint8_t *msix_pending_byte(PCIDevice *dev, int vector) | |
59 | { | |
d35e428c | 60 | return dev->msix_pba + vector / 8; |
02eb84d0 MT |
61 | } |
62 | ||
63 | static int msix_is_pending(PCIDevice *dev, int vector) | |
64 | { | |
65 | return *msix_pending_byte(dev, vector) & msix_pending_mask(vector); | |
66 | } | |
67 | ||
70f8ee39 | 68 | void msix_set_pending(PCIDevice *dev, unsigned int vector) |
02eb84d0 MT |
69 | { |
70 | *msix_pending_byte(dev, vector) |= msix_pending_mask(vector); | |
71 | } | |
72 | ||
73 | static void msix_clr_pending(PCIDevice *dev, int vector) | |
74 | { | |
75 | *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector); | |
76 | } | |
77 | ||
70f8ee39 | 78 | static bool msix_vector_masked(PCIDevice *dev, unsigned int vector, bool fmask) |
02eb84d0 | 79 | { |
ae392c41 | 80 | unsigned offset = vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL; |
d35e428c | 81 | return fmask || dev->msix_table[offset] & PCI_MSIX_ENTRY_CTRL_MASKBIT; |
5b5cb086 MT |
82 | } |
83 | ||
70f8ee39 | 84 | bool msix_is_masked(PCIDevice *dev, unsigned int vector) |
5b5cb086 | 85 | { |
ae392c41 MT |
86 | return msix_vector_masked(dev, vector, dev->msix_function_masked); |
87 | } | |
88 | ||
2cdfe53c JK |
89 | static void msix_fire_vector_notifier(PCIDevice *dev, |
90 | unsigned int vector, bool is_masked) | |
91 | { | |
92 | MSIMessage msg; | |
93 | int ret; | |
94 | ||
95 | if (!dev->msix_vector_use_notifier) { | |
96 | return; | |
97 | } | |
98 | if (is_masked) { | |
99 | dev->msix_vector_release_notifier(dev, vector); | |
100 | } else { | |
101 | msg = msix_get_message(dev, vector); | |
102 | ret = dev->msix_vector_use_notifier(dev, vector, msg); | |
103 | assert(ret >= 0); | |
104 | } | |
105 | } | |
106 | ||
ae392c41 MT |
107 | static void msix_handle_mask_update(PCIDevice *dev, int vector, bool was_masked) |
108 | { | |
109 | bool is_masked = msix_is_masked(dev, vector); | |
2cdfe53c | 110 | |
ae392c41 MT |
111 | if (is_masked == was_masked) { |
112 | return; | |
113 | } | |
114 | ||
2cdfe53c JK |
115 | msix_fire_vector_notifier(dev, vector, is_masked); |
116 | ||
ae392c41 | 117 | if (!is_masked && msix_is_pending(dev, vector)) { |
5b5cb086 MT |
118 | msix_clr_pending(dev, vector); |
119 | msix_notify(dev, vector); | |
120 | } | |
121 | } | |
122 | ||
50322249 MT |
123 | static void msix_update_function_masked(PCIDevice *dev) |
124 | { | |
125 | dev->msix_function_masked = !msix_enabled(dev) || | |
126 | (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK); | |
127 | } | |
128 | ||
5b5cb086 MT |
129 | /* Handle MSI-X capability config write. */ |
130 | void msix_write_config(PCIDevice *dev, uint32_t addr, | |
131 | uint32_t val, int len) | |
132 | { | |
133 | unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET; | |
134 | int vector; | |
50322249 | 135 | bool was_masked; |
5b5cb086 | 136 | |
7c9958b0 | 137 | if (!msix_present(dev) || !range_covers_byte(addr, len, enable_pos)) { |
5b5cb086 MT |
138 | return; |
139 | } | |
140 | ||
50322249 MT |
141 | was_masked = dev->msix_function_masked; |
142 | msix_update_function_masked(dev); | |
143 | ||
5b5cb086 MT |
144 | if (!msix_enabled(dev)) { |
145 | return; | |
146 | } | |
147 | ||
e407bf13 | 148 | pci_device_deassert_intx(dev); |
5b5cb086 | 149 | |
50322249 | 150 | if (dev->msix_function_masked == was_masked) { |
5b5cb086 MT |
151 | return; |
152 | } | |
153 | ||
154 | for (vector = 0; vector < dev->msix_entries_nr; ++vector) { | |
ae392c41 MT |
155 | msix_handle_mask_update(dev, vector, |
156 | msix_vector_masked(dev, vector, was_masked)); | |
5b5cb086 | 157 | } |
02eb84d0 MT |
158 | } |
159 | ||
a8170e5e | 160 | static uint64_t msix_table_mmio_read(void *opaque, hwaddr addr, |
d35e428c | 161 | unsigned size) |
eebcb0a7 AW |
162 | { |
163 | PCIDevice *dev = opaque; | |
eebcb0a7 | 164 | |
d35e428c | 165 | return pci_get_long(dev->msix_table + addr); |
eebcb0a7 AW |
166 | } |
167 | ||
a8170e5e | 168 | static void msix_table_mmio_write(void *opaque, hwaddr addr, |
d35e428c | 169 | uint64_t val, unsigned size) |
02eb84d0 MT |
170 | { |
171 | PCIDevice *dev = opaque; | |
d35e428c | 172 | int vector = addr / PCI_MSIX_ENTRY_SIZE; |
ae392c41 | 173 | bool was_masked; |
9a93b617 | 174 | |
ae392c41 | 175 | was_masked = msix_is_masked(dev, vector); |
d35e428c | 176 | pci_set_long(dev->msix_table + addr, val); |
ae392c41 | 177 | msix_handle_mask_update(dev, vector, was_masked); |
02eb84d0 MT |
178 | } |
179 | ||
d35e428c AW |
180 | static const MemoryRegionOps msix_table_mmio_ops = { |
181 | .read = msix_table_mmio_read, | |
182 | .write = msix_table_mmio_write, | |
68d1e1f5 | 183 | .endianness = DEVICE_LITTLE_ENDIAN, |
d35e428c AW |
184 | .valid = { |
185 | .min_access_size = 4, | |
186 | .max_access_size = 4, | |
187 | }, | |
188 | }; | |
189 | ||
a8170e5e | 190 | static uint64_t msix_pba_mmio_read(void *opaque, hwaddr addr, |
d35e428c AW |
191 | unsigned size) |
192 | { | |
193 | PCIDevice *dev = opaque; | |
bbef882c MT |
194 | if (dev->msix_vector_poll_notifier) { |
195 | unsigned vector_start = addr * 8; | |
196 | unsigned vector_end = MIN(addr + size * 8, dev->msix_entries_nr); | |
197 | dev->msix_vector_poll_notifier(dev, vector_start, vector_end); | |
198 | } | |
d35e428c AW |
199 | |
200 | return pci_get_long(dev->msix_pba + addr); | |
201 | } | |
202 | ||
203 | static const MemoryRegionOps msix_pba_mmio_ops = { | |
204 | .read = msix_pba_mmio_read, | |
68d1e1f5 | 205 | .endianness = DEVICE_LITTLE_ENDIAN, |
95524ae8 AK |
206 | .valid = { |
207 | .min_access_size = 4, | |
208 | .max_access_size = 4, | |
209 | }, | |
02eb84d0 MT |
210 | }; |
211 | ||
ae1be0bb MT |
212 | static void msix_mask_all(struct PCIDevice *dev, unsigned nentries) |
213 | { | |
214 | int vector; | |
5b5f1330 | 215 | |
ae1be0bb | 216 | for (vector = 0; vector < nentries; ++vector) { |
01731cfb JK |
217 | unsigned offset = |
218 | vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL; | |
5b5f1330 JK |
219 | bool was_masked = msix_is_masked(dev, vector); |
220 | ||
d35e428c | 221 | dev->msix_table[offset] |= PCI_MSIX_ENTRY_CTRL_MASKBIT; |
5b5f1330 | 222 | msix_handle_mask_update(dev, vector, was_masked); |
ae1be0bb MT |
223 | } |
224 | } | |
225 | ||
5a2c2029 | 226 | /* Initialize the MSI-X structures */ |
02eb84d0 | 227 | int msix_init(struct PCIDevice *dev, unsigned short nentries, |
5a2c2029 AW |
228 | MemoryRegion *table_bar, uint8_t table_bar_nr, |
229 | unsigned table_offset, MemoryRegion *pba_bar, | |
230 | uint8_t pba_bar_nr, unsigned pba_offset, uint8_t cap_pos) | |
02eb84d0 | 231 | { |
5a2c2029 | 232 | int cap; |
d35e428c | 233 | unsigned table_size, pba_size; |
5a2c2029 | 234 | uint8_t *config; |
60ba3cc2 | 235 | |
02eb84d0 | 236 | /* Nothing to do if MSI is not supported by interrupt controller */ |
60ba3cc2 | 237 | if (!msi_supported) { |
02eb84d0 | 238 | return -ENOTSUP; |
60ba3cc2 | 239 | } |
5a2c2029 AW |
240 | |
241 | if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1) { | |
02eb84d0 | 242 | return -EINVAL; |
5a2c2029 | 243 | } |
02eb84d0 | 244 | |
d35e428c AW |
245 | table_size = nentries * PCI_MSIX_ENTRY_SIZE; |
246 | pba_size = QEMU_ALIGN_UP(nentries, 64) / 8; | |
247 | ||
5a2c2029 AW |
248 | /* Sanity test: table & pba don't overlap, fit within BARs, min aligned */ |
249 | if ((table_bar_nr == pba_bar_nr && | |
250 | ranges_overlap(table_offset, table_size, pba_offset, pba_size)) || | |
251 | table_offset + table_size > memory_region_size(table_bar) || | |
252 | pba_offset + pba_size > memory_region_size(pba_bar) || | |
253 | (table_offset | pba_offset) & PCI_MSIX_FLAGS_BIRMASK) { | |
254 | return -EINVAL; | |
255 | } | |
256 | ||
257 | cap = pci_add_capability(dev, PCI_CAP_ID_MSIX, cap_pos, MSIX_CAP_LENGTH); | |
258 | if (cap < 0) { | |
259 | return cap; | |
260 | } | |
261 | ||
262 | dev->msix_cap = cap; | |
263 | dev->cap_present |= QEMU_PCI_CAP_MSIX; | |
264 | config = dev->config + cap; | |
265 | ||
266 | pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1); | |
267 | dev->msix_entries_nr = nentries; | |
268 | dev->msix_function_masked = true; | |
269 | ||
270 | pci_set_long(config + PCI_MSIX_TABLE, table_offset | table_bar_nr); | |
271 | pci_set_long(config + PCI_MSIX_PBA, pba_offset | pba_bar_nr); | |
272 | ||
273 | /* Make flags bit writable. */ | |
274 | dev->wmask[cap + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK | | |
275 | MSIX_MASKALL_MASK; | |
02eb84d0 | 276 | |
d35e428c AW |
277 | dev->msix_table = g_malloc0(table_size); |
278 | dev->msix_pba = g_malloc0(pba_size); | |
5a2c2029 AW |
279 | dev->msix_entry_used = g_malloc0(nentries * sizeof *dev->msix_entry_used); |
280 | ||
ae1be0bb | 281 | msix_mask_all(dev, nentries); |
02eb84d0 | 282 | |
40c5dce9 | 283 | memory_region_init_io(&dev->msix_table_mmio, OBJECT(dev), &msix_table_mmio_ops, dev, |
d35e428c | 284 | "msix-table", table_size); |
5a2c2029 | 285 | memory_region_add_subregion(table_bar, table_offset, &dev->msix_table_mmio); |
40c5dce9 | 286 | memory_region_init_io(&dev->msix_pba_mmio, OBJECT(dev), &msix_pba_mmio_ops, dev, |
d35e428c | 287 | "msix-pba", pba_size); |
5a2c2029 | 288 | memory_region_add_subregion(pba_bar, pba_offset, &dev->msix_pba_mmio); |
02eb84d0 | 289 | |
02eb84d0 | 290 | return 0; |
02eb84d0 MT |
291 | } |
292 | ||
53f94925 AW |
293 | int msix_init_exclusive_bar(PCIDevice *dev, unsigned short nentries, |
294 | uint8_t bar_nr) | |
295 | { | |
296 | int ret; | |
297 | char *name; | |
298 | ||
299 | /* | |
300 | * Migration compatibility dictates that this remains a 4k | |
301 | * BAR with the vector table in the lower half and PBA in | |
302 | * the upper half. Do not use these elsewhere! | |
303 | */ | |
304 | #define MSIX_EXCLUSIVE_BAR_SIZE 4096 | |
5a2c2029 | 305 | #define MSIX_EXCLUSIVE_BAR_TABLE_OFFSET 0 |
53f94925 | 306 | #define MSIX_EXCLUSIVE_BAR_PBA_OFFSET (MSIX_EXCLUSIVE_BAR_SIZE / 2) |
5a2c2029 | 307 | #define MSIX_EXCLUSIVE_CAP_OFFSET 0 |
53f94925 AW |
308 | |
309 | if (nentries * PCI_MSIX_ENTRY_SIZE > MSIX_EXCLUSIVE_BAR_PBA_OFFSET) { | |
310 | return -EINVAL; | |
311 | } | |
312 | ||
5f893b4e | 313 | name = g_strdup_printf("%s-msix", dev->name); |
40c5dce9 | 314 | memory_region_init(&dev->msix_exclusive_bar, OBJECT(dev), name, MSIX_EXCLUSIVE_BAR_SIZE); |
5f893b4e | 315 | g_free(name); |
53f94925 AW |
316 | |
317 | ret = msix_init(dev, nentries, &dev->msix_exclusive_bar, bar_nr, | |
5a2c2029 AW |
318 | MSIX_EXCLUSIVE_BAR_TABLE_OFFSET, &dev->msix_exclusive_bar, |
319 | bar_nr, MSIX_EXCLUSIVE_BAR_PBA_OFFSET, | |
320 | MSIX_EXCLUSIVE_CAP_OFFSET); | |
53f94925 | 321 | if (ret) { |
53f94925 AW |
322 | return ret; |
323 | } | |
324 | ||
325 | pci_register_bar(dev, bar_nr, PCI_BASE_ADDRESS_SPACE_MEMORY, | |
326 | &dev->msix_exclusive_bar); | |
327 | ||
328 | return 0; | |
329 | } | |
330 | ||
98304c84 MT |
331 | static void msix_free_irq_entries(PCIDevice *dev) |
332 | { | |
333 | int vector; | |
334 | ||
335 | for (vector = 0; vector < dev->msix_entries_nr; ++vector) { | |
336 | dev->msix_entry_used[vector] = 0; | |
337 | msix_clr_pending(dev, vector); | |
338 | } | |
339 | } | |
340 | ||
3cac001e MT |
341 | static void msix_clear_all_vectors(PCIDevice *dev) |
342 | { | |
343 | int vector; | |
344 | ||
345 | for (vector = 0; vector < dev->msix_entries_nr; ++vector) { | |
346 | msix_clr_pending(dev, vector); | |
347 | } | |
348 | } | |
349 | ||
02eb84d0 | 350 | /* Clean up resources for the device. */ |
572992ee | 351 | void msix_uninit(PCIDevice *dev, MemoryRegion *table_bar, MemoryRegion *pba_bar) |
02eb84d0 | 352 | { |
44701ab7 | 353 | if (!msix_present(dev)) { |
572992ee | 354 | return; |
44701ab7 | 355 | } |
02eb84d0 MT |
356 | pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH); |
357 | dev->msix_cap = 0; | |
358 | msix_free_irq_entries(dev); | |
359 | dev->msix_entries_nr = 0; | |
5a2c2029 | 360 | memory_region_del_subregion(pba_bar, &dev->msix_pba_mmio); |
d35e428c AW |
361 | g_free(dev->msix_pba); |
362 | dev->msix_pba = NULL; | |
5a2c2029 | 363 | memory_region_del_subregion(table_bar, &dev->msix_table_mmio); |
d35e428c AW |
364 | g_free(dev->msix_table); |
365 | dev->msix_table = NULL; | |
7267c094 | 366 | g_free(dev->msix_entry_used); |
02eb84d0 MT |
367 | dev->msix_entry_used = NULL; |
368 | dev->cap_present &= ~QEMU_PCI_CAP_MSIX; | |
02eb84d0 MT |
369 | } |
370 | ||
53f94925 AW |
371 | void msix_uninit_exclusive_bar(PCIDevice *dev) |
372 | { | |
373 | if (msix_present(dev)) { | |
5a2c2029 | 374 | msix_uninit(dev, &dev->msix_exclusive_bar, &dev->msix_exclusive_bar); |
53f94925 AW |
375 | } |
376 | } | |
377 | ||
02eb84d0 MT |
378 | void msix_save(PCIDevice *dev, QEMUFile *f) |
379 | { | |
9a3e12c8 MT |
380 | unsigned n = dev->msix_entries_nr; |
381 | ||
44701ab7 | 382 | if (!msix_present(dev)) { |
9a3e12c8 | 383 | return; |
72755a70 | 384 | } |
9a3e12c8 | 385 | |
d35e428c AW |
386 | qemu_put_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE); |
387 | qemu_put_buffer(f, dev->msix_pba, (n + 7) / 8); | |
02eb84d0 MT |
388 | } |
389 | ||
390 | /* Should be called after restoring the config space. */ | |
391 | void msix_load(PCIDevice *dev, QEMUFile *f) | |
392 | { | |
393 | unsigned n = dev->msix_entries_nr; | |
2cdfe53c | 394 | unsigned int vector; |
02eb84d0 | 395 | |
44701ab7 | 396 | if (!msix_present(dev)) { |
02eb84d0 | 397 | return; |
98846d73 | 398 | } |
02eb84d0 | 399 | |
3cac001e | 400 | msix_clear_all_vectors(dev); |
d35e428c AW |
401 | qemu_get_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE); |
402 | qemu_get_buffer(f, dev->msix_pba, (n + 7) / 8); | |
50322249 | 403 | msix_update_function_masked(dev); |
2cdfe53c JK |
404 | |
405 | for (vector = 0; vector < n; vector++) { | |
406 | msix_handle_mask_update(dev, vector, true); | |
407 | } | |
02eb84d0 MT |
408 | } |
409 | ||
410 | /* Does device support MSI-X? */ | |
411 | int msix_present(PCIDevice *dev) | |
412 | { | |
413 | return dev->cap_present & QEMU_PCI_CAP_MSIX; | |
414 | } | |
415 | ||
416 | /* Is MSI-X enabled? */ | |
417 | int msix_enabled(PCIDevice *dev) | |
418 | { | |
419 | return (dev->cap_present & QEMU_PCI_CAP_MSIX) && | |
2760952b | 420 | (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & |
02eb84d0 MT |
421 | MSIX_ENABLE_MASK); |
422 | } | |
423 | ||
02eb84d0 MT |
424 | /* Send an MSI-X message */ |
425 | void msix_notify(PCIDevice *dev, unsigned vector) | |
426 | { | |
bc4caf49 | 427 | MSIMessage msg; |
02eb84d0 MT |
428 | |
429 | if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) | |
430 | return; | |
431 | if (msix_is_masked(dev, vector)) { | |
432 | msix_set_pending(dev, vector); | |
433 | return; | |
434 | } | |
435 | ||
bc4caf49 JK |
436 | msg = msix_get_message(dev, vector); |
437 | ||
42874d3a PM |
438 | address_space_stl_le(&dev->bus_master_as, msg.address, msg.data, |
439 | MEMTXATTRS_UNSPECIFIED, NULL); | |
02eb84d0 MT |
440 | } |
441 | ||
442 | void msix_reset(PCIDevice *dev) | |
443 | { | |
44701ab7 | 444 | if (!msix_present(dev)) { |
02eb84d0 | 445 | return; |
44701ab7 | 446 | } |
3cac001e | 447 | msix_clear_all_vectors(dev); |
2760952b MT |
448 | dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &= |
449 | ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET]; | |
d35e428c AW |
450 | memset(dev->msix_table, 0, dev->msix_entries_nr * PCI_MSIX_ENTRY_SIZE); |
451 | memset(dev->msix_pba, 0, QEMU_ALIGN_UP(dev->msix_entries_nr, 64) / 8); | |
ae1be0bb | 452 | msix_mask_all(dev, dev->msix_entries_nr); |
02eb84d0 MT |
453 | } |
454 | ||
455 | /* PCI spec suggests that devices make it possible for software to configure | |
456 | * less vectors than supported by the device, but does not specify a standard | |
457 | * mechanism for devices to do so. | |
458 | * | |
459 | * We support this by asking devices to declare vectors software is going to | |
460 | * actually use, and checking this on the notification path. Devices that | |
461 | * don't want to follow the spec suggestion can declare all vectors as used. */ | |
462 | ||
463 | /* Mark vector as used. */ | |
464 | int msix_vector_use(PCIDevice *dev, unsigned vector) | |
465 | { | |
466 | if (vector >= dev->msix_entries_nr) | |
467 | return -EINVAL; | |
468 | dev->msix_entry_used[vector]++; | |
469 | return 0; | |
470 | } | |
471 | ||
472 | /* Mark vector as unused. */ | |
473 | void msix_vector_unuse(PCIDevice *dev, unsigned vector) | |
474 | { | |
98304c84 MT |
475 | if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) { |
476 | return; | |
477 | } | |
478 | if (--dev->msix_entry_used[vector]) { | |
479 | return; | |
480 | } | |
481 | msix_clr_pending(dev, vector); | |
02eb84d0 | 482 | } |
b5f28bca MT |
483 | |
484 | void msix_unuse_all_vectors(PCIDevice *dev) | |
485 | { | |
44701ab7 | 486 | if (!msix_present(dev)) { |
b5f28bca | 487 | return; |
44701ab7 | 488 | } |
b5f28bca MT |
489 | msix_free_irq_entries(dev); |
490 | } | |
2cdfe53c | 491 | |
cb697aaa JK |
492 | unsigned int msix_nr_vectors_allocated(const PCIDevice *dev) |
493 | { | |
494 | return dev->msix_entries_nr; | |
495 | } | |
496 | ||
2cdfe53c JK |
497 | static int msix_set_notifier_for_vector(PCIDevice *dev, unsigned int vector) |
498 | { | |
499 | MSIMessage msg; | |
500 | ||
501 | if (msix_is_masked(dev, vector)) { | |
502 | return 0; | |
503 | } | |
504 | msg = msix_get_message(dev, vector); | |
505 | return dev->msix_vector_use_notifier(dev, vector, msg); | |
506 | } | |
507 | ||
508 | static void msix_unset_notifier_for_vector(PCIDevice *dev, unsigned int vector) | |
509 | { | |
510 | if (msix_is_masked(dev, vector)) { | |
511 | return; | |
512 | } | |
513 | dev->msix_vector_release_notifier(dev, vector); | |
514 | } | |
515 | ||
516 | int msix_set_vector_notifiers(PCIDevice *dev, | |
517 | MSIVectorUseNotifier use_notifier, | |
bbef882c MT |
518 | MSIVectorReleaseNotifier release_notifier, |
519 | MSIVectorPollNotifier poll_notifier) | |
2cdfe53c JK |
520 | { |
521 | int vector, ret; | |
522 | ||
523 | assert(use_notifier && release_notifier); | |
524 | ||
525 | dev->msix_vector_use_notifier = use_notifier; | |
526 | dev->msix_vector_release_notifier = release_notifier; | |
bbef882c | 527 | dev->msix_vector_poll_notifier = poll_notifier; |
2cdfe53c JK |
528 | |
529 | if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & | |
530 | (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) { | |
531 | for (vector = 0; vector < dev->msix_entries_nr; vector++) { | |
532 | ret = msix_set_notifier_for_vector(dev, vector); | |
533 | if (ret < 0) { | |
534 | goto undo; | |
535 | } | |
536 | } | |
537 | } | |
bbef882c MT |
538 | if (dev->msix_vector_poll_notifier) { |
539 | dev->msix_vector_poll_notifier(dev, 0, dev->msix_entries_nr); | |
540 | } | |
2cdfe53c JK |
541 | return 0; |
542 | ||
543 | undo: | |
544 | while (--vector >= 0) { | |
545 | msix_unset_notifier_for_vector(dev, vector); | |
546 | } | |
547 | dev->msix_vector_use_notifier = NULL; | |
548 | dev->msix_vector_release_notifier = NULL; | |
549 | return ret; | |
550 | } | |
551 | ||
552 | void msix_unset_vector_notifiers(PCIDevice *dev) | |
553 | { | |
554 | int vector; | |
555 | ||
556 | assert(dev->msix_vector_use_notifier && | |
557 | dev->msix_vector_release_notifier); | |
558 | ||
559 | if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & | |
560 | (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) { | |
561 | for (vector = 0; vector < dev->msix_entries_nr; vector++) { | |
562 | msix_unset_notifier_for_vector(dev, vector); | |
563 | } | |
564 | } | |
565 | dev->msix_vector_use_notifier = NULL; | |
566 | dev->msix_vector_release_notifier = NULL; | |
bbef882c | 567 | dev->msix_vector_poll_notifier = NULL; |
2cdfe53c | 568 | } |
340b50c7 GH |
569 | |
570 | static void put_msix_state(QEMUFile *f, void *pv, size_t size) | |
571 | { | |
572 | msix_save(pv, f); | |
573 | } | |
574 | ||
575 | static int get_msix_state(QEMUFile *f, void *pv, size_t size) | |
576 | { | |
577 | msix_load(pv, f); | |
578 | return 0; | |
579 | } | |
580 | ||
581 | static VMStateInfo vmstate_info_msix = { | |
582 | .name = "msix state", | |
583 | .get = get_msix_state, | |
584 | .put = put_msix_state, | |
585 | }; | |
586 | ||
587 | const VMStateDescription vmstate_msix = { | |
588 | .name = "msix", | |
589 | .fields = (VMStateField[]) { | |
590 | { | |
591 | .name = "msix", | |
592 | .version_id = 0, | |
593 | .field_exists = NULL, | |
594 | .size = 0, /* ouch */ | |
595 | .info = &vmstate_info_msix, | |
596 | .flags = VMS_SINGLE, | |
597 | .offset = 0, | |
598 | }, | |
599 | VMSTATE_END_OF_LIST() | |
600 | } | |
601 | }; |