]> Git Repo - qemu.git/blame - hw/ppc/ppc405_boards.c
pseries: Add H_SET_MODE hcall to change guest exception endianness
[qemu.git] / hw / ppc / ppc405_boards.c
CommitLineData
1a6c0886
JM
1/*
2 * QEMU PowerPC 405 evaluation boards emulation
5fafdf24 3 *
1a6c0886 4 * Copyright (c) 2007 Jocelyn Mayer
5fafdf24 5 *
1a6c0886
JM
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a 25#include "hw/ppc/ppc.h"
47b43a1f 26#include "ppc405.h"
0d09e41a
PB
27#include "hw/timer/m48t59.h"
28#include "hw/block/flash.h"
9c17d615 29#include "sysemu/sysemu.h"
ad9990ac 30#include "sysemu/qtest.h"
737e150e 31#include "block/block.h"
83c9f4ca 32#include "hw/boards.h"
1de7afc9 33#include "qemu/log.h"
ad9990ac 34#include "qemu/error-report.h"
83c9f4ca 35#include "hw/loader.h"
9c17d615 36#include "sysemu/blockdev.h"
022c62cb 37#include "exec/address-spaces.h"
1a6c0886
JM
38
39#define BIOS_FILENAME "ppc405_rom.bin"
1a6c0886
JM
40#define BIOS_SIZE (2048 * 1024)
41
42#define KERNEL_LOAD_ADDR 0x00000000
43#define INITRD_LOAD_ADDR 0x01800000
44
45#define USE_FLASH_BIOS
46
bf2ed917 47//#define DEBUG_BOARD_INIT
1a6c0886
JM
48
49/*****************************************************************************/
50/* PPC405EP reference board (IBM) */
51/* Standalone board with:
52 * - PowerPC 405EP CPU
53 * - SDRAM (0x00000000)
54 * - Flash (0xFFF80000)
55 * - SRAM (0xFFF00000)
56 * - NVRAM (0xF0000000)
57 * - FPGA (0xF0300000)
58 */
c227f099
AL
59typedef struct ref405ep_fpga_t ref405ep_fpga_t;
60struct ref405ep_fpga_t {
1a6c0886
JM
61 uint8_t reg0;
62 uint8_t reg1;
63};
64
a8170e5e 65static uint32_t ref405ep_fpga_readb (void *opaque, hwaddr addr)
1a6c0886 66{
c227f099 67 ref405ep_fpga_t *fpga;
1a6c0886
JM
68 uint32_t ret;
69
70 fpga = opaque;
1a6c0886
JM
71 switch (addr) {
72 case 0x0:
73 ret = fpga->reg0;
74 break;
75 case 0x1:
76 ret = fpga->reg1;
77 break;
78 default:
79 ret = 0;
80 break;
81 }
82
83 return ret;
84}
85
86static void ref405ep_fpga_writeb (void *opaque,
a8170e5e 87 hwaddr addr, uint32_t value)
1a6c0886 88{
c227f099 89 ref405ep_fpga_t *fpga;
1a6c0886
JM
90
91 fpga = opaque;
1a6c0886
JM
92 switch (addr) {
93 case 0x0:
94 /* Read only */
95 break;
96 case 0x1:
97 fpga->reg1 = value;
98 break;
99 default:
100 break;
101 }
102}
103
a8170e5e 104static uint32_t ref405ep_fpga_readw (void *opaque, hwaddr addr)
1a6c0886
JM
105{
106 uint32_t ret;
107
108 ret = ref405ep_fpga_readb(opaque, addr) << 8;
109 ret |= ref405ep_fpga_readb(opaque, addr + 1);
110
111 return ret;
112}
113
114static void ref405ep_fpga_writew (void *opaque,
a8170e5e 115 hwaddr addr, uint32_t value)
1a6c0886
JM
116{
117 ref405ep_fpga_writeb(opaque, addr, (value >> 8) & 0xFF);
118 ref405ep_fpga_writeb(opaque, addr + 1, value & 0xFF);
119}
120
a8170e5e 121static uint32_t ref405ep_fpga_readl (void *opaque, hwaddr addr)
1a6c0886
JM
122{
123 uint32_t ret;
124
125 ret = ref405ep_fpga_readb(opaque, addr) << 24;
126 ret |= ref405ep_fpga_readb(opaque, addr + 1) << 16;
127 ret |= ref405ep_fpga_readb(opaque, addr + 2) << 8;
128 ret |= ref405ep_fpga_readb(opaque, addr + 3);
129
130 return ret;
131}
132
133static void ref405ep_fpga_writel (void *opaque,
a8170e5e 134 hwaddr addr, uint32_t value)
1a6c0886 135{
8de24106
AJ
136 ref405ep_fpga_writeb(opaque, addr, (value >> 24) & 0xFF);
137 ref405ep_fpga_writeb(opaque, addr + 1, (value >> 16) & 0xFF);
138 ref405ep_fpga_writeb(opaque, addr + 2, (value >> 8) & 0xFF);
1a6c0886
JM
139 ref405ep_fpga_writeb(opaque, addr + 3, value & 0xFF);
140}
141
a682fd5c
AK
142static const MemoryRegionOps ref405ep_fpga_ops = {
143 .old_mmio = {
144 .read = {
145 ref405ep_fpga_readb, ref405ep_fpga_readw, ref405ep_fpga_readl,
146 },
147 .write = {
148 ref405ep_fpga_writeb, ref405ep_fpga_writew, ref405ep_fpga_writel,
149 },
150 },
151 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
152};
153
154static void ref405ep_fpga_reset (void *opaque)
155{
c227f099 156 ref405ep_fpga_t *fpga;
1a6c0886
JM
157
158 fpga = opaque;
159 fpga->reg0 = 0x00;
160 fpga->reg1 = 0x0F;
161}
162
5f072e1f 163static void ref405ep_fpga_init(MemoryRegion *sysmem, uint32_t base)
1a6c0886 164{
c227f099 165 ref405ep_fpga_t *fpga;
a682fd5c 166 MemoryRegion *fpga_memory = g_new(MemoryRegion, 1);
1a6c0886 167
7267c094 168 fpga = g_malloc0(sizeof(ref405ep_fpga_t));
2c9b15ca 169 memory_region_init_io(fpga_memory, NULL, &ref405ep_fpga_ops, fpga,
a682fd5c
AK
170 "fpga", 0x00000100);
171 memory_region_add_subregion(sysmem, base, fpga_memory);
a08d4367 172 qemu_register_reset(&ref405ep_fpga_reset, fpga);
1a6c0886
JM
173}
174
5f072e1f 175static void ref405ep_init(QEMUMachineInitArgs *args)
1a6c0886 176{
5f072e1f
EH
177 ram_addr_t ram_size = args->ram_size;
178 const char *kernel_filename = args->kernel_filename;
179 const char *kernel_cmdline = args->kernel_cmdline;
180 const char *initrd_filename = args->initrd_filename;
5cea8590 181 char *filename;
c227f099 182 ppc4xx_bd_info_t bd;
1a6c0886
JM
183 CPUPPCState *env;
184 qemu_irq *pic;
cfe5f011 185 MemoryRegion *bios;
a682fd5c
AK
186 MemoryRegion *sram = g_new(MemoryRegion, 1);
187 ram_addr_t bdloc;
b6dcbe08 188 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
a8170e5e 189 hwaddr ram_bases[2], ram_sizes[2];
093209cd
BS
190 target_ulong sram_size;
191 long bios_size;
1a6c0886
JM
192 //int phy_addr = 0;
193 //static int phy_addr = 1;
093209cd
BS
194 target_ulong kernel_base, initrd_base;
195 long kernel_size, initrd_size;
1a6c0886
JM
196 int linux_boot;
197 int fl_idx, fl_sectors, len;
751c6a17 198 DriveInfo *dinfo;
a682fd5c 199 MemoryRegion *sysmem = get_system_memory();
1a6c0886
JM
200
201 /* XXX: fix this */
2c9b15ca 202 memory_region_init_ram(&ram_memories[0], NULL, "ef405ep.ram", 0x08000000);
c5705a77 203 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 204 ram_bases[0] = 0;
1a6c0886 205 ram_sizes[0] = 0x08000000;
2c9b15ca 206 memory_region_init(&ram_memories[1], NULL, "ef405ep.ram1", 0);
1a6c0886
JM
207 ram_bases[1] = 0x00000000;
208 ram_sizes[1] = 0x00000000;
209 ram_size = 128 * 1024 * 1024;
210#ifdef DEBUG_BOARD_INIT
211 printf("%s: register cpu\n", __func__);
212#endif
a682fd5c 213 env = ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 214 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886 215 /* allocate SRAM */
5c130f65 216 sram_size = 512 * 1024;
2c9b15ca 217 memory_region_init_ram(sram, NULL, "ef405ep.sram", sram_size);
c5705a77 218 vmstate_register_ram_global(sram);
a682fd5c 219 memory_region_add_subregion(sysmem, 0xFFF00000, sram);
1a6c0886
JM
220 /* allocate and load BIOS */
221#ifdef DEBUG_BOARD_INIT
222 printf("%s: register BIOS\n", __func__);
223#endif
1a6c0886
JM
224 fl_idx = 0;
225#ifdef USE_FLASH_BIOS
751c6a17
GH
226 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
227 if (dinfo) {
228 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
229 fl_sectors = (bios_size + 65535) >> 16;
230#ifdef DEBUG_BOARD_INIT
093209cd 231 printf("Register parallel flash %d size %lx"
cfe5f011
AK
232 " at addr %lx '%s' %d\n",
233 fl_idx, bios_size, -bios_size,
751c6a17 234 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 235#endif
cfe5f011
AK
236 pflash_cfi02_register((uint32_t)(-bios_size),
237 NULL, "ef405ep.bios", bios_size,
751c6a17 238 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
239 2, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
240 1);
1a6c0886
JM
241 fl_idx++;
242 } else
243#endif
244 {
245#ifdef DEBUG_BOARD_INIT
246 printf("Load BIOS from file\n");
247#endif
cfe5f011 248 bios = g_new(MemoryRegion, 1);
2c9b15ca 249 memory_region_init_ram(bios, NULL, "ef405ep.bios", BIOS_SIZE);
c5705a77 250 vmstate_register_ram_global(bios);
1192dad8
JM
251 if (bios_name == NULL)
252 bios_name = BIOS_FILENAME;
5cea8590
PB
253 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
254 if (filename) {
cfe5f011 255 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 256 g_free(filename);
ad9990ac
AF
257 if (bios_size < 0 || bios_size > BIOS_SIZE) {
258 error_report("Could not load PowerPC BIOS '%s'", bios_name);
259 exit(1);
260 }
261 bios_size = (bios_size + 0xfff) & ~0xfff;
262 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
263 } else if (!qtest_enabled() || kernel_filename != NULL) {
264 error_report("Could not load PowerPC BIOS '%s'", bios_name);
265 exit(1);
5cea8590 266 } else {
ad9990ac 267 /* Avoid an uninitialized variable warning */
5cea8590
PB
268 bios_size = -1;
269 }
cfe5f011 270 memory_region_set_readonly(bios, true);
1a6c0886 271 }
1a6c0886
JM
272 /* Register FPGA */
273#ifdef DEBUG_BOARD_INIT
274 printf("%s: register FPGA\n", __func__);
275#endif
a682fd5c 276 ref405ep_fpga_init(sysmem, 0xF0300000);
1a6c0886
JM
277 /* Register NVRAM */
278#ifdef DEBUG_BOARD_INIT
279 printf("%s: register NVRAM\n", __func__);
280#endif
281 m48t59_init(NULL, 0xF0000000, 0, 8192, 8);
282 /* Load kernel */
283 linux_boot = (kernel_filename != NULL);
284 if (linux_boot) {
285#ifdef DEBUG_BOARD_INIT
286 printf("%s: load kernel\n", __func__);
287#endif
288 memset(&bd, 0, sizeof(bd));
289 bd.bi_memstart = 0x00000000;
290 bd.bi_memsize = ram_size;
217fae2d 291 bd.bi_flashstart = -bios_size;
1a6c0886
JM
292 bd.bi_flashsize = -bios_size;
293 bd.bi_flashoffset = 0;
294 bd.bi_sramstart = 0xFFF00000;
295 bd.bi_sramsize = sram_size;
296 bd.bi_bootflags = 0;
297 bd.bi_intfreq = 133333333;
298 bd.bi_busfreq = 33333333;
299 bd.bi_baudrate = 115200;
300 bd.bi_s_version[0] = 'Q';
301 bd.bi_s_version[1] = 'M';
302 bd.bi_s_version[2] = 'U';
303 bd.bi_s_version[3] = '\0';
304 bd.bi_r_version[0] = 'Q';
305 bd.bi_r_version[1] = 'E';
306 bd.bi_r_version[2] = 'M';
307 bd.bi_r_version[3] = 'U';
308 bd.bi_r_version[4] = '\0';
309 bd.bi_procfreq = 133333333;
310 bd.bi_plb_busfreq = 33333333;
311 bd.bi_pci_busfreq = 33333333;
312 bd.bi_opbfreq = 33333333;
b8d3f5d1 313 bdloc = ppc405_set_bootinfo(env, &bd, 0x00000001);
1a6c0886
JM
314 env->gpr[3] = bdloc;
315 kernel_base = KERNEL_LOAD_ADDR;
316 /* now we can load the kernel */
5c130f65
PB
317 kernel_size = load_image_targphys(kernel_filename, kernel_base,
318 ram_size - kernel_base);
1a6c0886 319 if (kernel_size < 0) {
5fafdf24 320 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
321 kernel_filename);
322 exit(1);
323 }
093209cd 324 printf("Load kernel size %ld at " TARGET_FMT_lx,
5c130f65 325 kernel_size, kernel_base);
1a6c0886
JM
326 /* load initrd */
327 if (initrd_filename) {
328 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
329 initrd_size = load_image_targphys(initrd_filename, initrd_base,
330 ram_size - initrd_base);
1a6c0886 331 if (initrd_size < 0) {
5fafdf24 332 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
333 initrd_filename);
334 exit(1);
335 }
336 } else {
337 initrd_base = 0;
338 initrd_size = 0;
339 }
340 env->gpr[4] = initrd_base;
341 env->gpr[5] = initrd_size;
1a6c0886
JM
342 if (kernel_cmdline != NULL) {
343 len = strlen(kernel_cmdline);
344 bdloc -= ((len + 255) & ~255);
e1fe50dc 345 cpu_physical_memory_write(bdloc, kernel_cmdline, len + 1);
1a6c0886
JM
346 env->gpr[6] = bdloc;
347 env->gpr[7] = bdloc + len;
348 } else {
349 env->gpr[6] = 0;
350 env->gpr[7] = 0;
351 }
352 env->nip = KERNEL_LOAD_ADDR;
353 } else {
354 kernel_base = 0;
355 kernel_size = 0;
356 initrd_base = 0;
357 initrd_size = 0;
358 bdloc = 0;
359 }
360#ifdef DEBUG_BOARD_INIT
bf2ed917 361 printf("bdloc " RAM_ADDR_FMT "\n", bdloc);
1a6c0886
JM
362 printf("%s: Done\n", __func__);
363#endif
1a6c0886
JM
364}
365
f80f9ec9 366static QEMUMachine ref405ep_machine = {
4b32e168
AL
367 .name = "ref405ep",
368 .desc = "ref405ep",
369 .init = ref405ep_init,
b8e76b35 370 DEFAULT_MACHINE_OPTIONS,
1a6c0886
JM
371};
372
373/*****************************************************************************/
374/* AMCC Taihu evaluation board */
375/* - PowerPC 405EP processor
376 * - SDRAM 128 MB at 0x00000000
377 * - Boot flash 2 MB at 0xFFE00000
378 * - Application flash 32 MB at 0xFC000000
379 * - 2 serial ports
380 * - 2 ethernet PHY
381 * - 1 USB 1.1 device 0x50000000
382 * - 1 LCD display 0x50100000
383 * - 1 CPLD 0x50100000
384 * - 1 I2C EEPROM
385 * - 1 I2C thermal sensor
386 * - a set of LEDs
387 * - bit-bang SPI port using GPIOs
388 * - 1 EBC interface connector 0 0x50200000
389 * - 1 cardbus controller + expansion slot.
390 * - 1 PCI expansion slot.
391 */
392typedef struct taihu_cpld_t taihu_cpld_t;
393struct taihu_cpld_t {
1a6c0886
JM
394 uint8_t reg0;
395 uint8_t reg1;
396};
397
a8170e5e 398static uint32_t taihu_cpld_readb (void *opaque, hwaddr addr)
1a6c0886
JM
399{
400 taihu_cpld_t *cpld;
401 uint32_t ret;
402
403 cpld = opaque;
1a6c0886
JM
404 switch (addr) {
405 case 0x0:
406 ret = cpld->reg0;
407 break;
408 case 0x1:
409 ret = cpld->reg1;
410 break;
411 default:
412 ret = 0;
413 break;
414 }
415
416 return ret;
417}
418
419static void taihu_cpld_writeb (void *opaque,
a8170e5e 420 hwaddr addr, uint32_t value)
1a6c0886
JM
421{
422 taihu_cpld_t *cpld;
423
424 cpld = opaque;
1a6c0886
JM
425 switch (addr) {
426 case 0x0:
427 /* Read only */
428 break;
429 case 0x1:
430 cpld->reg1 = value;
431 break;
432 default:
433 break;
434 }
435}
436
a8170e5e 437static uint32_t taihu_cpld_readw (void *opaque, hwaddr addr)
1a6c0886
JM
438{
439 uint32_t ret;
440
441 ret = taihu_cpld_readb(opaque, addr) << 8;
442 ret |= taihu_cpld_readb(opaque, addr + 1);
443
444 return ret;
445}
446
447static void taihu_cpld_writew (void *opaque,
a8170e5e 448 hwaddr addr, uint32_t value)
1a6c0886
JM
449{
450 taihu_cpld_writeb(opaque, addr, (value >> 8) & 0xFF);
451 taihu_cpld_writeb(opaque, addr + 1, value & 0xFF);
452}
453
a8170e5e 454static uint32_t taihu_cpld_readl (void *opaque, hwaddr addr)
1a6c0886
JM
455{
456 uint32_t ret;
457
458 ret = taihu_cpld_readb(opaque, addr) << 24;
459 ret |= taihu_cpld_readb(opaque, addr + 1) << 16;
460 ret |= taihu_cpld_readb(opaque, addr + 2) << 8;
461 ret |= taihu_cpld_readb(opaque, addr + 3);
462
463 return ret;
464}
465
466static void taihu_cpld_writel (void *opaque,
a8170e5e 467 hwaddr addr, uint32_t value)
1a6c0886
JM
468{
469 taihu_cpld_writel(opaque, addr, (value >> 24) & 0xFF);
470 taihu_cpld_writel(opaque, addr + 1, (value >> 16) & 0xFF);
471 taihu_cpld_writel(opaque, addr + 2, (value >> 8) & 0xFF);
472 taihu_cpld_writeb(opaque, addr + 3, value & 0xFF);
473}
474
a682fd5c
AK
475static const MemoryRegionOps taihu_cpld_ops = {
476 .old_mmio = {
477 .read = { taihu_cpld_readb, taihu_cpld_readw, taihu_cpld_readl, },
478 .write = { taihu_cpld_writeb, taihu_cpld_writew, taihu_cpld_writel, },
479 },
480 .endianness = DEVICE_NATIVE_ENDIAN,
1a6c0886
JM
481};
482
483static void taihu_cpld_reset (void *opaque)
484{
485 taihu_cpld_t *cpld;
486
487 cpld = opaque;
488 cpld->reg0 = 0x01;
489 cpld->reg1 = 0x80;
490}
491
5f072e1f 492static void taihu_cpld_init(MemoryRegion *sysmem, uint32_t base)
1a6c0886
JM
493{
494 taihu_cpld_t *cpld;
a682fd5c 495 MemoryRegion *cpld_memory = g_new(MemoryRegion, 1);
1a6c0886 496
7267c094 497 cpld = g_malloc0(sizeof(taihu_cpld_t));
2c9b15ca 498 memory_region_init_io(cpld_memory, NULL, &taihu_cpld_ops, cpld, "cpld", 0x100);
a682fd5c 499 memory_region_add_subregion(sysmem, base, cpld_memory);
a08d4367 500 qemu_register_reset(&taihu_cpld_reset, cpld);
1a6c0886
JM
501}
502
5f072e1f 503static void taihu_405ep_init(QEMUMachineInitArgs *args)
1a6c0886 504{
5f072e1f
EH
505 ram_addr_t ram_size = args->ram_size;
506 const char *kernel_filename = args->kernel_filename;
507 const char *initrd_filename = args->initrd_filename;
5cea8590 508 char *filename;
1a6c0886 509 qemu_irq *pic;
a682fd5c 510 MemoryRegion *sysmem = get_system_memory();
cfe5f011 511 MemoryRegion *bios;
b6dcbe08 512 MemoryRegion *ram_memories = g_malloc(2 * sizeof(*ram_memories));
a8170e5e 513 hwaddr ram_bases[2], ram_sizes[2];
093209cd
BS
514 long bios_size;
515 target_ulong kernel_base, initrd_base;
516 long kernel_size, initrd_size;
1a6c0886
JM
517 int linux_boot;
518 int fl_idx, fl_sectors;
751c6a17 519 DriveInfo *dinfo;
3b46e624 520
1a6c0886 521 /* RAM is soldered to the board so the size cannot be changed */
2c9b15ca 522 memory_region_init_ram(&ram_memories[0], NULL,
b6dcbe08 523 "taihu_405ep.ram-0", 0x04000000);
c5705a77 524 vmstate_register_ram_global(&ram_memories[0]);
b6dcbe08 525 ram_bases[0] = 0;
1a6c0886 526 ram_sizes[0] = 0x04000000;
2c9b15ca 527 memory_region_init_ram(&ram_memories[1], NULL,
b6dcbe08 528 "taihu_405ep.ram-1", 0x04000000);
c5705a77 529 vmstate_register_ram_global(&ram_memories[1]);
b6dcbe08 530 ram_bases[1] = 0x04000000;
1a6c0886 531 ram_sizes[1] = 0x04000000;
a0b753df 532 ram_size = 0x08000000;
1a6c0886
JM
533#ifdef DEBUG_BOARD_INIT
534 printf("%s: register cpu\n", __func__);
535#endif
a682fd5c 536 ppc405ep_init(sysmem, ram_memories, ram_bases, ram_sizes,
52ce55a1 537 33333333, &pic, kernel_filename == NULL ? 0 : 1);
1a6c0886
JM
538 /* allocate and load BIOS */
539#ifdef DEBUG_BOARD_INIT
540 printf("%s: register BIOS\n", __func__);
541#endif
542 fl_idx = 0;
543#if defined(USE_FLASH_BIOS)
751c6a17
GH
544 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
545 if (dinfo) {
546 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
547 /* XXX: should check that size is 2MB */
548 // bios_size = 2 * 1024 * 1024;
549 fl_sectors = (bios_size + 65535) >> 16;
550#ifdef DEBUG_BOARD_INIT
093209cd 551 printf("Register parallel flash %d size %lx"
cfe5f011
AK
552 " at addr %lx '%s' %d\n",
553 fl_idx, bios_size, -bios_size,
751c6a17 554 bdrv_get_device_name(dinfo->bdrv), fl_sectors);
1a6c0886 555#endif
cfe5f011
AK
556 pflash_cfi02_register((uint32_t)(-bios_size),
557 NULL, "taihu_405ep.bios", bios_size,
751c6a17 558 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
559 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
560 1);
1a6c0886
JM
561 fl_idx++;
562 } else
563#endif
564 {
565#ifdef DEBUG_BOARD_INIT
566 printf("Load BIOS from file\n");
567#endif
1192dad8
JM
568 if (bios_name == NULL)
569 bios_name = BIOS_FILENAME;
cfe5f011 570 bios = g_new(MemoryRegion, 1);
2c9b15ca 571 memory_region_init_ram(bios, NULL, "taihu_405ep.bios", BIOS_SIZE);
c5705a77 572 vmstate_register_ram_global(bios);
5cea8590
PB
573 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
574 if (filename) {
cfe5f011 575 bios_size = load_image(filename, memory_region_get_ram_ptr(bios));
7267c094 576 g_free(filename);
ad9990ac
AF
577 if (bios_size < 0 || bios_size > BIOS_SIZE) {
578 error_report("Could not load PowerPC BIOS '%s'", bios_name);
579 exit(1);
580 }
581 bios_size = (bios_size + 0xfff) & ~0xfff;
582 memory_region_add_subregion(sysmem, (uint32_t)(-bios_size), bios);
583 } else if (!qtest_enabled()) {
584 error_report("Could not load PowerPC BIOS '%s'", bios_name);
1a6c0886
JM
585 exit(1);
586 }
cfe5f011 587 memory_region_set_readonly(bios, true);
1a6c0886 588 }
1a6c0886 589 /* Register Linux flash */
751c6a17
GH
590 dinfo = drive_get(IF_PFLASH, 0, fl_idx);
591 if (dinfo) {
592 bios_size = bdrv_getlength(dinfo->bdrv);
1a6c0886
JM
593 /* XXX: should check that size is 32MB */
594 bios_size = 32 * 1024 * 1024;
595 fl_sectors = (bios_size + 65535) >> 16;
596#ifdef DEBUG_BOARD_INIT
093209cd 597 printf("Register parallel flash %d size %lx"
cfe5f011
AK
598 " at addr " TARGET_FMT_lx " '%s'\n",
599 fl_idx, bios_size, (target_ulong)0xfc000000,
751c6a17 600 bdrv_get_device_name(dinfo->bdrv));
1a6c0886 601#endif
cfe5f011 602 pflash_cfi02_register(0xfc000000, NULL, "taihu_405ep.flash", bios_size,
751c6a17 603 dinfo->bdrv, 65536, fl_sectors, 1,
01e0451a
AL
604 4, 0x0001, 0x22DA, 0x0000, 0x0000, 0x555, 0x2AA,
605 1);
1a6c0886
JM
606 fl_idx++;
607 }
608 /* Register CLPD & LCD display */
609#ifdef DEBUG_BOARD_INIT
610 printf("%s: register CPLD\n", __func__);
611#endif
a682fd5c 612 taihu_cpld_init(sysmem, 0x50100000);
1a6c0886
JM
613 /* Load kernel */
614 linux_boot = (kernel_filename != NULL);
615 if (linux_boot) {
616#ifdef DEBUG_BOARD_INIT
617 printf("%s: load kernel\n", __func__);
618#endif
619 kernel_base = KERNEL_LOAD_ADDR;
620 /* now we can load the kernel */
5c130f65
PB
621 kernel_size = load_image_targphys(kernel_filename, kernel_base,
622 ram_size - kernel_base);
1a6c0886 623 if (kernel_size < 0) {
5fafdf24 624 fprintf(stderr, "qemu: could not load kernel '%s'\n",
1a6c0886
JM
625 kernel_filename);
626 exit(1);
627 }
628 /* load initrd */
629 if (initrd_filename) {
630 initrd_base = INITRD_LOAD_ADDR;
5c130f65
PB
631 initrd_size = load_image_targphys(initrd_filename, initrd_base,
632 ram_size - initrd_base);
1a6c0886
JM
633 if (initrd_size < 0) {
634 fprintf(stderr,
5fafdf24 635 "qemu: could not load initial ram disk '%s'\n",
1a6c0886
JM
636 initrd_filename);
637 exit(1);
638 }
639 } else {
640 initrd_base = 0;
641 initrd_size = 0;
642 }
1a6c0886
JM
643 } else {
644 kernel_base = 0;
645 kernel_size = 0;
646 initrd_base = 0;
647 initrd_size = 0;
648 }
649#ifdef DEBUG_BOARD_INIT
650 printf("%s: Done\n", __func__);
651#endif
652}
653
f80f9ec9 654static QEMUMachine taihu_machine = {
b2ee0ce2
PB
655 .name = "taihu",
656 .desc = "taihu",
657 .init = taihu_405ep_init,
e4ada29e 658 DEFAULT_MACHINE_OPTIONS,
1a6c0886 659};
f80f9ec9
AL
660
661static void ppc405_machine_init(void)
662{
663 qemu_register_machine(&ref405ep_machine);
664 qemu_register_machine(&taihu_machine);
665}
666
667machine_init(ppc405_machine_init);
This page took 0.805765 seconds and 4 git commands to generate.