]>
Commit | Line | Data |
---|---|---|
267002cd | 1 | /* |
3cbee15b | 2 | * QEMU PowerMac CUDA device support |
5fafdf24 | 3 | * |
3cbee15b JM |
4 | * Copyright (c) 2004-2007 Fabrice Bellard |
5 | * Copyright (c) 2007 Jocelyn Mayer | |
5fafdf24 | 6 | * |
267002cd FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
83c9f4ca PB |
25 | #include "hw/hw.h" |
26 | #include "hw/ppc/mac.h" | |
0d09e41a | 27 | #include "hw/input/adb.h" |
1de7afc9 | 28 | #include "qemu/timer.h" |
9c17d615 | 29 | #include "sysemu/sysemu.h" |
267002cd | 30 | |
61271e5c FB |
31 | /* XXX: implement all timer modes */ |
32 | ||
ea026b2f | 33 | /* debug CUDA */ |
819e712b | 34 | //#define DEBUG_CUDA |
ea026b2f BS |
35 | |
36 | /* debug CUDA packets */ | |
819e712b FB |
37 | //#define DEBUG_CUDA_PACKET |
38 | ||
ea026b2f | 39 | #ifdef DEBUG_CUDA |
001faf32 BS |
40 | #define CUDA_DPRINTF(fmt, ...) \ |
41 | do { printf("CUDA: " fmt , ## __VA_ARGS__); } while (0) | |
ea026b2f | 42 | #else |
001faf32 | 43 | #define CUDA_DPRINTF(fmt, ...) |
ea026b2f BS |
44 | #endif |
45 | ||
267002cd FB |
46 | /* Bits in B data register: all active low */ |
47 | #define TREQ 0x08 /* Transfer request (input) */ | |
48 | #define TACK 0x10 /* Transfer acknowledge (output) */ | |
49 | #define TIP 0x20 /* Transfer in progress (output) */ | |
50 | ||
51 | /* Bits in ACR */ | |
52 | #define SR_CTRL 0x1c /* Shift register control bits */ | |
53 | #define SR_EXT 0x0c /* Shift on external clock */ | |
54 | #define SR_OUT 0x10 /* Shift out if 1 */ | |
55 | ||
56 | /* Bits in IFR and IER */ | |
57 | #define IER_SET 0x80 /* set bits in IER */ | |
58 | #define IER_CLR 0 /* clear bits in IER */ | |
59 | #define SR_INT 0x04 /* Shift register full/empty */ | |
60 | #define T1_INT 0x40 /* Timer 1 interrupt */ | |
61271e5c | 61 | #define T2_INT 0x20 /* Timer 2 interrupt */ |
267002cd FB |
62 | |
63 | /* Bits in ACR */ | |
64 | #define T1MODE 0xc0 /* Timer 1 mode */ | |
65 | #define T1MODE_CONT 0x40 /* continuous interrupts */ | |
66 | ||
67 | /* commands (1st byte) */ | |
68 | #define ADB_PACKET 0 | |
69 | #define CUDA_PACKET 1 | |
70 | #define ERROR_PACKET 2 | |
71 | #define TIMER_PACKET 3 | |
72 | #define POWER_PACKET 4 | |
73 | #define MACIIC_PACKET 5 | |
74 | #define PMU_PACKET 6 | |
75 | ||
76 | ||
77 | /* CUDA commands (2nd byte) */ | |
78 | #define CUDA_WARM_START 0x0 | |
79 | #define CUDA_AUTOPOLL 0x1 | |
80 | #define CUDA_GET_6805_ADDR 0x2 | |
81 | #define CUDA_GET_TIME 0x3 | |
82 | #define CUDA_GET_PRAM 0x7 | |
83 | #define CUDA_SET_6805_ADDR 0x8 | |
84 | #define CUDA_SET_TIME 0x9 | |
85 | #define CUDA_POWERDOWN 0xa | |
86 | #define CUDA_POWERUP_TIME 0xb | |
87 | #define CUDA_SET_PRAM 0xc | |
88 | #define CUDA_MS_RESET 0xd | |
89 | #define CUDA_SEND_DFAC 0xe | |
90 | #define CUDA_BATTERY_SWAP_SENSE 0x10 | |
91 | #define CUDA_RESET_SYSTEM 0x11 | |
92 | #define CUDA_SET_IPL 0x12 | |
93 | #define CUDA_FILE_SERVER_FLAG 0x13 | |
94 | #define CUDA_SET_AUTO_RATE 0x14 | |
95 | #define CUDA_GET_AUTO_RATE 0x16 | |
96 | #define CUDA_SET_DEVICE_LIST 0x19 | |
97 | #define CUDA_GET_DEVICE_LIST 0x1a | |
98 | #define CUDA_SET_ONE_SECOND_MODE 0x1b | |
99 | #define CUDA_SET_POWER_MESSAGES 0x21 | |
100 | #define CUDA_GET_SET_IIC 0x22 | |
101 | #define CUDA_WAKEUP 0x23 | |
102 | #define CUDA_TIMER_TICKLE 0x24 | |
103 | #define CUDA_COMBINED_FORMAT_IIC 0x25 | |
104 | ||
105 | #define CUDA_TIMER_FREQ (4700000 / 6) | |
e2733d20 | 106 | #define CUDA_ADB_POLL_FREQ 50 |
267002cd | 107 | |
d7ce296f FB |
108 | /* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */ |
109 | #define RTC_OFFSET 2082844800 | |
110 | ||
267002cd | 111 | static void cuda_update(CUDAState *s); |
5fafdf24 | 112 | static void cuda_receive_packet_from_host(CUDAState *s, |
267002cd | 113 | const uint8_t *data, int len); |
5fafdf24 | 114 | static void cuda_timer_update(CUDAState *s, CUDATimer *ti, |
819e712b | 115 | int64_t current_time); |
267002cd FB |
116 | |
117 | static void cuda_update_irq(CUDAState *s) | |
118 | { | |
819e712b | 119 | if (s->ifr & s->ier & (SR_INT | T1_INT)) { |
d537cf6c | 120 | qemu_irq_raise(s->irq); |
267002cd | 121 | } else { |
d537cf6c | 122 | qemu_irq_lower(s->irq); |
267002cd FB |
123 | } |
124 | } | |
125 | ||
b981289c AG |
126 | static uint64_t get_tb(uint64_t freq) |
127 | { | |
128 | return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), | |
129 | freq, get_ticks_per_sec()); | |
130 | } | |
131 | ||
267002cd FB |
132 | static unsigned int get_counter(CUDATimer *s) |
133 | { | |
134 | int64_t d; | |
135 | unsigned int counter; | |
b981289c AG |
136 | uint64_t tb_diff; |
137 | ||
138 | /* Reverse of the tb calculation algorithm that Mac OS X uses on bootup. */ | |
139 | tb_diff = get_tb(s->frequency) - s->load_time; | |
140 | d = (tb_diff * 0xBF401675E5DULL) / (s->frequency << 24); | |
267002cd | 141 | |
61271e5c FB |
142 | if (s->index == 0) { |
143 | /* the timer goes down from latch to -1 (period of latch + 2) */ | |
144 | if (d <= (s->counter_value + 1)) { | |
145 | counter = (s->counter_value - d) & 0xffff; | |
146 | } else { | |
147 | counter = (d - (s->counter_value + 1)) % (s->latch + 2); | |
5fafdf24 | 148 | counter = (s->latch - counter) & 0xffff; |
61271e5c | 149 | } |
267002cd | 150 | } else { |
61271e5c | 151 | counter = (s->counter_value - d) & 0xffff; |
267002cd FB |
152 | } |
153 | return counter; | |
154 | } | |
155 | ||
819e712b | 156 | static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val) |
267002cd | 157 | { |
ea026b2f | 158 | CUDA_DPRINTF("T%d.counter=%d\n", 1 + (ti->timer == NULL), val); |
b981289c | 159 | ti->load_time = get_tb(s->frequency); |
819e712b FB |
160 | ti->counter_value = val; |
161 | cuda_timer_update(s, ti, ti->load_time); | |
267002cd FB |
162 | } |
163 | ||
164 | static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time) | |
165 | { | |
61271e5c FB |
166 | int64_t d, next_time; |
167 | unsigned int counter; | |
168 | ||
267002cd | 169 | /* current counter value */ |
5fafdf24 | 170 | d = muldiv64(current_time - s->load_time, |
6ee093c9 | 171 | CUDA_TIMER_FREQ, get_ticks_per_sec()); |
61271e5c FB |
172 | /* the timer goes down from latch to -1 (period of latch + 2) */ |
173 | if (d <= (s->counter_value + 1)) { | |
174 | counter = (s->counter_value - d) & 0xffff; | |
175 | } else { | |
176 | counter = (d - (s->counter_value + 1)) % (s->latch + 2); | |
5fafdf24 | 177 | counter = (s->latch - counter) & 0xffff; |
61271e5c | 178 | } |
3b46e624 | 179 | |
61271e5c FB |
180 | /* Note: we consider the irq is raised on 0 */ |
181 | if (counter == 0xffff) { | |
182 | next_time = d + s->latch + 1; | |
183 | } else if (counter == 0) { | |
184 | next_time = d + s->latch + 2; | |
185 | } else { | |
186 | next_time = d + counter; | |
267002cd | 187 | } |
ea026b2f BS |
188 | CUDA_DPRINTF("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n", |
189 | s->latch, d, next_time - d); | |
6ee093c9 | 190 | next_time = muldiv64(next_time, get_ticks_per_sec(), CUDA_TIMER_FREQ) + |
267002cd FB |
191 | s->load_time; |
192 | if (next_time <= current_time) | |
193 | next_time = current_time + 1; | |
194 | return next_time; | |
195 | } | |
196 | ||
5fafdf24 | 197 | static void cuda_timer_update(CUDAState *s, CUDATimer *ti, |
819e712b FB |
198 | int64_t current_time) |
199 | { | |
200 | if (!ti->timer) | |
201 | return; | |
202 | if ((s->acr & T1MODE) != T1MODE_CONT) { | |
bc72ad67 | 203 | timer_del(ti->timer); |
819e712b FB |
204 | } else { |
205 | ti->next_irq_time = get_next_irq_time(ti, current_time); | |
bc72ad67 | 206 | timer_mod(ti->timer, ti->next_irq_time); |
819e712b FB |
207 | } |
208 | } | |
209 | ||
267002cd FB |
210 | static void cuda_timer1(void *opaque) |
211 | { | |
212 | CUDAState *s = opaque; | |
213 | CUDATimer *ti = &s->timers[0]; | |
214 | ||
819e712b | 215 | cuda_timer_update(s, ti, ti->next_irq_time); |
267002cd FB |
216 | s->ifr |= T1_INT; |
217 | cuda_update_irq(s); | |
218 | } | |
219 | ||
a8170e5e | 220 | static uint32_t cuda_readb(void *opaque, hwaddr addr) |
267002cd FB |
221 | { |
222 | CUDAState *s = opaque; | |
223 | uint32_t val; | |
224 | ||
225 | addr = (addr >> 9) & 0xf; | |
226 | switch(addr) { | |
227 | case 0: | |
228 | val = s->b; | |
229 | break; | |
230 | case 1: | |
231 | val = s->a; | |
232 | break; | |
233 | case 2: | |
234 | val = s->dirb; | |
235 | break; | |
236 | case 3: | |
237 | val = s->dira; | |
238 | break; | |
239 | case 4: | |
240 | val = get_counter(&s->timers[0]) & 0xff; | |
241 | s->ifr &= ~T1_INT; | |
242 | cuda_update_irq(s); | |
243 | break; | |
244 | case 5: | |
245 | val = get_counter(&s->timers[0]) >> 8; | |
267002cd FB |
246 | cuda_update_irq(s); |
247 | break; | |
248 | case 6: | |
249 | val = s->timers[0].latch & 0xff; | |
250 | break; | |
251 | case 7: | |
61271e5c | 252 | /* XXX: check this */ |
267002cd FB |
253 | val = (s->timers[0].latch >> 8) & 0xff; |
254 | break; | |
255 | case 8: | |
256 | val = get_counter(&s->timers[1]) & 0xff; | |
61271e5c | 257 | s->ifr &= ~T2_INT; |
267002cd FB |
258 | break; |
259 | case 9: | |
260 | val = get_counter(&s->timers[1]) >> 8; | |
261 | break; | |
262 | case 10: | |
819e712b FB |
263 | val = s->sr; |
264 | s->ifr &= ~SR_INT; | |
265 | cuda_update_irq(s); | |
267002cd FB |
266 | break; |
267 | case 11: | |
268 | val = s->acr; | |
269 | break; | |
270 | case 12: | |
271 | val = s->pcr; | |
272 | break; | |
273 | case 13: | |
274 | val = s->ifr; | |
5fafdf24 | 275 | if (s->ifr & s->ier) |
b7c7b181 | 276 | val |= 0x80; |
267002cd FB |
277 | break; |
278 | case 14: | |
b7c7b181 | 279 | val = s->ier | 0x80; |
267002cd FB |
280 | break; |
281 | default: | |
282 | case 15: | |
283 | val = s->anh; | |
284 | break; | |
285 | } | |
3c83eb4f | 286 | if (addr != 13 || val != 0) { |
ea026b2f | 287 | CUDA_DPRINTF("read: reg=0x%x val=%02x\n", (int)addr, val); |
3c83eb4f BS |
288 | } |
289 | ||
267002cd FB |
290 | return val; |
291 | } | |
292 | ||
a8170e5e | 293 | static void cuda_writeb(void *opaque, hwaddr addr, uint32_t val) |
267002cd FB |
294 | { |
295 | CUDAState *s = opaque; | |
3b46e624 | 296 | |
267002cd | 297 | addr = (addr >> 9) & 0xf; |
ea026b2f | 298 | CUDA_DPRINTF("write: reg=0x%x val=%02x\n", (int)addr, val); |
267002cd FB |
299 | |
300 | switch(addr) { | |
301 | case 0: | |
302 | s->b = val; | |
303 | cuda_update(s); | |
304 | break; | |
305 | case 1: | |
306 | s->a = val; | |
307 | break; | |
308 | case 2: | |
309 | s->dirb = val; | |
310 | break; | |
311 | case 3: | |
312 | s->dira = val; | |
313 | break; | |
314 | case 4: | |
61271e5c | 315 | s->timers[0].latch = (s->timers[0].latch & 0xff00) | val; |
bc72ad67 | 316 | cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
267002cd FB |
317 | break; |
318 | case 5: | |
61271e5c FB |
319 | s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8); |
320 | s->ifr &= ~T1_INT; | |
321 | set_counter(s, &s->timers[0], s->timers[0].latch); | |
267002cd FB |
322 | break; |
323 | case 6: | |
324 | s->timers[0].latch = (s->timers[0].latch & 0xff00) | val; | |
bc72ad67 | 325 | cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
267002cd FB |
326 | break; |
327 | case 7: | |
328 | s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8); | |
61271e5c | 329 | s->ifr &= ~T1_INT; |
bc72ad67 | 330 | cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
267002cd FB |
331 | break; |
332 | case 8: | |
61271e5c | 333 | s->timers[1].latch = val; |
819e712b | 334 | set_counter(s, &s->timers[1], val); |
267002cd FB |
335 | break; |
336 | case 9: | |
61271e5c | 337 | set_counter(s, &s->timers[1], (val << 8) | s->timers[1].latch); |
267002cd FB |
338 | break; |
339 | case 10: | |
340 | s->sr = val; | |
341 | break; | |
342 | case 11: | |
343 | s->acr = val; | |
bc72ad67 | 344 | cuda_timer_update(s, &s->timers[0], qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
267002cd FB |
345 | cuda_update(s); |
346 | break; | |
347 | case 12: | |
348 | s->pcr = val; | |
349 | break; | |
350 | case 13: | |
351 | /* reset bits */ | |
352 | s->ifr &= ~val; | |
353 | cuda_update_irq(s); | |
354 | break; | |
355 | case 14: | |
356 | if (val & IER_SET) { | |
357 | /* set bits */ | |
358 | s->ier |= val & 0x7f; | |
359 | } else { | |
360 | /* reset bits */ | |
361 | s->ier &= ~val; | |
362 | } | |
363 | cuda_update_irq(s); | |
364 | break; | |
365 | default: | |
366 | case 15: | |
367 | s->anh = val; | |
368 | break; | |
369 | } | |
370 | } | |
371 | ||
372 | /* NOTE: TIP and TREQ are negated */ | |
373 | static void cuda_update(CUDAState *s) | |
374 | { | |
819e712b FB |
375 | int packet_received, len; |
376 | ||
377 | packet_received = 0; | |
378 | if (!(s->b & TIP)) { | |
379 | /* transfer requested from host */ | |
267002cd | 380 | |
819e712b FB |
381 | if (s->acr & SR_OUT) { |
382 | /* data output */ | |
383 | if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { | |
384 | if (s->data_out_index < sizeof(s->data_out)) { | |
ea026b2f | 385 | CUDA_DPRINTF("send: %02x\n", s->sr); |
819e712b FB |
386 | s->data_out[s->data_out_index++] = s->sr; |
387 | s->ifr |= SR_INT; | |
388 | cuda_update_irq(s); | |
389 | } | |
390 | } | |
391 | } else { | |
392 | if (s->data_in_index < s->data_in_size) { | |
393 | /* data input */ | |
394 | if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) { | |
395 | s->sr = s->data_in[s->data_in_index++]; | |
ea026b2f | 396 | CUDA_DPRINTF("recv: %02x\n", s->sr); |
819e712b FB |
397 | /* indicate end of transfer */ |
398 | if (s->data_in_index >= s->data_in_size) { | |
399 | s->b = (s->b | TREQ); | |
400 | } | |
401 | s->ifr |= SR_INT; | |
402 | cuda_update_irq(s); | |
403 | } | |
267002cd | 404 | } |
819e712b FB |
405 | } |
406 | } else { | |
407 | /* no transfer requested: handle sync case */ | |
408 | if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) { | |
409 | /* update TREQ state each time TACK change state */ | |
410 | if (s->b & TACK) | |
411 | s->b = (s->b | TREQ); | |
412 | else | |
413 | s->b = (s->b & ~TREQ); | |
267002cd FB |
414 | s->ifr |= SR_INT; |
415 | cuda_update_irq(s); | |
819e712b FB |
416 | } else { |
417 | if (!(s->last_b & TIP)) { | |
e91c8a77 | 418 | /* handle end of host to cuda transfer */ |
819e712b | 419 | packet_received = (s->data_out_index > 0); |
e91c8a77 | 420 | /* always an IRQ at the end of transfer */ |
819e712b FB |
421 | s->ifr |= SR_INT; |
422 | cuda_update_irq(s); | |
423 | } | |
424 | /* signal if there is data to read */ | |
425 | if (s->data_in_index < s->data_in_size) { | |
426 | s->b = (s->b & ~TREQ); | |
427 | } | |
267002cd FB |
428 | } |
429 | } | |
430 | ||
267002cd FB |
431 | s->last_acr = s->acr; |
432 | s->last_b = s->b; | |
819e712b FB |
433 | |
434 | /* NOTE: cuda_receive_packet_from_host() can call cuda_update() | |
435 | recursively */ | |
436 | if (packet_received) { | |
437 | len = s->data_out_index; | |
438 | s->data_out_index = 0; | |
439 | cuda_receive_packet_from_host(s, s->data_out, len); | |
440 | } | |
267002cd FB |
441 | } |
442 | ||
5fafdf24 | 443 | static void cuda_send_packet_to_host(CUDAState *s, |
267002cd FB |
444 | const uint8_t *data, int len) |
445 | { | |
819e712b FB |
446 | #ifdef DEBUG_CUDA_PACKET |
447 | { | |
448 | int i; | |
449 | printf("cuda_send_packet_to_host:\n"); | |
450 | for(i = 0; i < len; i++) | |
451 | printf(" %02x", data[i]); | |
452 | printf("\n"); | |
453 | } | |
454 | #endif | |
267002cd FB |
455 | memcpy(s->data_in, data, len); |
456 | s->data_in_size = len; | |
457 | s->data_in_index = 0; | |
458 | cuda_update(s); | |
459 | s->ifr |= SR_INT; | |
460 | cuda_update_irq(s); | |
461 | } | |
462 | ||
7db4eea6 | 463 | static void cuda_adb_poll(void *opaque) |
e2733d20 FB |
464 | { |
465 | CUDAState *s = opaque; | |
466 | uint8_t obuf[ADB_MAX_OUT_LEN + 2]; | |
467 | int olen; | |
468 | ||
293c867d | 469 | olen = adb_poll(&s->adb_bus, obuf + 2); |
e2733d20 FB |
470 | if (olen > 0) { |
471 | obuf[0] = ADB_PACKET; | |
472 | obuf[1] = 0x40; /* polled data */ | |
473 | cuda_send_packet_to_host(s, obuf, olen + 2); | |
474 | } | |
bc72ad67 AB |
475 | timer_mod(s->adb_poll_timer, |
476 | qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + | |
6ee093c9 | 477 | (get_ticks_per_sec() / CUDA_ADB_POLL_FREQ)); |
e2733d20 FB |
478 | } |
479 | ||
5fafdf24 | 480 | static void cuda_receive_packet(CUDAState *s, |
267002cd FB |
481 | const uint8_t *data, int len) |
482 | { | |
4202e63c | 483 | uint8_t obuf[16] = { CUDA_PACKET, 0, data[0] }; |
5703c174 AJ |
484 | int autopoll; |
485 | uint32_t ti; | |
267002cd FB |
486 | |
487 | switch(data[0]) { | |
488 | case CUDA_AUTOPOLL: | |
e2733d20 FB |
489 | autopoll = (data[1] != 0); |
490 | if (autopoll != s->autopoll) { | |
491 | s->autopoll = autopoll; | |
492 | if (autopoll) { | |
bc72ad67 AB |
493 | timer_mod(s->adb_poll_timer, |
494 | qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + | |
6ee093c9 | 495 | (get_ticks_per_sec() / CUDA_ADB_POLL_FREQ)); |
e2733d20 | 496 | } else { |
bc72ad67 | 497 | timer_del(s->adb_poll_timer); |
e2733d20 FB |
498 | } |
499 | } | |
4202e63c | 500 | cuda_send_packet_to_host(s, obuf, 3); |
267002cd | 501 | break; |
dccfafc4 | 502 | case CUDA_SET_TIME: |
5703c174 | 503 | ti = (((uint32_t)data[1]) << 24) + (((uint32_t)data[2]) << 16) + (((uint32_t)data[3]) << 8) + data[4]; |
bc72ad67 | 504 | s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec()); |
5703c174 AJ |
505 | cuda_send_packet_to_host(s, obuf, 3); |
506 | break; | |
507 | case CUDA_GET_TIME: | |
bc72ad67 | 508 | ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / get_ticks_per_sec()); |
267002cd FB |
509 | obuf[3] = ti >> 24; |
510 | obuf[4] = ti >> 16; | |
511 | obuf[5] = ti >> 8; | |
512 | obuf[6] = ti; | |
513 | cuda_send_packet_to_host(s, obuf, 7); | |
514 | break; | |
267002cd FB |
515 | case CUDA_FILE_SERVER_FLAG: |
516 | case CUDA_SET_DEVICE_LIST: | |
517 | case CUDA_SET_AUTO_RATE: | |
518 | case CUDA_SET_POWER_MESSAGES: | |
4202e63c | 519 | cuda_send_packet_to_host(s, obuf, 3); |
267002cd | 520 | break; |
d7ce296f | 521 | case CUDA_POWERDOWN: |
4202e63c | 522 | cuda_send_packet_to_host(s, obuf, 3); |
c76ee25d AJ |
523 | qemu_system_shutdown_request(); |
524 | break; | |
0686970f | 525 | case CUDA_RESET_SYSTEM: |
4202e63c | 526 | cuda_send_packet_to_host(s, obuf, 3); |
0686970f JM |
527 | qemu_system_reset_request(); |
528 | break; | |
267002cd FB |
529 | default: |
530 | break; | |
531 | } | |
532 | } | |
533 | ||
5fafdf24 | 534 | static void cuda_receive_packet_from_host(CUDAState *s, |
267002cd FB |
535 | const uint8_t *data, int len) |
536 | { | |
819e712b FB |
537 | #ifdef DEBUG_CUDA_PACKET |
538 | { | |
539 | int i; | |
cadae95f | 540 | printf("cuda_receive_packet_from_host:\n"); |
819e712b FB |
541 | for(i = 0; i < len; i++) |
542 | printf(" %02x", data[i]); | |
543 | printf("\n"); | |
544 | } | |
545 | #endif | |
267002cd FB |
546 | switch(data[0]) { |
547 | case ADB_PACKET: | |
e2733d20 | 548 | { |
6729aa40 | 549 | uint8_t obuf[ADB_MAX_OUT_LEN + 3]; |
e2733d20 | 550 | int olen; |
293c867d | 551 | olen = adb_request(&s->adb_bus, obuf + 2, data + 1, len - 1); |
38f0b147 | 552 | if (olen > 0) { |
e2733d20 FB |
553 | obuf[0] = ADB_PACKET; |
554 | obuf[1] = 0x00; | |
6729aa40 | 555 | cuda_send_packet_to_host(s, obuf, olen + 2); |
e2733d20 | 556 | } else { |
38f0b147 | 557 | /* error */ |
e2733d20 | 558 | obuf[0] = ADB_PACKET; |
38f0b147 | 559 | obuf[1] = -olen; |
6729aa40 | 560 | obuf[2] = data[1]; |
38f0b147 | 561 | olen = 0; |
6729aa40 | 562 | cuda_send_packet_to_host(s, obuf, olen + 3); |
e2733d20 | 563 | } |
e2733d20 | 564 | } |
267002cd FB |
565 | break; |
566 | case CUDA_PACKET: | |
567 | cuda_receive_packet(s, data + 1, len - 1); | |
568 | break; | |
569 | } | |
570 | } | |
571 | ||
a8170e5e | 572 | static void cuda_writew (void *opaque, hwaddr addr, uint32_t value) |
267002cd FB |
573 | { |
574 | } | |
575 | ||
a8170e5e | 576 | static void cuda_writel (void *opaque, hwaddr addr, uint32_t value) |
267002cd FB |
577 | { |
578 | } | |
579 | ||
a8170e5e | 580 | static uint32_t cuda_readw (void *opaque, hwaddr addr) |
267002cd FB |
581 | { |
582 | return 0; | |
583 | } | |
584 | ||
a8170e5e | 585 | static uint32_t cuda_readl (void *opaque, hwaddr addr) |
267002cd FB |
586 | { |
587 | return 0; | |
588 | } | |
589 | ||
a348f108 | 590 | static const MemoryRegionOps cuda_ops = { |
ea0a7eb4 AG |
591 | .old_mmio = { |
592 | .write = { | |
593 | cuda_writeb, | |
594 | cuda_writew, | |
595 | cuda_writel, | |
596 | }, | |
597 | .read = { | |
598 | cuda_readb, | |
599 | cuda_readw, | |
600 | cuda_readl, | |
601 | }, | |
602 | }, | |
603 | .endianness = DEVICE_NATIVE_ENDIAN, | |
267002cd FB |
604 | }; |
605 | ||
c0a93a9e | 606 | static bool cuda_timer_exist(void *opaque, int version_id) |
9b64997f | 607 | { |
c0a93a9e | 608 | CUDATimer *s = opaque; |
9b64997f | 609 | |
c0a93a9e | 610 | return s->timer != NULL; |
9b64997f BS |
611 | } |
612 | ||
c0a93a9e JQ |
613 | static const VMStateDescription vmstate_cuda_timer = { |
614 | .name = "cuda_timer", | |
615 | .version_id = 0, | |
616 | .minimum_version_id = 0, | |
35d08458 | 617 | .fields = (VMStateField[]) { |
c0a93a9e JQ |
618 | VMSTATE_UINT16(latch, CUDATimer), |
619 | VMSTATE_UINT16(counter_value, CUDATimer), | |
620 | VMSTATE_INT64(load_time, CUDATimer), | |
621 | VMSTATE_INT64(next_irq_time, CUDATimer), | |
e720677e | 622 | VMSTATE_TIMER_PTR_TEST(timer, CUDATimer, cuda_timer_exist), |
c0a93a9e JQ |
623 | VMSTATE_END_OF_LIST() |
624 | } | |
625 | }; | |
9b64997f | 626 | |
c0a93a9e JQ |
627 | static const VMStateDescription vmstate_cuda = { |
628 | .name = "cuda", | |
6cb577dd MCA |
629 | .version_id = 2, |
630 | .minimum_version_id = 2, | |
35d08458 | 631 | .fields = (VMStateField[]) { |
c0a93a9e JQ |
632 | VMSTATE_UINT8(a, CUDAState), |
633 | VMSTATE_UINT8(b, CUDAState), | |
634 | VMSTATE_UINT8(dira, CUDAState), | |
635 | VMSTATE_UINT8(dirb, CUDAState), | |
636 | VMSTATE_UINT8(sr, CUDAState), | |
637 | VMSTATE_UINT8(acr, CUDAState), | |
638 | VMSTATE_UINT8(pcr, CUDAState), | |
639 | VMSTATE_UINT8(ifr, CUDAState), | |
640 | VMSTATE_UINT8(ier, CUDAState), | |
641 | VMSTATE_UINT8(anh, CUDAState), | |
642 | VMSTATE_INT32(data_in_size, CUDAState), | |
643 | VMSTATE_INT32(data_in_index, CUDAState), | |
644 | VMSTATE_INT32(data_out_index, CUDAState), | |
645 | VMSTATE_UINT8(autopoll, CUDAState), | |
646 | VMSTATE_BUFFER(data_in, CUDAState), | |
647 | VMSTATE_BUFFER(data_out, CUDAState), | |
648 | VMSTATE_UINT32(tick_offset, CUDAState), | |
649 | VMSTATE_STRUCT_ARRAY(timers, CUDAState, 2, 1, | |
650 | vmstate_cuda_timer, CUDATimer), | |
6cb577dd | 651 | VMSTATE_TIMER_PTR(adb_poll_timer, CUDAState), |
c0a93a9e JQ |
652 | VMSTATE_END_OF_LIST() |
653 | } | |
654 | }; | |
9b64997f | 655 | |
45fa67fb | 656 | static void cuda_reset(DeviceState *dev) |
6e6b7363 | 657 | { |
45fa67fb | 658 | CUDAState *s = CUDA(dev); |
6e6b7363 BS |
659 | |
660 | s->b = 0; | |
661 | s->a = 0; | |
662 | s->dirb = 0; | |
663 | s->dira = 0; | |
664 | s->sr = 0; | |
665 | s->acr = 0; | |
666 | s->pcr = 0; | |
667 | s->ifr = 0; | |
668 | s->ier = 0; | |
669 | // s->ier = T1_INT | SR_INT; | |
670 | s->anh = 0; | |
671 | s->data_in_size = 0; | |
672 | s->data_in_index = 0; | |
673 | s->data_out_index = 0; | |
674 | s->autopoll = 0; | |
675 | ||
676 | s->timers[0].latch = 0xffff; | |
677 | set_counter(s, &s->timers[0], 0xffff); | |
678 | ||
679 | s->timers[1].latch = 0; | |
680 | set_counter(s, &s->timers[1], 0xffff); | |
681 | } | |
682 | ||
45fa67fb | 683 | static void cuda_realizefn(DeviceState *dev, Error **errp) |
267002cd | 684 | { |
45fa67fb | 685 | CUDAState *s = CUDA(dev); |
5703c174 | 686 | struct tm tm; |
819e712b | 687 | |
bc72ad67 | 688 | s->timers[0].timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_timer1, s); |
b981289c AG |
689 | s->timers[0].frequency = s->frequency; |
690 | s->timers[1].frequency = s->frequency; | |
61271e5c | 691 | |
9c554c1c AJ |
692 | qemu_get_timedate(&tm, 0); |
693 | s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET; | |
5703c174 | 694 | |
bc72ad67 | 695 | s->adb_poll_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cuda_adb_poll, s); |
45fa67fb AF |
696 | } |
697 | ||
698 | static void cuda_initfn(Object *obj) | |
699 | { | |
700 | SysBusDevice *d = SYS_BUS_DEVICE(obj); | |
701 | CUDAState *s = CUDA(obj); | |
702 | int i; | |
703 | ||
81e0ab48 | 704 | memory_region_init_io(&s->mem, obj, &cuda_ops, s, "cuda", 0x2000); |
45fa67fb AF |
705 | sysbus_init_mmio(d, &s->mem); |
706 | sysbus_init_irq(d, &s->irq); | |
707 | ||
708 | for (i = 0; i < ARRAY_SIZE(s->timers); i++) { | |
709 | s->timers[i].index = i; | |
710 | } | |
84ede329 | 711 | |
fb17dfe0 AF |
712 | qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, |
713 | DEVICE(obj), "adb.0"); | |
45fa67fb AF |
714 | } |
715 | ||
b981289c AG |
716 | static Property cuda_properties[] = { |
717 | DEFINE_PROP_UINT64("frequency", CUDAState, frequency, 0), | |
718 | DEFINE_PROP_END_OF_LIST() | |
719 | }; | |
720 | ||
45fa67fb AF |
721 | static void cuda_class_init(ObjectClass *oc, void *data) |
722 | { | |
723 | DeviceClass *dc = DEVICE_CLASS(oc); | |
ea0a7eb4 | 724 | |
45fa67fb AF |
725 | dc->realize = cuda_realizefn; |
726 | dc->reset = cuda_reset; | |
727 | dc->vmsd = &vmstate_cuda; | |
b981289c | 728 | dc->props = cuda_properties; |
599d7326 | 729 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
267002cd | 730 | } |
45fa67fb AF |
731 | |
732 | static const TypeInfo cuda_type_info = { | |
733 | .name = TYPE_CUDA, | |
734 | .parent = TYPE_SYS_BUS_DEVICE, | |
735 | .instance_size = sizeof(CUDAState), | |
736 | .instance_init = cuda_initfn, | |
737 | .class_init = cuda_class_init, | |
738 | }; | |
739 | ||
740 | static void cuda_register_types(void) | |
741 | { | |
742 | type_register_static(&cuda_type_info); | |
743 | } | |
744 | ||
745 | type_init(cuda_register_types) |