]>
Commit | Line | Data |
---|---|---|
e5ad936b JK |
1 | /* |
2 | * TPR optimization for 32-bit Windows guests (XP and Server 2003) | |
3 | * | |
4 | * Copyright (C) 2007-2008 Qumranet Technologies | |
5 | * Copyright (C) 2012 Jan Kiszka, Siemens AG | |
6 | * | |
7 | * This work is licensed under the terms of the GNU GPL version 2, or | |
8 | * (at your option) any later version. See the COPYING file in the | |
9 | * top-level directory. | |
10 | */ | |
9c17d615 PB |
11 | #include "sysemu/sysemu.h" |
12 | #include "sysemu/cpus.h" | |
13 | #include "sysemu/kvm.h" | |
0d09e41a | 14 | #include "hw/i386/apic_internal.h" |
5f8df3ce | 15 | #include "hw/sysbus.h" |
e5ad936b | 16 | |
e5ad936b JK |
17 | #define VAPIC_IO_PORT 0x7e |
18 | ||
19 | #define VAPIC_CPU_SHIFT 7 | |
20 | ||
21 | #define ROM_BLOCK_SIZE 512 | |
22 | #define ROM_BLOCK_MASK (~(ROM_BLOCK_SIZE - 1)) | |
23 | ||
24 | typedef enum VAPICMode { | |
25 | VAPIC_INACTIVE = 0, | |
26 | VAPIC_ACTIVE = 1, | |
27 | VAPIC_STANDBY = 2, | |
28 | } VAPICMode; | |
29 | ||
30 | typedef struct VAPICHandlers { | |
31 | uint32_t set_tpr; | |
32 | uint32_t set_tpr_eax; | |
33 | uint32_t get_tpr[8]; | |
34 | uint32_t get_tpr_stack; | |
35 | } QEMU_PACKED VAPICHandlers; | |
36 | ||
37 | typedef struct GuestROMState { | |
38 | char signature[8]; | |
39 | uint32_t vaddr; | |
40 | uint32_t fixup_start; | |
41 | uint32_t fixup_end; | |
42 | uint32_t vapic_vaddr; | |
43 | uint32_t vapic_size; | |
44 | uint32_t vcpu_shift; | |
45 | uint32_t real_tpr_addr; | |
46 | VAPICHandlers up; | |
47 | VAPICHandlers mp; | |
48 | } QEMU_PACKED GuestROMState; | |
49 | ||
50 | typedef struct VAPICROMState { | |
51 | SysBusDevice busdev; | |
52 | MemoryRegion io; | |
53 | MemoryRegion rom; | |
54 | uint32_t state; | |
55 | uint32_t rom_state_paddr; | |
56 | uint32_t rom_state_vaddr; | |
57 | uint32_t vapic_paddr; | |
58 | uint32_t real_tpr_addr; | |
59 | GuestROMState rom_state; | |
60 | size_t rom_size; | |
61 | bool rom_mapped_writable; | |
62 | } VAPICROMState; | |
63 | ||
f1fc3e66 IM |
64 | #define TYPE_VAPIC "kvmvapic" |
65 | #define VAPIC(obj) OBJECT_CHECK(VAPICROMState, (obj), TYPE_VAPIC) | |
66 | ||
e5ad936b JK |
67 | #define TPR_INSTR_ABS_MODRM 0x1 |
68 | #define TPR_INSTR_MATCH_MODRM_REG 0x2 | |
69 | ||
70 | typedef struct TPRInstruction { | |
71 | uint8_t opcode; | |
72 | uint8_t modrm_reg; | |
73 | unsigned int flags; | |
74 | TPRAccess access; | |
75 | size_t length; | |
76 | off_t addr_offset; | |
77 | } TPRInstruction; | |
78 | ||
79 | /* must be sorted by length, shortest first */ | |
80 | static const TPRInstruction tpr_instr[] = { | |
81 | { /* mov abs to eax */ | |
82 | .opcode = 0xa1, | |
83 | .access = TPR_ACCESS_READ, | |
84 | .length = 5, | |
85 | .addr_offset = 1, | |
86 | }, | |
87 | { /* mov eax to abs */ | |
88 | .opcode = 0xa3, | |
89 | .access = TPR_ACCESS_WRITE, | |
90 | .length = 5, | |
91 | .addr_offset = 1, | |
92 | }, | |
93 | { /* mov r32 to r/m32 */ | |
94 | .opcode = 0x89, | |
95 | .flags = TPR_INSTR_ABS_MODRM, | |
96 | .access = TPR_ACCESS_WRITE, | |
97 | .length = 6, | |
98 | .addr_offset = 2, | |
99 | }, | |
100 | { /* mov r/m32 to r32 */ | |
101 | .opcode = 0x8b, | |
102 | .flags = TPR_INSTR_ABS_MODRM, | |
103 | .access = TPR_ACCESS_READ, | |
104 | .length = 6, | |
105 | .addr_offset = 2, | |
106 | }, | |
107 | { /* push r/m32 */ | |
108 | .opcode = 0xff, | |
109 | .modrm_reg = 6, | |
110 | .flags = TPR_INSTR_ABS_MODRM | TPR_INSTR_MATCH_MODRM_REG, | |
111 | .access = TPR_ACCESS_READ, | |
112 | .length = 6, | |
113 | .addr_offset = 2, | |
114 | }, | |
115 | { /* mov imm32, r/m32 (c7/0) */ | |
116 | .opcode = 0xc7, | |
117 | .modrm_reg = 0, | |
118 | .flags = TPR_INSTR_ABS_MODRM | TPR_INSTR_MATCH_MODRM_REG, | |
119 | .access = TPR_ACCESS_WRITE, | |
120 | .length = 10, | |
121 | .addr_offset = 2, | |
122 | }, | |
123 | }; | |
124 | ||
125 | static void read_guest_rom_state(VAPICROMState *s) | |
126 | { | |
127 | cpu_physical_memory_rw(s->rom_state_paddr, (void *)&s->rom_state, | |
128 | sizeof(GuestROMState), 0); | |
129 | } | |
130 | ||
131 | static void write_guest_rom_state(VAPICROMState *s) | |
132 | { | |
133 | cpu_physical_memory_rw(s->rom_state_paddr, (void *)&s->rom_state, | |
134 | sizeof(GuestROMState), 1); | |
135 | } | |
136 | ||
137 | static void update_guest_rom_state(VAPICROMState *s) | |
138 | { | |
139 | read_guest_rom_state(s); | |
140 | ||
141 | s->rom_state.real_tpr_addr = cpu_to_le32(s->real_tpr_addr); | |
142 | s->rom_state.vcpu_shift = cpu_to_le32(VAPIC_CPU_SHIFT); | |
143 | ||
144 | write_guest_rom_state(s); | |
145 | } | |
146 | ||
4a8fa5dc | 147 | static int find_real_tpr_addr(VAPICROMState *s, CPUX86State *env) |
e5ad936b | 148 | { |
00b941e5 | 149 | CPUState *cs = CPU(x86_env_get_cpu(env)); |
a8170e5e | 150 | hwaddr paddr; |
e5ad936b JK |
151 | target_ulong addr; |
152 | ||
153 | if (s->state == VAPIC_ACTIVE) { | |
154 | return 0; | |
155 | } | |
156 | /* | |
157 | * If there is no prior TPR access instruction we could analyze (which is | |
158 | * the case after resume from hibernation), we need to scan the possible | |
159 | * virtual address space for the APIC mapping. | |
160 | */ | |
161 | for (addr = 0xfffff000; addr >= 0x80000000; addr -= TARGET_PAGE_SIZE) { | |
00b941e5 | 162 | paddr = cpu_get_phys_page_debug(cs, addr); |
e5ad936b JK |
163 | if (paddr != APIC_DEFAULT_ADDRESS) { |
164 | continue; | |
165 | } | |
166 | s->real_tpr_addr = addr + 0x80; | |
167 | update_guest_rom_state(s); | |
168 | return 0; | |
169 | } | |
170 | return -1; | |
171 | } | |
172 | ||
173 | static uint8_t modrm_reg(uint8_t modrm) | |
174 | { | |
175 | return (modrm >> 3) & 7; | |
176 | } | |
177 | ||
178 | static bool is_abs_modrm(uint8_t modrm) | |
179 | { | |
180 | return (modrm & 0xc7) == 0x05; | |
181 | } | |
182 | ||
183 | static bool opcode_matches(uint8_t *opcode, const TPRInstruction *instr) | |
184 | { | |
185 | return opcode[0] == instr->opcode && | |
186 | (!(instr->flags & TPR_INSTR_ABS_MODRM) || is_abs_modrm(opcode[1])) && | |
187 | (!(instr->flags & TPR_INSTR_MATCH_MODRM_REG) || | |
188 | modrm_reg(opcode[1]) == instr->modrm_reg); | |
189 | } | |
190 | ||
f17ec444 | 191 | static int evaluate_tpr_instruction(VAPICROMState *s, X86CPU *cpu, |
e5ad936b JK |
192 | target_ulong *pip, TPRAccess access) |
193 | { | |
f17ec444 | 194 | CPUState *cs = CPU(cpu); |
e5ad936b JK |
195 | const TPRInstruction *instr; |
196 | target_ulong ip = *pip; | |
197 | uint8_t opcode[2]; | |
198 | uint32_t real_tpr_addr; | |
199 | int i; | |
200 | ||
201 | if ((ip & 0xf0000000ULL) != 0x80000000ULL && | |
202 | (ip & 0xf0000000ULL) != 0xe0000000ULL) { | |
203 | return -1; | |
204 | } | |
205 | ||
206 | /* | |
207 | * Early Windows 2003 SMP initialization contains a | |
208 | * | |
209 | * mov imm32, r/m32 | |
210 | * | |
211 | * instruction that is patched by TPR optimization. The problem is that | |
212 | * RSP, used by the patched instruction, is zero, so the guest gets a | |
213 | * double fault and dies. | |
214 | */ | |
f17ec444 | 215 | if (cpu->env.regs[R_ESP] == 0) { |
e5ad936b JK |
216 | return -1; |
217 | } | |
218 | ||
219 | if (kvm_enabled() && !kvm_irqchip_in_kernel()) { | |
220 | /* | |
221 | * KVM without kernel-based TPR access reporting will pass an IP that | |
222 | * points after the accessing instruction. So we need to look backward | |
223 | * to find the reason. | |
224 | */ | |
225 | for (i = 0; i < ARRAY_SIZE(tpr_instr); i++) { | |
226 | instr = &tpr_instr[i]; | |
227 | if (instr->access != access) { | |
228 | continue; | |
229 | } | |
f17ec444 | 230 | if (cpu_memory_rw_debug(cs, ip - instr->length, opcode, |
e5ad936b JK |
231 | sizeof(opcode), 0) < 0) { |
232 | return -1; | |
233 | } | |
234 | if (opcode_matches(opcode, instr)) { | |
235 | ip -= instr->length; | |
236 | goto instruction_ok; | |
237 | } | |
238 | } | |
239 | return -1; | |
240 | } else { | |
f17ec444 | 241 | if (cpu_memory_rw_debug(cs, ip, opcode, sizeof(opcode), 0) < 0) { |
e5ad936b JK |
242 | return -1; |
243 | } | |
244 | for (i = 0; i < ARRAY_SIZE(tpr_instr); i++) { | |
245 | instr = &tpr_instr[i]; | |
246 | if (opcode_matches(opcode, instr)) { | |
247 | goto instruction_ok; | |
248 | } | |
249 | } | |
250 | return -1; | |
251 | } | |
252 | ||
253 | instruction_ok: | |
254 | /* | |
255 | * Grab the virtual TPR address from the instruction | |
256 | * and update the cached values. | |
257 | */ | |
f17ec444 | 258 | if (cpu_memory_rw_debug(cs, ip + instr->addr_offset, |
e5ad936b JK |
259 | (void *)&real_tpr_addr, |
260 | sizeof(real_tpr_addr), 0) < 0) { | |
261 | return -1; | |
262 | } | |
263 | real_tpr_addr = le32_to_cpu(real_tpr_addr); | |
264 | if ((real_tpr_addr & 0xfff) != 0x80) { | |
265 | return -1; | |
266 | } | |
267 | s->real_tpr_addr = real_tpr_addr; | |
268 | update_guest_rom_state(s); | |
269 | ||
270 | *pip = ip; | |
271 | return 0; | |
272 | } | |
273 | ||
4a8fa5dc | 274 | static int update_rom_mapping(VAPICROMState *s, CPUX86State *env, target_ulong ip) |
e5ad936b | 275 | { |
00b941e5 | 276 | CPUState *cs = CPU(x86_env_get_cpu(env)); |
a8170e5e | 277 | hwaddr paddr; |
e5ad936b JK |
278 | uint32_t rom_state_vaddr; |
279 | uint32_t pos, patch, offset; | |
280 | ||
281 | /* nothing to do if already activated */ | |
282 | if (s->state == VAPIC_ACTIVE) { | |
283 | return 0; | |
284 | } | |
285 | ||
286 | /* bail out if ROM init code was not executed (missing ROM?) */ | |
287 | if (s->state == VAPIC_INACTIVE) { | |
288 | return -1; | |
289 | } | |
290 | ||
291 | /* find out virtual address of the ROM */ | |
292 | rom_state_vaddr = s->rom_state_paddr + (ip & 0xf0000000); | |
00b941e5 | 293 | paddr = cpu_get_phys_page_debug(cs, rom_state_vaddr); |
e5ad936b JK |
294 | if (paddr == -1) { |
295 | return -1; | |
296 | } | |
297 | paddr += rom_state_vaddr & ~TARGET_PAGE_MASK; | |
298 | if (paddr != s->rom_state_paddr) { | |
299 | return -1; | |
300 | } | |
301 | read_guest_rom_state(s); | |
302 | if (memcmp(s->rom_state.signature, "kvm aPiC", 8) != 0) { | |
303 | return -1; | |
304 | } | |
305 | s->rom_state_vaddr = rom_state_vaddr; | |
306 | ||
307 | /* fixup addresses in ROM if needed */ | |
308 | if (rom_state_vaddr == le32_to_cpu(s->rom_state.vaddr)) { | |
309 | return 0; | |
310 | } | |
311 | for (pos = le32_to_cpu(s->rom_state.fixup_start); | |
312 | pos < le32_to_cpu(s->rom_state.fixup_end); | |
313 | pos += 4) { | |
314 | cpu_physical_memory_rw(paddr + pos - s->rom_state.vaddr, | |
315 | (void *)&offset, sizeof(offset), 0); | |
316 | offset = le32_to_cpu(offset); | |
317 | cpu_physical_memory_rw(paddr + offset, (void *)&patch, | |
318 | sizeof(patch), 0); | |
319 | patch = le32_to_cpu(patch); | |
320 | patch += rom_state_vaddr - le32_to_cpu(s->rom_state.vaddr); | |
321 | patch = cpu_to_le32(patch); | |
322 | cpu_physical_memory_rw(paddr + offset, (void *)&patch, | |
323 | sizeof(patch), 1); | |
324 | } | |
325 | read_guest_rom_state(s); | |
326 | s->vapic_paddr = paddr + le32_to_cpu(s->rom_state.vapic_vaddr) - | |
327 | le32_to_cpu(s->rom_state.vaddr); | |
328 | ||
329 | return 0; | |
330 | } | |
331 | ||
332 | /* | |
333 | * Tries to read the unique processor number from the Kernel Processor Control | |
334 | * Region (KPCR) of 32-bit Windows XP and Server 2003. Returns -1 if the KPCR | |
335 | * cannot be accessed or is considered invalid. This also ensures that we are | |
336 | * not patching the wrong guest. | |
337 | */ | |
f17ec444 | 338 | static int get_kpcr_number(X86CPU *cpu) |
e5ad936b | 339 | { |
f17ec444 | 340 | CPUX86State *env = &cpu->env; |
e5ad936b JK |
341 | struct kpcr { |
342 | uint8_t fill1[0x1c]; | |
343 | uint32_t self; | |
344 | uint8_t fill2[0x31]; | |
345 | uint8_t number; | |
346 | } QEMU_PACKED kpcr; | |
347 | ||
f17ec444 | 348 | if (cpu_memory_rw_debug(CPU(cpu), env->segs[R_FS].base, |
e5ad936b JK |
349 | (void *)&kpcr, sizeof(kpcr), 0) < 0 || |
350 | kpcr.self != env->segs[R_FS].base) { | |
351 | return -1; | |
352 | } | |
353 | return kpcr.number; | |
354 | } | |
355 | ||
f17ec444 | 356 | static int vapic_enable(VAPICROMState *s, X86CPU *cpu) |
e5ad936b | 357 | { |
f17ec444 | 358 | int cpu_number = get_kpcr_number(cpu); |
a8170e5e | 359 | hwaddr vapic_paddr; |
e5ad936b JK |
360 | static const uint8_t enabled = 1; |
361 | ||
362 | if (cpu_number < 0) { | |
363 | return -1; | |
364 | } | |
365 | vapic_paddr = s->vapic_paddr + | |
a8170e5e | 366 | (((hwaddr)cpu_number) << VAPIC_CPU_SHIFT); |
e5ad936b JK |
367 | cpu_physical_memory_rw(vapic_paddr + offsetof(VAPICState, enabled), |
368 | (void *)&enabled, sizeof(enabled), 1); | |
02e51483 | 369 | apic_enable_vapic(cpu->apic_state, vapic_paddr); |
e5ad936b JK |
370 | |
371 | s->state = VAPIC_ACTIVE; | |
372 | ||
373 | return 0; | |
374 | } | |
375 | ||
f17ec444 | 376 | static void patch_byte(X86CPU *cpu, target_ulong addr, uint8_t byte) |
e5ad936b | 377 | { |
f17ec444 | 378 | cpu_memory_rw_debug(CPU(cpu), addr, &byte, 1, 1); |
e5ad936b JK |
379 | } |
380 | ||
f17ec444 | 381 | static void patch_call(VAPICROMState *s, X86CPU *cpu, target_ulong ip, |
e5ad936b JK |
382 | uint32_t target) |
383 | { | |
384 | uint32_t offset; | |
385 | ||
386 | offset = cpu_to_le32(target - ip - 5); | |
f17ec444 AF |
387 | patch_byte(cpu, ip, 0xe8); /* call near */ |
388 | cpu_memory_rw_debug(CPU(cpu), ip + 1, (void *)&offset, sizeof(offset), 1); | |
e5ad936b JK |
389 | } |
390 | ||
d77953b9 | 391 | static void patch_instruction(VAPICROMState *s, X86CPU *cpu, target_ulong ip) |
e5ad936b | 392 | { |
d77953b9 AF |
393 | CPUState *cs = CPU(cpu); |
394 | CPUX86State *env = &cpu->env; | |
e5ad936b JK |
395 | VAPICHandlers *handlers; |
396 | uint8_t opcode[2]; | |
397 | uint32_t imm32; | |
5c61afec JK |
398 | target_ulong current_pc = 0; |
399 | target_ulong current_cs_base = 0; | |
400 | int current_flags = 0; | |
e5ad936b JK |
401 | |
402 | if (smp_cpus == 1) { | |
403 | handlers = &s->rom_state.up; | |
404 | } else { | |
405 | handlers = &s->rom_state.mp; | |
406 | } | |
407 | ||
5c61afec | 408 | if (!kvm_enabled()) { |
3f38f309 | 409 | cpu_restore_state(cs, cs->mem_io_pc); |
5c61afec JK |
410 | cpu_get_tb_cpu_state(env, ¤t_pc, ¤t_cs_base, |
411 | ¤t_flags); | |
412 | } | |
413 | ||
e5ad936b JK |
414 | pause_all_vcpus(); |
415 | ||
f17ec444 | 416 | cpu_memory_rw_debug(cs, ip, opcode, sizeof(opcode), 0); |
e5ad936b JK |
417 | |
418 | switch (opcode[0]) { | |
419 | case 0x89: /* mov r32 to r/m32 */ | |
f17ec444 AF |
420 | patch_byte(cpu, ip, 0x50 + modrm_reg(opcode[1])); /* push reg */ |
421 | patch_call(s, cpu, ip + 1, handlers->set_tpr); | |
e5ad936b JK |
422 | break; |
423 | case 0x8b: /* mov r/m32 to r32 */ | |
f17ec444 AF |
424 | patch_byte(cpu, ip, 0x90); |
425 | patch_call(s, cpu, ip + 1, handlers->get_tpr[modrm_reg(opcode[1])]); | |
e5ad936b JK |
426 | break; |
427 | case 0xa1: /* mov abs to eax */ | |
f17ec444 | 428 | patch_call(s, cpu, ip, handlers->get_tpr[0]); |
e5ad936b JK |
429 | break; |
430 | case 0xa3: /* mov eax to abs */ | |
f17ec444 | 431 | patch_call(s, cpu, ip, handlers->set_tpr_eax); |
e5ad936b JK |
432 | break; |
433 | case 0xc7: /* mov imm32, r/m32 (c7/0) */ | |
f17ec444 AF |
434 | patch_byte(cpu, ip, 0x68); /* push imm32 */ |
435 | cpu_memory_rw_debug(cs, ip + 6, (void *)&imm32, sizeof(imm32), 0); | |
436 | cpu_memory_rw_debug(cs, ip + 1, (void *)&imm32, sizeof(imm32), 1); | |
437 | patch_call(s, cpu, ip + 5, handlers->set_tpr); | |
e5ad936b JK |
438 | break; |
439 | case 0xff: /* push r/m32 */ | |
f17ec444 AF |
440 | patch_byte(cpu, ip, 0x50); /* push eax */ |
441 | patch_call(s, cpu, ip + 1, handlers->get_tpr_stack); | |
e5ad936b JK |
442 | break; |
443 | default: | |
444 | abort(); | |
445 | } | |
446 | ||
447 | resume_all_vcpus(); | |
448 | ||
5c61afec | 449 | if (!kvm_enabled()) { |
d77953b9 | 450 | cs->current_tb = NULL; |
5c61afec JK |
451 | tb_gen_code(env, current_pc, current_cs_base, current_flags, 1); |
452 | cpu_resume_from_signal(env, NULL); | |
453 | } | |
e5ad936b JK |
454 | } |
455 | ||
d77953b9 | 456 | void vapic_report_tpr_access(DeviceState *dev, CPUState *cs, target_ulong ip, |
e5ad936b JK |
457 | TPRAccess access) |
458 | { | |
253eacc2 | 459 | VAPICROMState *s = VAPIC(dev); |
d77953b9 AF |
460 | X86CPU *cpu = X86_CPU(cs); |
461 | CPUX86State *env = &cpu->env; | |
e5ad936b | 462 | |
cb446eca | 463 | cpu_synchronize_state(cs); |
e5ad936b | 464 | |
f17ec444 | 465 | if (evaluate_tpr_instruction(s, cpu, &ip, access) < 0) { |
e5ad936b | 466 | if (s->state == VAPIC_ACTIVE) { |
f17ec444 | 467 | vapic_enable(s, cpu); |
e5ad936b JK |
468 | } |
469 | return; | |
470 | } | |
471 | if (update_rom_mapping(s, env, ip) < 0) { | |
472 | return; | |
473 | } | |
f17ec444 | 474 | if (vapic_enable(s, cpu) < 0) { |
e5ad936b JK |
475 | return; |
476 | } | |
d77953b9 | 477 | patch_instruction(s, cpu, ip); |
e5ad936b JK |
478 | } |
479 | ||
480 | typedef struct VAPICEnableTPRReporting { | |
481 | DeviceState *apic; | |
482 | bool enable; | |
483 | } VAPICEnableTPRReporting; | |
484 | ||
485 | static void vapic_do_enable_tpr_reporting(void *data) | |
486 | { | |
487 | VAPICEnableTPRReporting *info = data; | |
488 | ||
489 | apic_enable_tpr_access_reporting(info->apic, info->enable); | |
490 | } | |
491 | ||
492 | static void vapic_enable_tpr_reporting(bool enable) | |
493 | { | |
494 | VAPICEnableTPRReporting info = { | |
495 | .enable = enable, | |
496 | }; | |
182735ef | 497 | CPUState *cs; |
f100f0b3 | 498 | X86CPU *cpu; |
e5ad936b | 499 | |
bdc44640 | 500 | CPU_FOREACH(cs) { |
182735ef | 501 | cpu = X86_CPU(cs); |
02e51483 | 502 | info.apic = cpu->apic_state; |
182735ef | 503 | run_on_cpu(cs, vapic_do_enable_tpr_reporting, &info); |
e5ad936b JK |
504 | } |
505 | } | |
506 | ||
507 | static void vapic_reset(DeviceState *dev) | |
508 | { | |
253eacc2 | 509 | VAPICROMState *s = VAPIC(dev); |
e5ad936b | 510 | |
c056bc3f | 511 | s->state = VAPIC_INACTIVE; |
4357930b | 512 | s->rom_state_paddr = 0; |
e5ad936b JK |
513 | vapic_enable_tpr_reporting(false); |
514 | } | |
515 | ||
516 | /* | |
517 | * Set the IRQ polling hypercalls to the supported variant: | |
518 | * - vmcall if using KVM in-kernel irqchip | |
519 | * - 32-bit VAPIC port write otherwise | |
520 | */ | |
521 | static int patch_hypercalls(VAPICROMState *s) | |
522 | { | |
a8170e5e | 523 | hwaddr rom_paddr = s->rom_state_paddr & ROM_BLOCK_MASK; |
e5ad936b JK |
524 | static const uint8_t vmcall_pattern[] = { /* vmcall */ |
525 | 0xb8, 0x1, 0, 0, 0, 0xf, 0x1, 0xc1 | |
526 | }; | |
527 | static const uint8_t outl_pattern[] = { /* nop; outl %eax,0x7e */ | |
528 | 0xb8, 0x1, 0, 0, 0, 0x90, 0xe7, 0x7e | |
529 | }; | |
530 | uint8_t alternates[2]; | |
531 | const uint8_t *pattern; | |
532 | const uint8_t *patch; | |
533 | int patches = 0; | |
534 | off_t pos; | |
535 | uint8_t *rom; | |
536 | ||
537 | rom = g_malloc(s->rom_size); | |
538 | cpu_physical_memory_rw(rom_paddr, rom, s->rom_size, 0); | |
539 | ||
540 | for (pos = 0; pos < s->rom_size - sizeof(vmcall_pattern); pos++) { | |
541 | if (kvm_irqchip_in_kernel()) { | |
542 | pattern = outl_pattern; | |
543 | alternates[0] = outl_pattern[7]; | |
544 | alternates[1] = outl_pattern[7]; | |
545 | patch = &vmcall_pattern[5]; | |
546 | } else { | |
547 | pattern = vmcall_pattern; | |
548 | alternates[0] = vmcall_pattern[7]; | |
549 | alternates[1] = 0xd9; /* AMD's VMMCALL */ | |
550 | patch = &outl_pattern[5]; | |
551 | } | |
552 | if (memcmp(rom + pos, pattern, 7) == 0 && | |
553 | (rom[pos + 7] == alternates[0] || rom[pos + 7] == alternates[1])) { | |
554 | cpu_physical_memory_rw(rom_paddr + pos + 5, (uint8_t *)patch, | |
555 | 3, 1); | |
556 | /* | |
557 | * Don't flush the tb here. Under ordinary conditions, the patched | |
558 | * calls are miles away from the current IP. Under malicious | |
559 | * conditions, the guest could trick us to crash. | |
560 | */ | |
561 | } | |
562 | } | |
563 | ||
564 | g_free(rom); | |
565 | ||
566 | if (patches != 0 && patches != 2) { | |
567 | return -1; | |
568 | } | |
569 | ||
570 | return 0; | |
571 | } | |
572 | ||
573 | /* | |
574 | * For TCG mode or the time KVM honors read-only memory regions, we need to | |
575 | * enable write access to the option ROM so that variables can be updated by | |
576 | * the guest. | |
577 | */ | |
18e5eec4 | 578 | static int vapic_map_rom_writable(VAPICROMState *s) |
e5ad936b | 579 | { |
a8170e5e | 580 | hwaddr rom_paddr = s->rom_state_paddr & ROM_BLOCK_MASK; |
e5ad936b JK |
581 | MemoryRegionSection section; |
582 | MemoryRegion *as; | |
583 | size_t rom_size; | |
584 | uint8_t *ram; | |
585 | ||
586 | as = sysbus_address_space(&s->busdev); | |
587 | ||
588 | if (s->rom_mapped_writable) { | |
589 | memory_region_del_subregion(as, &s->rom); | |
590 | memory_region_destroy(&s->rom); | |
591 | } | |
592 | ||
593 | /* grab RAM memory region (region @rom_paddr may still be pc.rom) */ | |
594 | section = memory_region_find(as, 0, 1); | |
595 | ||
596 | /* read ROM size from RAM region */ | |
7174e54c JK |
597 | if (rom_paddr + 2 >= memory_region_size(section.mr)) { |
598 | return -1; | |
599 | } | |
e5ad936b JK |
600 | ram = memory_region_get_ram_ptr(section.mr); |
601 | rom_size = ram[rom_paddr + 2] * ROM_BLOCK_SIZE; | |
18e5eec4 JK |
602 | if (rom_size == 0) { |
603 | return -1; | |
604 | } | |
e5ad936b JK |
605 | s->rom_size = rom_size; |
606 | ||
9512e4a9 | 607 | /* We need to round to avoid creating subpages |
e5ad936b | 608 | * from which we cannot run code. */ |
9512e4a9 AK |
609 | rom_size += rom_paddr & ~TARGET_PAGE_MASK; |
610 | rom_paddr &= TARGET_PAGE_MASK; | |
e5ad936b JK |
611 | rom_size = TARGET_PAGE_ALIGN(rom_size); |
612 | ||
1437c94b PB |
613 | memory_region_init_alias(&s->rom, OBJECT(s), "kvmvapic-rom", section.mr, |
614 | rom_paddr, rom_size); | |
e5ad936b JK |
615 | memory_region_add_subregion_overlap(as, rom_paddr, &s->rom, 1000); |
616 | s->rom_mapped_writable = true; | |
dfde4e6e | 617 | memory_region_unref(section.mr); |
18e5eec4 JK |
618 | |
619 | return 0; | |
e5ad936b JK |
620 | } |
621 | ||
622 | static int vapic_prepare(VAPICROMState *s) | |
623 | { | |
18e5eec4 JK |
624 | if (vapic_map_rom_writable(s) < 0) { |
625 | return -1; | |
626 | } | |
e5ad936b JK |
627 | |
628 | if (patch_hypercalls(s) < 0) { | |
629 | return -1; | |
630 | } | |
631 | ||
632 | vapic_enable_tpr_reporting(true); | |
633 | ||
634 | return 0; | |
635 | } | |
636 | ||
a8170e5e | 637 | static void vapic_write(void *opaque, hwaddr addr, uint64_t data, |
e5ad936b JK |
638 | unsigned int size) |
639 | { | |
4917cf44 AF |
640 | CPUState *cs = current_cpu; |
641 | X86CPU *cpu = X86_CPU(cs); | |
642 | CPUX86State *env = &cpu->env; | |
a8170e5e | 643 | hwaddr rom_paddr; |
e5ad936b JK |
644 | VAPICROMState *s = opaque; |
645 | ||
4917cf44 | 646 | cpu_synchronize_state(cs); |
e5ad936b JK |
647 | |
648 | /* | |
649 | * The VAPIC supports two PIO-based hypercalls, both via port 0x7E. | |
650 | * o 16-bit write access: | |
651 | * Reports the option ROM initialization to the hypervisor. Written | |
652 | * value is the offset of the state structure in the ROM. | |
653 | * o 8-bit write access: | |
654 | * Reactivates the VAPIC after a guest hibernation, i.e. after the | |
655 | * option ROM content has been re-initialized by a guest power cycle. | |
656 | * o 32-bit write access: | |
657 | * Poll for pending IRQs, considering the current VAPIC state. | |
658 | */ | |
659 | switch (size) { | |
660 | case 2: | |
661 | if (s->state == VAPIC_INACTIVE) { | |
662 | rom_paddr = (env->segs[R_CS].base + env->eip) & ROM_BLOCK_MASK; | |
663 | s->rom_state_paddr = rom_paddr + data; | |
664 | ||
665 | s->state = VAPIC_STANDBY; | |
666 | } | |
667 | if (vapic_prepare(s) < 0) { | |
668 | s->state = VAPIC_INACTIVE; | |
4357930b | 669 | s->rom_state_paddr = 0; |
e5ad936b JK |
670 | break; |
671 | } | |
672 | break; | |
673 | case 1: | |
674 | if (kvm_enabled()) { | |
675 | /* | |
676 | * Disable triggering instruction in ROM by writing a NOP. | |
677 | * | |
678 | * We cannot do this in TCG mode as the reported IP is not | |
679 | * accurate. | |
680 | */ | |
681 | pause_all_vcpus(); | |
f17ec444 AF |
682 | patch_byte(cpu, env->eip - 2, 0x66); |
683 | patch_byte(cpu, env->eip - 1, 0x90); | |
e5ad936b JK |
684 | resume_all_vcpus(); |
685 | } | |
686 | ||
687 | if (s->state == VAPIC_ACTIVE) { | |
688 | break; | |
689 | } | |
690 | if (update_rom_mapping(s, env, env->eip) < 0) { | |
691 | break; | |
692 | } | |
693 | if (find_real_tpr_addr(s, env) < 0) { | |
694 | break; | |
695 | } | |
f17ec444 | 696 | vapic_enable(s, cpu); |
e5ad936b JK |
697 | break; |
698 | default: | |
699 | case 4: | |
700 | if (!kvm_irqchip_in_kernel()) { | |
02e51483 | 701 | apic_poll_irq(cpu->apic_state); |
e5ad936b JK |
702 | } |
703 | break; | |
704 | } | |
705 | } | |
706 | ||
0c1cd0ae MT |
707 | static uint64_t vapic_read(void *opaque, hwaddr addr, unsigned size) |
708 | { | |
709 | return 0xffffffff; | |
710 | } | |
711 | ||
e5ad936b JK |
712 | static const MemoryRegionOps vapic_ops = { |
713 | .write = vapic_write, | |
0c1cd0ae | 714 | .read = vapic_read, |
e5ad936b JK |
715 | .endianness = DEVICE_NATIVE_ENDIAN, |
716 | }; | |
717 | ||
c118d44b | 718 | static void vapic_realize(DeviceState *dev, Error **errp) |
e5ad936b | 719 | { |
c118d44b | 720 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
f1fc3e66 | 721 | VAPICROMState *s = VAPIC(dev); |
e5ad936b | 722 | |
1437c94b | 723 | memory_region_init_io(&s->io, OBJECT(s), &vapic_ops, s, "kvmvapic", 2); |
c118d44b HT |
724 | sysbus_add_io(sbd, VAPIC_IO_PORT, &s->io); |
725 | sysbus_init_ioports(sbd, VAPIC_IO_PORT, 2); | |
e5ad936b JK |
726 | |
727 | option_rom[nb_option_roms].name = "kvmvapic.bin"; | |
728 | option_rom[nb_option_roms].bootindex = -1; | |
729 | nb_option_roms++; | |
e5ad936b JK |
730 | } |
731 | ||
732 | static void do_vapic_enable(void *data) | |
733 | { | |
734 | VAPICROMState *s = data; | |
182735ef | 735 | X86CPU *cpu = X86_CPU(first_cpu); |
e5ad936b | 736 | |
f17ec444 | 737 | vapic_enable(s, cpu); |
e5ad936b JK |
738 | } |
739 | ||
740 | static int vapic_post_load(void *opaque, int version_id) | |
741 | { | |
742 | VAPICROMState *s = opaque; | |
743 | uint8_t *zero; | |
744 | ||
745 | /* | |
746 | * The old implementation of qemu-kvm did not provide the state | |
747 | * VAPIC_STANDBY. Reconstruct it. | |
748 | */ | |
749 | if (s->state == VAPIC_INACTIVE && s->rom_state_paddr != 0) { | |
750 | s->state = VAPIC_STANDBY; | |
751 | } | |
752 | ||
753 | if (s->state != VAPIC_INACTIVE) { | |
754 | if (vapic_prepare(s) < 0) { | |
755 | return -1; | |
756 | } | |
757 | } | |
758 | if (s->state == VAPIC_ACTIVE) { | |
759 | if (smp_cpus == 1) { | |
182735ef | 760 | run_on_cpu(first_cpu, do_vapic_enable, s); |
e5ad936b JK |
761 | } else { |
762 | zero = g_malloc0(s->rom_state.vapic_size); | |
763 | cpu_physical_memory_rw(s->vapic_paddr, zero, | |
764 | s->rom_state.vapic_size, 1); | |
765 | g_free(zero); | |
766 | } | |
767 | } | |
768 | ||
769 | return 0; | |
770 | } | |
771 | ||
772 | static const VMStateDescription vmstate_handlers = { | |
773 | .name = "kvmvapic-handlers", | |
774 | .version_id = 1, | |
775 | .minimum_version_id = 1, | |
776 | .minimum_version_id_old = 1, | |
777 | .fields = (VMStateField[]) { | |
778 | VMSTATE_UINT32(set_tpr, VAPICHandlers), | |
779 | VMSTATE_UINT32(set_tpr_eax, VAPICHandlers), | |
780 | VMSTATE_UINT32_ARRAY(get_tpr, VAPICHandlers, 8), | |
781 | VMSTATE_UINT32(get_tpr_stack, VAPICHandlers), | |
782 | VMSTATE_END_OF_LIST() | |
783 | } | |
784 | }; | |
785 | ||
786 | static const VMStateDescription vmstate_guest_rom = { | |
787 | .name = "kvmvapic-guest-rom", | |
788 | .version_id = 1, | |
789 | .minimum_version_id = 1, | |
790 | .minimum_version_id_old = 1, | |
791 | .fields = (VMStateField[]) { | |
792 | VMSTATE_UNUSED(8), /* signature */ | |
793 | VMSTATE_UINT32(vaddr, GuestROMState), | |
794 | VMSTATE_UINT32(fixup_start, GuestROMState), | |
795 | VMSTATE_UINT32(fixup_end, GuestROMState), | |
796 | VMSTATE_UINT32(vapic_vaddr, GuestROMState), | |
797 | VMSTATE_UINT32(vapic_size, GuestROMState), | |
798 | VMSTATE_UINT32(vcpu_shift, GuestROMState), | |
799 | VMSTATE_UINT32(real_tpr_addr, GuestROMState), | |
800 | VMSTATE_STRUCT(up, GuestROMState, 0, vmstate_handlers, VAPICHandlers), | |
801 | VMSTATE_STRUCT(mp, GuestROMState, 0, vmstate_handlers, VAPICHandlers), | |
802 | VMSTATE_END_OF_LIST() | |
803 | } | |
804 | }; | |
805 | ||
806 | static const VMStateDescription vmstate_vapic = { | |
807 | .name = "kvm-tpr-opt", /* compatible with qemu-kvm VAPIC */ | |
808 | .version_id = 1, | |
809 | .minimum_version_id = 1, | |
810 | .minimum_version_id_old = 1, | |
811 | .post_load = vapic_post_load, | |
812 | .fields = (VMStateField[]) { | |
813 | VMSTATE_STRUCT(rom_state, VAPICROMState, 0, vmstate_guest_rom, | |
814 | GuestROMState), | |
815 | VMSTATE_UINT32(state, VAPICROMState), | |
816 | VMSTATE_UINT32(real_tpr_addr, VAPICROMState), | |
817 | VMSTATE_UINT32(rom_state_vaddr, VAPICROMState), | |
818 | VMSTATE_UINT32(vapic_paddr, VAPICROMState), | |
819 | VMSTATE_UINT32(rom_state_paddr, VAPICROMState), | |
820 | VMSTATE_END_OF_LIST() | |
821 | } | |
822 | }; | |
823 | ||
824 | static void vapic_class_init(ObjectClass *klass, void *data) | |
825 | { | |
e5ad936b JK |
826 | DeviceClass *dc = DEVICE_CLASS(klass); |
827 | ||
e5ad936b JK |
828 | dc->reset = vapic_reset; |
829 | dc->vmsd = &vmstate_vapic; | |
c118d44b | 830 | dc->realize = vapic_realize; |
e5ad936b JK |
831 | } |
832 | ||
8c43a6f0 | 833 | static const TypeInfo vapic_type = { |
f1fc3e66 | 834 | .name = TYPE_VAPIC, |
e5ad936b JK |
835 | .parent = TYPE_SYS_BUS_DEVICE, |
836 | .instance_size = sizeof(VAPICROMState), | |
837 | .class_init = vapic_class_init, | |
838 | }; | |
839 | ||
840 | static void vapic_register(void) | |
841 | { | |
842 | type_register_static(&vapic_type); | |
843 | } | |
844 | ||
845 | type_init(vapic_register); |