]> Git Repo - qemu.git/blame - hw/timer/arm_timer.c
xilinx_spi: QOM cast cleanup
[qemu.git] / hw / timer / arm_timer.c
CommitLineData
5fafdf24 1/*
cdbdb648
PB
2 * ARM PrimeCell Timer modules.
3 *
4 * Copyright (c) 2005-2006 CodeSourcery.
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL.
cdbdb648
PB
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
1de7afc9 11#include "qemu/timer.h"
104a26a2 12#include "qemu-common.h"
83c9f4ca
PB
13#include "hw/qdev.h"
14#include "hw/ptimer.h"
cdbdb648
PB
15
16/* Common timer implementation. */
17
18#define TIMER_CTRL_ONESHOT (1 << 0)
19#define TIMER_CTRL_32BIT (1 << 1)
20#define TIMER_CTRL_DIV1 (0 << 2)
21#define TIMER_CTRL_DIV16 (1 << 2)
22#define TIMER_CTRL_DIV256 (2 << 2)
23#define TIMER_CTRL_IE (1 << 5)
24#define TIMER_CTRL_PERIODIC (1 << 6)
25#define TIMER_CTRL_ENABLE (1 << 7)
26
27typedef struct {
423f0742 28 ptimer_state *timer;
cdbdb648 29 uint32_t control;
cdbdb648 30 uint32_t limit;
cdbdb648
PB
31 int freq;
32 int int_level;
d537cf6c 33 qemu_irq irq;
cdbdb648
PB
34} arm_timer_state;
35
cdbdb648
PB
36/* Check all active timers, and schedule the next timer interrupt. */
37
423f0742 38static void arm_timer_update(arm_timer_state *s)
cdbdb648 39{
cdbdb648
PB
40 /* Update interrupts. */
41 if (s->int_level && (s->control & TIMER_CTRL_IE)) {
d537cf6c 42 qemu_irq_raise(s->irq);
cdbdb648 43 } else {
d537cf6c 44 qemu_irq_lower(s->irq);
cdbdb648 45 }
cdbdb648
PB
46}
47
a8170e5e 48static uint32_t arm_timer_read(void *opaque, hwaddr offset)
cdbdb648
PB
49{
50 arm_timer_state *s = (arm_timer_state *)opaque;
51
52 switch (offset >> 2) {
53 case 0: /* TimerLoad */
54 case 6: /* TimerBGLoad */
55 return s->limit;
56 case 1: /* TimerValue */
423f0742 57 return ptimer_get_count(s->timer);
cdbdb648
PB
58 case 2: /* TimerControl */
59 return s->control;
60 case 4: /* TimerRIS */
61 return s->int_level;
62 case 5: /* TimerMIS */
63 if ((s->control & TIMER_CTRL_IE) == 0)
64 return 0;
65 return s->int_level;
66 default:
edb94a41
PM
67 qemu_log_mask(LOG_GUEST_ERROR,
68 "%s: Bad offset %x\n", __func__, (int)offset);
cdbdb648
PB
69 return 0;
70 }
71}
72
423f0742
PB
73/* Reset the timer limit after settings have changed. */
74static void arm_timer_recalibrate(arm_timer_state *s, int reload)
75{
76 uint32_t limit;
77
a9cf98d9 78 if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
423f0742
PB
79 /* Free running. */
80 if (s->control & TIMER_CTRL_32BIT)
81 limit = 0xffffffff;
82 else
83 limit = 0xffff;
84 } else {
85 /* Periodic. */
86 limit = s->limit;
87 }
88 ptimer_set_limit(s->timer, limit, reload);
89}
90
a8170e5e 91static void arm_timer_write(void *opaque, hwaddr offset,
cdbdb648
PB
92 uint32_t value)
93{
94 arm_timer_state *s = (arm_timer_state *)opaque;
423f0742 95 int freq;
cdbdb648 96
cdbdb648
PB
97 switch (offset >> 2) {
98 case 0: /* TimerLoad */
99 s->limit = value;
423f0742 100 arm_timer_recalibrate(s, 1);
cdbdb648
PB
101 break;
102 case 1: /* TimerValue */
103 /* ??? Linux seems to want to write to this readonly register.
104 Ignore it. */
105 break;
106 case 2: /* TimerControl */
107 if (s->control & TIMER_CTRL_ENABLE) {
108 /* Pause the timer if it is running. This may cause some
109 inaccuracy dure to rounding, but avoids a whole lot of other
110 messyness. */
423f0742 111 ptimer_stop(s->timer);
cdbdb648
PB
112 }
113 s->control = value;
423f0742 114 freq = s->freq;
cdbdb648
PB
115 /* ??? Need to recalculate expiry time after changing divisor. */
116 switch ((value >> 2) & 3) {
423f0742
PB
117 case 1: freq >>= 4; break;
118 case 2: freq >>= 8; break;
cdbdb648 119 }
d6759902 120 arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
423f0742 121 ptimer_set_freq(s->timer, freq);
cdbdb648
PB
122 if (s->control & TIMER_CTRL_ENABLE) {
123 /* Restart the timer if still enabled. */
423f0742 124 ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
cdbdb648
PB
125 }
126 break;
127 case 3: /* TimerIntClr */
128 s->int_level = 0;
129 break;
130 case 6: /* TimerBGLoad */
131 s->limit = value;
423f0742 132 arm_timer_recalibrate(s, 0);
cdbdb648
PB
133 break;
134 default:
edb94a41
PM
135 qemu_log_mask(LOG_GUEST_ERROR,
136 "%s: Bad offset %x\n", __func__, (int)offset);
cdbdb648 137 }
423f0742 138 arm_timer_update(s);
cdbdb648
PB
139}
140
141static void arm_timer_tick(void *opaque)
142{
423f0742
PB
143 arm_timer_state *s = (arm_timer_state *)opaque;
144 s->int_level = 1;
145 arm_timer_update(s);
cdbdb648
PB
146}
147
eecd33a5
JQ
148static const VMStateDescription vmstate_arm_timer = {
149 .name = "arm_timer",
150 .version_id = 1,
151 .minimum_version_id = 1,
152 .minimum_version_id_old = 1,
153 .fields = (VMStateField[]) {
154 VMSTATE_UINT32(control, arm_timer_state),
155 VMSTATE_UINT32(limit, arm_timer_state),
156 VMSTATE_INT32(int_level, arm_timer_state),
157 VMSTATE_PTIMER(timer, arm_timer_state),
158 VMSTATE_END_OF_LIST()
159 }
160};
23e39294 161
6a824ec3 162static arm_timer_state *arm_timer_init(uint32_t freq)
cdbdb648
PB
163{
164 arm_timer_state *s;
423f0742 165 QEMUBH *bh;
cdbdb648 166
7267c094 167 s = (arm_timer_state *)g_malloc0(sizeof(arm_timer_state));
423f0742 168 s->freq = freq;
cdbdb648 169 s->control = TIMER_CTRL_IE;
cdbdb648 170
423f0742
PB
171 bh = qemu_bh_new(arm_timer_tick, s);
172 s->timer = ptimer_init(bh);
eecd33a5 173 vmstate_register(NULL, -1, &vmstate_arm_timer, s);
cdbdb648
PB
174 return s;
175}
176
177/* ARM PrimeCell SP804 dual timer module.
7b4252e8
PC
178 * Docs at
179 * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0271d/index.html
180*/
cdbdb648
PB
181
182typedef struct {
6a824ec3 183 SysBusDevice busdev;
e219dea2 184 MemoryRegion iomem;
6a824ec3 185 arm_timer_state *timer[2];
104a26a2 186 uint32_t freq0, freq1;
cdbdb648 187 int level[2];
d537cf6c 188 qemu_irq irq;
cdbdb648
PB
189} sp804_state;
190
7b4252e8
PC
191static const uint8_t sp804_ids[] = {
192 /* Timer ID */
193 0x04, 0x18, 0x14, 0,
194 /* PrimeCell ID */
195 0xd, 0xf0, 0x05, 0xb1
196};
197
d537cf6c 198/* Merge the IRQs from the two component devices. */
cdbdb648
PB
199static void sp804_set_irq(void *opaque, int irq, int level)
200{
201 sp804_state *s = (sp804_state *)opaque;
202
203 s->level[irq] = level;
d537cf6c 204 qemu_set_irq(s->irq, s->level[0] || s->level[1]);
cdbdb648
PB
205}
206
a8170e5e 207static uint64_t sp804_read(void *opaque, hwaddr offset,
e219dea2 208 unsigned size)
cdbdb648
PB
209{
210 sp804_state *s = (sp804_state *)opaque;
211
cdbdb648
PB
212 if (offset < 0x20) {
213 return arm_timer_read(s->timer[0], offset);
7b4252e8
PC
214 }
215 if (offset < 0x40) {
cdbdb648
PB
216 return arm_timer_read(s->timer[1], offset - 0x20);
217 }
7b4252e8
PC
218
219 /* TimerPeriphID */
220 if (offset >= 0xfe0 && offset <= 0xffc) {
221 return sp804_ids[(offset - 0xfe0) >> 2];
222 }
223
224 switch (offset) {
225 /* Integration Test control registers, which we won't support */
226 case 0xf00: /* TimerITCR */
227 case 0xf04: /* TimerITOP (strictly write only but..) */
edb94a41
PM
228 qemu_log_mask(LOG_UNIMP,
229 "%s: integration test registers unimplemented\n",
230 __func__);
7b4252e8
PC
231 return 0;
232 }
233
edb94a41
PM
234 qemu_log_mask(LOG_GUEST_ERROR,
235 "%s: Bad offset %x\n", __func__, (int)offset);
7b4252e8 236 return 0;
cdbdb648
PB
237}
238
a8170e5e 239static void sp804_write(void *opaque, hwaddr offset,
e219dea2 240 uint64_t value, unsigned size)
cdbdb648
PB
241{
242 sp804_state *s = (sp804_state *)opaque;
243
cdbdb648
PB
244 if (offset < 0x20) {
245 arm_timer_write(s->timer[0], offset, value);
7b4252e8
PC
246 return;
247 }
248
249 if (offset < 0x40) {
cdbdb648 250 arm_timer_write(s->timer[1], offset - 0x20, value);
7b4252e8 251 return;
cdbdb648 252 }
7b4252e8
PC
253
254 /* Technically we could be writing to the Test Registers, but not likely */
edb94a41
PM
255 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
256 __func__, (int)offset);
cdbdb648
PB
257}
258
e219dea2
AK
259static const MemoryRegionOps sp804_ops = {
260 .read = sp804_read,
261 .write = sp804_write,
262 .endianness = DEVICE_NATIVE_ENDIAN,
cdbdb648
PB
263};
264
81986ac4
JQ
265static const VMStateDescription vmstate_sp804 = {
266 .name = "sp804",
267 .version_id = 1,
268 .minimum_version_id = 1,
269 .minimum_version_id_old = 1,
270 .fields = (VMStateField[]) {
271 VMSTATE_INT32_ARRAY(level, sp804_state, 2),
272 VMSTATE_END_OF_LIST()
273 }
274};
23e39294 275
81a322d4 276static int sp804_init(SysBusDevice *dev)
cdbdb648 277{
6a824ec3 278 sp804_state *s = FROM_SYSBUS(sp804_state, dev);
d537cf6c 279 qemu_irq *qi;
cdbdb648 280
d537cf6c 281 qi = qemu_allocate_irqs(sp804_set_irq, s, 2);
6a824ec3 282 sysbus_init_irq(dev, &s->irq);
104a26a2
ML
283 s->timer[0] = arm_timer_init(s->freq0);
284 s->timer[1] = arm_timer_init(s->freq1);
6a824ec3
PB
285 s->timer[0]->irq = qi[0];
286 s->timer[1]->irq = qi[1];
853dca12
PB
287 memory_region_init_io(&s->iomem, OBJECT(s), &sp804_ops, s,
288 "sp804", 0x1000);
750ecd44 289 sysbus_init_mmio(dev, &s->iomem);
81986ac4 290 vmstate_register(&dev->qdev, -1, &vmstate_sp804, s);
81a322d4 291 return 0;
cdbdb648
PB
292}
293
cdbdb648
PB
294/* Integrator/CP timer module. */
295
296typedef struct {
6a824ec3 297 SysBusDevice busdev;
e219dea2 298 MemoryRegion iomem;
6a824ec3 299 arm_timer_state *timer[3];
cdbdb648
PB
300} icp_pit_state;
301
a8170e5e 302static uint64_t icp_pit_read(void *opaque, hwaddr offset,
e219dea2 303 unsigned size)
cdbdb648
PB
304{
305 icp_pit_state *s = (icp_pit_state *)opaque;
306 int n;
307
308 /* ??? Don't know the PrimeCell ID for this device. */
cdbdb648 309 n = offset >> 8;
ee71c984 310 if (n > 2) {
edb94a41 311 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
2ac71179 312 }
cdbdb648
PB
313
314 return arm_timer_read(s->timer[n], offset & 0xff);
315}
316
a8170e5e 317static void icp_pit_write(void *opaque, hwaddr offset,
e219dea2 318 uint64_t value, unsigned size)
cdbdb648
PB
319{
320 icp_pit_state *s = (icp_pit_state *)opaque;
321 int n;
322
cdbdb648 323 n = offset >> 8;
ee71c984 324 if (n > 2) {
edb94a41 325 qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
2ac71179 326 }
cdbdb648
PB
327
328 arm_timer_write(s->timer[n], offset & 0xff, value);
329}
330
e219dea2
AK
331static const MemoryRegionOps icp_pit_ops = {
332 .read = icp_pit_read,
333 .write = icp_pit_write,
334 .endianness = DEVICE_NATIVE_ENDIAN,
cdbdb648
PB
335};
336
81a322d4 337static int icp_pit_init(SysBusDevice *dev)
cdbdb648 338{
6a824ec3 339 icp_pit_state *s = FROM_SYSBUS(icp_pit_state, dev);
cdbdb648 340
cdbdb648 341 /* Timer 0 runs at the system clock speed (40MHz). */
6a824ec3 342 s->timer[0] = arm_timer_init(40000000);
cdbdb648 343 /* The other two timers run at 1MHz. */
6a824ec3
PB
344 s->timer[1] = arm_timer_init(1000000);
345 s->timer[2] = arm_timer_init(1000000);
346
347 sysbus_init_irq(dev, &s->timer[0]->irq);
348 sysbus_init_irq(dev, &s->timer[1]->irq);
349 sysbus_init_irq(dev, &s->timer[2]->irq);
cdbdb648 350
853dca12
PB
351 memory_region_init_io(&s->iomem, OBJECT(s), &icp_pit_ops, s,
352 "icp_pit", 0x1000);
750ecd44 353 sysbus_init_mmio(dev, &s->iomem);
23e39294
PB
354 /* This device has no state to save/restore. The component timers will
355 save themselves. */
81a322d4 356 return 0;
cdbdb648 357}
6a824ec3 358
999e12bb
AL
359static void icp_pit_class_init(ObjectClass *klass, void *data)
360{
361 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
362
363 sdc->init = icp_pit_init;
364}
365
8c43a6f0 366static const TypeInfo icp_pit_info = {
39bffca2
AL
367 .name = "integrator_pit",
368 .parent = TYPE_SYS_BUS_DEVICE,
369 .instance_size = sizeof(icp_pit_state),
370 .class_init = icp_pit_class_init,
371};
372
373static Property sp804_properties[] = {
374 DEFINE_PROP_UINT32("freq0", sp804_state, freq0, 1000000),
375 DEFINE_PROP_UINT32("freq1", sp804_state, freq1, 1000000),
376 DEFINE_PROP_END_OF_LIST(),
999e12bb
AL
377};
378
379static void sp804_class_init(ObjectClass *klass, void *data)
380{
381 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
39bffca2 382 DeviceClass *k = DEVICE_CLASS(klass);
999e12bb
AL
383
384 sdc->init = sp804_init;
39bffca2 385 k->props = sp804_properties;
999e12bb
AL
386}
387
8c43a6f0 388static const TypeInfo sp804_info = {
39bffca2
AL
389 .name = "sp804",
390 .parent = TYPE_SYS_BUS_DEVICE,
391 .instance_size = sizeof(sp804_state),
392 .class_init = sp804_class_init,
999e12bb
AL
393};
394
83f7d43a 395static void arm_timer_register_types(void)
6a824ec3 396{
39bffca2
AL
397 type_register_static(&icp_pit_info);
398 type_register_static(&sp804_info);
6a824ec3
PB
399}
400
83f7d43a 401type_init(arm_timer_register_types)
This page took 0.7126 seconds and 4 git commands to generate.