]>
Commit | Line | Data |
---|---|---|
c896fe29 FB |
1 | /* |
2 | * Tiny Code Generator for QEMU | |
3 | * | |
4 | * Copyright (c) 2008 Fabrice Bellard | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
cb9c377f | 24 | #ifndef TCG_TARGET_I386 |
c896fe29 FB |
25 | #define TCG_TARGET_I386 1 |
26 | ||
78cd7b83 | 27 | #undef TCG_TARGET_WORDS_BIGENDIAN |
c896fe29 | 28 | |
78cd7b83 RH |
29 | #ifdef __x86_64__ |
30 | # define TCG_TARGET_REG_BITS 64 | |
31 | # define TCG_TARGET_NB_REGS 16 | |
5d8a4f8f | 32 | #else |
78cd7b83 RH |
33 | # define TCG_TARGET_REG_BITS 32 |
34 | # define TCG_TARGET_NB_REGS 8 | |
5d8a4f8f | 35 | #endif |
c896fe29 | 36 | |
771142c2 | 37 | typedef enum { |
c896fe29 FB |
38 | TCG_REG_EAX = 0, |
39 | TCG_REG_ECX, | |
40 | TCG_REG_EDX, | |
41 | TCG_REG_EBX, | |
42 | TCG_REG_ESP, | |
43 | TCG_REG_EBP, | |
44 | TCG_REG_ESI, | |
45 | TCG_REG_EDI, | |
5d8a4f8f RH |
46 | |
47 | /* 64-bit registers; always define the symbols to avoid | |
48 | too much if-deffing. */ | |
49 | TCG_REG_R8, | |
50 | TCG_REG_R9, | |
51 | TCG_REG_R10, | |
52 | TCG_REG_R11, | |
53 | TCG_REG_R12, | |
54 | TCG_REG_R13, | |
55 | TCG_REG_R14, | |
56 | TCG_REG_R15, | |
57 | TCG_REG_RAX = TCG_REG_EAX, | |
58 | TCG_REG_RCX = TCG_REG_ECX, | |
59 | TCG_REG_RDX = TCG_REG_EDX, | |
60 | TCG_REG_RBX = TCG_REG_EBX, | |
61 | TCG_REG_RSP = TCG_REG_ESP, | |
62 | TCG_REG_RBP = TCG_REG_EBP, | |
63 | TCG_REG_RSI = TCG_REG_ESI, | |
64 | TCG_REG_RDI = TCG_REG_EDI, | |
771142c2 | 65 | } TCGReg; |
c896fe29 FB |
66 | |
67 | /* used for function call generation */ | |
68 | #define TCG_REG_CALL_STACK TCG_REG_ESP | |
69 | #define TCG_TARGET_STACK_ALIGN 16 | |
1b7621ad SW |
70 | #if defined(_WIN64) |
71 | #define TCG_TARGET_CALL_STACK_OFFSET 32 | |
72 | #else | |
39cf05d3 | 73 | #define TCG_TARGET_CALL_STACK_OFFSET 0 |
1b7621ad | 74 | #endif |
c896fe29 | 75 | |
9d2eec20 RH |
76 | extern bool have_bmi1; |
77 | ||
9619376c | 78 | /* optional instructions */ |
25c4d9cc RH |
79 | #define TCG_TARGET_HAS_div2_i32 1 |
80 | #define TCG_TARGET_HAS_rot_i32 1 | |
81 | #define TCG_TARGET_HAS_ext8s_i32 1 | |
82 | #define TCG_TARGET_HAS_ext16s_i32 1 | |
83 | #define TCG_TARGET_HAS_ext8u_i32 1 | |
84 | #define TCG_TARGET_HAS_ext16u_i32 1 | |
85 | #define TCG_TARGET_HAS_bswap16_i32 1 | |
86 | #define TCG_TARGET_HAS_bswap32_i32 1 | |
87 | #define TCG_TARGET_HAS_neg_i32 1 | |
88 | #define TCG_TARGET_HAS_not_i32 1 | |
9d2eec20 | 89 | #define TCG_TARGET_HAS_andc_i32 have_bmi1 |
25c4d9cc RH |
90 | #define TCG_TARGET_HAS_orc_i32 0 |
91 | #define TCG_TARGET_HAS_eqv_i32 0 | |
92 | #define TCG_TARGET_HAS_nand_i32 0 | |
93 | #define TCG_TARGET_HAS_nor_i32 0 | |
a4773324 | 94 | #define TCG_TARGET_HAS_deposit_i32 1 |
d0a16297 | 95 | #define TCG_TARGET_HAS_movcond_i32 1 |
bbc863bf RH |
96 | #define TCG_TARGET_HAS_add2_i32 1 |
97 | #define TCG_TARGET_HAS_sub2_i32 1 | |
98 | #define TCG_TARGET_HAS_mulu2_i32 1 | |
624988a5 | 99 | #define TCG_TARGET_HAS_muls2_i32 1 |
03271524 RH |
100 | #define TCG_TARGET_HAS_muluh_i32 0 |
101 | #define TCG_TARGET_HAS_mulsh_i32 0 | |
9619376c | 102 | |
5d8a4f8f | 103 | #if TCG_TARGET_REG_BITS == 64 |
25c4d9cc RH |
104 | #define TCG_TARGET_HAS_div2_i64 1 |
105 | #define TCG_TARGET_HAS_rot_i64 1 | |
106 | #define TCG_TARGET_HAS_ext8s_i64 1 | |
107 | #define TCG_TARGET_HAS_ext16s_i64 1 | |
108 | #define TCG_TARGET_HAS_ext32s_i64 1 | |
109 | #define TCG_TARGET_HAS_ext8u_i64 1 | |
110 | #define TCG_TARGET_HAS_ext16u_i64 1 | |
111 | #define TCG_TARGET_HAS_ext32u_i64 1 | |
112 | #define TCG_TARGET_HAS_bswap16_i64 1 | |
113 | #define TCG_TARGET_HAS_bswap32_i64 1 | |
114 | #define TCG_TARGET_HAS_bswap64_i64 1 | |
115 | #define TCG_TARGET_HAS_neg_i64 1 | |
116 | #define TCG_TARGET_HAS_not_i64 1 | |
9d2eec20 | 117 | #define TCG_TARGET_HAS_andc_i64 have_bmi1 |
25c4d9cc RH |
118 | #define TCG_TARGET_HAS_orc_i64 0 |
119 | #define TCG_TARGET_HAS_eqv_i64 0 | |
120 | #define TCG_TARGET_HAS_nand_i64 0 | |
121 | #define TCG_TARGET_HAS_nor_i64 0 | |
a4773324 | 122 | #define TCG_TARGET_HAS_deposit_i64 1 |
d0a16297 | 123 | #define TCG_TARGET_HAS_movcond_i64 1 |
624988a5 RH |
124 | #define TCG_TARGET_HAS_add2_i64 1 |
125 | #define TCG_TARGET_HAS_sub2_i64 1 | |
126 | #define TCG_TARGET_HAS_mulu2_i64 1 | |
127 | #define TCG_TARGET_HAS_muls2_i64 1 | |
03271524 RH |
128 | #define TCG_TARGET_HAS_muluh_i64 0 |
129 | #define TCG_TARGET_HAS_mulsh_i64 0 | |
5d8a4f8f RH |
130 | #endif |
131 | ||
8221a267 | 132 | #define TCG_TARGET_HAS_new_ldst 1 |
f713d6ad | 133 | |
a4773324 JK |
134 | #define TCG_TARGET_deposit_i32_valid(ofs, len) \ |
135 | (((ofs) == 0 && (len) == 8) || ((ofs) == 8 && (len) == 8) || \ | |
136 | ((ofs) == 0 && (len) == 16)) | |
137 | #define TCG_TARGET_deposit_i64_valid TCG_TARGET_deposit_i32_valid | |
138 | ||
5d8a4f8f RH |
139 | #if TCG_TARGET_REG_BITS == 64 |
140 | # define TCG_AREG0 TCG_REG_R14 | |
141 | #else | |
142 | # define TCG_AREG0 TCG_REG_EBP | |
143 | #endif | |
c896fe29 | 144 | |
b93949ef | 145 | static inline void flush_icache_range(uintptr_t start, uintptr_t stop) |
c896fe29 FB |
146 | { |
147 | } | |
cb9c377f PB |
148 | |
149 | #endif |