]>
Commit | Line | Data |
---|---|---|
6f7e9aec | 1 | /* |
67e999be | 2 | * QEMU ESP/NCR53C9x emulation |
5fafdf24 | 3 | * |
4e9aec74 | 4 | * Copyright (c) 2005-2006 Fabrice Bellard |
fabaaf1d | 5 | * Copyright (c) 2012 Herve Poussineau |
5fafdf24 | 6 | * |
6f7e9aec FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
5d20fa6b | 25 | |
a4ab4792 | 26 | #include "qemu/osdep.h" |
83c9f4ca | 27 | #include "hw/sysbus.h" |
d6454270 | 28 | #include "migration/vmstate.h" |
64552b6b | 29 | #include "hw/irq.h" |
0d09e41a | 30 | #include "hw/scsi/esp.h" |
bf4b9889 | 31 | #include "trace.h" |
1de7afc9 | 32 | #include "qemu/log.h" |
0b8fa32f | 33 | #include "qemu/module.h" |
6f7e9aec | 34 | |
67e999be | 35 | /* |
5ad6bb97 BS |
36 | * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), |
37 | * also produced as NCR89C100. See | |
67e999be FB |
38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt |
39 | * and | |
40 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt | |
74d71ea1 LV |
41 | * |
42 | * On Macintosh Quadra it is a NCR53C96. | |
67e999be FB |
43 | */ |
44 | ||
c73f96fd BS |
45 | static void esp_raise_irq(ESPState *s) |
46 | { | |
47 | if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { | |
48 | s->rregs[ESP_RSTAT] |= STAT_INT; | |
49 | qemu_irq_raise(s->irq); | |
bf4b9889 | 50 | trace_esp_raise_irq(); |
c73f96fd BS |
51 | } |
52 | } | |
53 | ||
54 | static void esp_lower_irq(ESPState *s) | |
55 | { | |
56 | if (s->rregs[ESP_RSTAT] & STAT_INT) { | |
57 | s->rregs[ESP_RSTAT] &= ~STAT_INT; | |
58 | qemu_irq_lower(s->irq); | |
bf4b9889 | 59 | trace_esp_lower_irq(); |
c73f96fd BS |
60 | } |
61 | } | |
62 | ||
74d71ea1 LV |
63 | static void esp_raise_drq(ESPState *s) |
64 | { | |
65 | qemu_irq_raise(s->irq_data); | |
66 | } | |
67 | ||
68 | static void esp_lower_drq(ESPState *s) | |
69 | { | |
70 | qemu_irq_lower(s->irq_data); | |
71 | } | |
72 | ||
9c7e23fc | 73 | void esp_dma_enable(ESPState *s, int irq, int level) |
73d74342 | 74 | { |
73d74342 BS |
75 | if (level) { |
76 | s->dma_enabled = 1; | |
bf4b9889 | 77 | trace_esp_dma_enable(); |
73d74342 BS |
78 | if (s->dma_cb) { |
79 | s->dma_cb(s); | |
80 | s->dma_cb = NULL; | |
81 | } | |
82 | } else { | |
bf4b9889 | 83 | trace_esp_dma_disable(); |
73d74342 BS |
84 | s->dma_enabled = 0; |
85 | } | |
86 | } | |
87 | ||
9c7e23fc | 88 | void esp_request_cancelled(SCSIRequest *req) |
94d3f98a | 89 | { |
e6810db8 | 90 | ESPState *s = req->hba_private; |
94d3f98a PB |
91 | |
92 | if (req == s->current_req) { | |
93 | scsi_req_unref(s->current_req); | |
94 | s->current_req = NULL; | |
95 | s->current_dev = NULL; | |
96 | } | |
97 | } | |
98 | ||
74d71ea1 LV |
99 | static void set_pdma(ESPState *s, enum pdma_origin_id origin, |
100 | uint32_t index, uint32_t len) | |
101 | { | |
102 | s->pdma_origin = origin; | |
103 | s->pdma_start = index; | |
104 | s->pdma_cur = index; | |
105 | s->pdma_len = len; | |
106 | } | |
107 | ||
108 | static uint8_t *get_pdma_buf(ESPState *s) | |
109 | { | |
110 | switch (s->pdma_origin) { | |
111 | case PDMA: | |
112 | return s->pdma_buf; | |
113 | case TI: | |
114 | return s->ti_buf; | |
115 | case CMD: | |
116 | return s->cmdbuf; | |
117 | case ASYNC: | |
118 | return s->async_buf; | |
119 | } | |
120 | return NULL; | |
121 | } | |
122 | ||
6130b188 LV |
123 | static int get_cmd_cb(ESPState *s) |
124 | { | |
125 | int target; | |
126 | ||
127 | target = s->wregs[ESP_WBUSID] & BUSID_DID; | |
128 | ||
129 | s->ti_size = 0; | |
130 | s->ti_rptr = 0; | |
131 | s->ti_wptr = 0; | |
132 | ||
133 | if (s->current_req) { | |
134 | /* Started a new command before the old one finished. Cancel it. */ | |
135 | scsi_req_cancel(s->current_req); | |
136 | s->async_len = 0; | |
137 | } | |
138 | ||
139 | s->current_dev = scsi_device_find(&s->bus, 0, target, 0); | |
140 | if (!s->current_dev) { | |
141 | /* No such drive */ | |
142 | s->rregs[ESP_RSTAT] = 0; | |
143 | s->rregs[ESP_RINTR] = INTR_DC; | |
144 | s->rregs[ESP_RSEQ] = SEQ_0; | |
145 | esp_raise_irq(s); | |
146 | return -1; | |
147 | } | |
148 | return 0; | |
149 | } | |
150 | ||
6c1fef6b | 151 | static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) |
2f275b8f | 152 | { |
a917d384 | 153 | uint32_t dmalen; |
2f275b8f FB |
154 | int target; |
155 | ||
8dea1dd4 | 156 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
4f6200f0 | 157 | if (s->dma) { |
9ea73f8b PB |
158 | dmalen = s->rregs[ESP_TCLO]; |
159 | dmalen |= s->rregs[ESP_TCMID] << 8; | |
160 | dmalen |= s->rregs[ESP_TCHI] << 16; | |
6c1fef6b PP |
161 | if (dmalen > buflen) { |
162 | return 0; | |
163 | } | |
74d71ea1 LV |
164 | if (s->dma_memory_read) { |
165 | s->dma_memory_read(s->dma_opaque, buf, dmalen); | |
166 | } else { | |
167 | memcpy(s->pdma_buf, buf, dmalen); | |
168 | set_pdma(s, PDMA, 0, dmalen); | |
169 | esp_raise_drq(s); | |
170 | return 0; | |
171 | } | |
4f6200f0 | 172 | } else { |
fc4d65da | 173 | dmalen = s->ti_size; |
d3cdc491 PP |
174 | if (dmalen > TI_BUFSZ) { |
175 | return 0; | |
176 | } | |
fc4d65da | 177 | memcpy(buf, s->ti_buf, dmalen); |
75ef8496 | 178 | buf[0] = buf[2] >> 5; |
4f6200f0 | 179 | } |
bf4b9889 | 180 | trace_esp_get_cmd(dmalen, target); |
2e5d83bb | 181 | |
6130b188 | 182 | if (get_cmd_cb(s) < 0) { |
f930d07e | 183 | return 0; |
2f275b8f | 184 | } |
9f149aa9 PB |
185 | return dmalen; |
186 | } | |
187 | ||
f2818f22 | 188 | static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) |
9f149aa9 PB |
189 | { |
190 | int32_t datalen; | |
191 | int lun; | |
f48a7a6e | 192 | SCSIDevice *current_lun; |
9f149aa9 | 193 | |
bf4b9889 | 194 | trace_esp_do_busid_cmd(busid); |
f2818f22 | 195 | lun = busid & 7; |
0d3545e7 | 196 | current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); |
e6810db8 | 197 | s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); |
c39ce112 | 198 | datalen = scsi_req_enqueue(s->current_req); |
67e999be FB |
199 | s->ti_size = datalen; |
200 | if (datalen != 0) { | |
c73f96fd | 201 | s->rregs[ESP_RSTAT] = STAT_TC; |
a917d384 | 202 | s->dma_left = 0; |
6787f5fa | 203 | s->dma_counter = 0; |
2e5d83bb | 204 | if (datalen > 0) { |
5ad6bb97 | 205 | s->rregs[ESP_RSTAT] |= STAT_DI; |
2e5d83bb | 206 | } else { |
5ad6bb97 | 207 | s->rregs[ESP_RSTAT] |= STAT_DO; |
b9788fc4 | 208 | } |
ad3376cc | 209 | scsi_req_continue(s->current_req); |
2f275b8f | 210 | } |
5ad6bb97 BS |
211 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
212 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 213 | esp_raise_irq(s); |
2f275b8f FB |
214 | } |
215 | ||
f2818f22 AT |
216 | static void do_cmd(ESPState *s, uint8_t *buf) |
217 | { | |
218 | uint8_t busid = buf[0]; | |
219 | ||
220 | do_busid_cmd(s, &buf[1], busid); | |
221 | } | |
222 | ||
74d71ea1 LV |
223 | static void satn_pdma_cb(ESPState *s) |
224 | { | |
225 | if (get_cmd_cb(s) < 0) { | |
226 | return; | |
227 | } | |
228 | if (s->pdma_cur != s->pdma_start) { | |
229 | do_cmd(s, get_pdma_buf(s) + s->pdma_start); | |
230 | } | |
231 | } | |
232 | ||
9f149aa9 PB |
233 | static void handle_satn(ESPState *s) |
234 | { | |
235 | uint8_t buf[32]; | |
236 | int len; | |
237 | ||
1b26eaa1 | 238 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
239 | s->dma_cb = handle_satn; |
240 | return; | |
241 | } | |
74d71ea1 | 242 | s->pdma_cb = satn_pdma_cb; |
6c1fef6b | 243 | len = get_cmd(s, buf, sizeof(buf)); |
9f149aa9 PB |
244 | if (len) |
245 | do_cmd(s, buf); | |
246 | } | |
247 | ||
74d71ea1 LV |
248 | static void s_without_satn_pdma_cb(ESPState *s) |
249 | { | |
250 | if (get_cmd_cb(s) < 0) { | |
251 | return; | |
252 | } | |
253 | if (s->pdma_cur != s->pdma_start) { | |
254 | do_busid_cmd(s, get_pdma_buf(s) + s->pdma_start, 0); | |
255 | } | |
256 | } | |
257 | ||
f2818f22 AT |
258 | static void handle_s_without_atn(ESPState *s) |
259 | { | |
260 | uint8_t buf[32]; | |
261 | int len; | |
262 | ||
1b26eaa1 | 263 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
264 | s->dma_cb = handle_s_without_atn; |
265 | return; | |
266 | } | |
74d71ea1 | 267 | s->pdma_cb = s_without_satn_pdma_cb; |
6c1fef6b | 268 | len = get_cmd(s, buf, sizeof(buf)); |
f2818f22 AT |
269 | if (len) { |
270 | do_busid_cmd(s, buf, 0); | |
271 | } | |
272 | } | |
273 | ||
74d71ea1 LV |
274 | static void satn_stop_pdma_cb(ESPState *s) |
275 | { | |
276 | if (get_cmd_cb(s) < 0) { | |
277 | return; | |
278 | } | |
279 | s->cmdlen = s->pdma_cur - s->pdma_start; | |
280 | if (s->cmdlen) { | |
281 | trace_esp_handle_satn_stop(s->cmdlen); | |
282 | s->do_cmd = 1; | |
283 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; | |
284 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | |
285 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
286 | esp_raise_irq(s); | |
287 | } | |
288 | } | |
289 | ||
9f149aa9 PB |
290 | static void handle_satn_stop(ESPState *s) |
291 | { | |
1b26eaa1 | 292 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
293 | s->dma_cb = handle_satn_stop; |
294 | return; | |
295 | } | |
c62c1fa0 | 296 | s->pdma_cb = satn_stop_pdma_cb; |
6c1fef6b | 297 | s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); |
9f149aa9 | 298 | if (s->cmdlen) { |
bf4b9889 | 299 | trace_esp_handle_satn_stop(s->cmdlen); |
9f149aa9 | 300 | s->do_cmd = 1; |
c73f96fd | 301 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
5ad6bb97 BS |
302 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
303 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 304 | esp_raise_irq(s); |
9f149aa9 PB |
305 | } |
306 | } | |
307 | ||
74d71ea1 LV |
308 | static void write_response_pdma_cb(ESPState *s) |
309 | { | |
310 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; | |
311 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | |
312 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
313 | esp_raise_irq(s); | |
314 | } | |
315 | ||
0fc5c15a | 316 | static void write_response(ESPState *s) |
2f275b8f | 317 | { |
bf4b9889 | 318 | trace_esp_write_response(s->status); |
3944966d | 319 | s->ti_buf[0] = s->status; |
0fc5c15a | 320 | s->ti_buf[1] = 0; |
4f6200f0 | 321 | if (s->dma) { |
74d71ea1 LV |
322 | if (s->dma_memory_write) { |
323 | s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); | |
324 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; | |
325 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | |
326 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
327 | } else { | |
328 | set_pdma(s, TI, 0, 2); | |
329 | s->pdma_cb = write_response_pdma_cb; | |
330 | esp_raise_drq(s); | |
331 | return; | |
332 | } | |
4f6200f0 | 333 | } else { |
f930d07e BS |
334 | s->ti_size = 2; |
335 | s->ti_rptr = 0; | |
d020aa50 | 336 | s->ti_wptr = 2; |
5ad6bb97 | 337 | s->rregs[ESP_RFLAGS] = 2; |
4f6200f0 | 338 | } |
c73f96fd | 339 | esp_raise_irq(s); |
2f275b8f | 340 | } |
4f6200f0 | 341 | |
a917d384 PB |
342 | static void esp_dma_done(ESPState *s) |
343 | { | |
c73f96fd | 344 | s->rregs[ESP_RSTAT] |= STAT_TC; |
5ad6bb97 BS |
345 | s->rregs[ESP_RINTR] = INTR_BS; |
346 | s->rregs[ESP_RSEQ] = 0; | |
347 | s->rregs[ESP_RFLAGS] = 0; | |
348 | s->rregs[ESP_TCLO] = 0; | |
349 | s->rregs[ESP_TCMID] = 0; | |
9ea73f8b | 350 | s->rregs[ESP_TCHI] = 0; |
c73f96fd | 351 | esp_raise_irq(s); |
a917d384 PB |
352 | } |
353 | ||
74d71ea1 LV |
354 | static void do_dma_pdma_cb(ESPState *s) |
355 | { | |
356 | int to_device = (s->ti_size < 0); | |
357 | int len = s->pdma_cur - s->pdma_start; | |
358 | if (s->do_cmd) { | |
359 | s->ti_size = 0; | |
360 | s->cmdlen = 0; | |
361 | s->do_cmd = 0; | |
362 | do_cmd(s, s->cmdbuf); | |
363 | return; | |
364 | } | |
365 | s->dma_left -= len; | |
366 | s->async_buf += len; | |
367 | s->async_len -= len; | |
368 | if (to_device) { | |
369 | s->ti_size += len; | |
370 | } else { | |
371 | s->ti_size -= len; | |
372 | } | |
373 | if (s->async_len == 0) { | |
374 | scsi_req_continue(s->current_req); | |
375 | /* | |
376 | * If there is still data to be read from the device then | |
377 | * complete the DMA operation immediately. Otherwise defer | |
378 | * until the scsi layer has completed. | |
379 | */ | |
380 | if (to_device || s->dma_left != 0 || s->ti_size == 0) { | |
381 | return; | |
382 | } | |
383 | } | |
384 | ||
385 | /* Partially filled a scsi buffer. Complete immediately. */ | |
386 | esp_dma_done(s); | |
387 | } | |
388 | ||
4d611c9a PB |
389 | static void esp_do_dma(ESPState *s) |
390 | { | |
67e999be | 391 | uint32_t len; |
4d611c9a | 392 | int to_device; |
a917d384 | 393 | |
a917d384 | 394 | len = s->dma_left; |
4d611c9a | 395 | if (s->do_cmd) { |
15407433 LV |
396 | /* |
397 | * handle_ti_cmd() case: esp_do_dma() is called only from | |
398 | * handle_ti_cmd() with do_cmd != NULL (see the assert()) | |
399 | */ | |
bf4b9889 | 400 | trace_esp_do_dma(s->cmdlen, len); |
926cde5f PP |
401 | assert (s->cmdlen <= sizeof(s->cmdbuf) && |
402 | len <= sizeof(s->cmdbuf) - s->cmdlen); | |
74d71ea1 LV |
403 | if (s->dma_memory_read) { |
404 | s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); | |
405 | } else { | |
406 | set_pdma(s, CMD, s->cmdlen, len); | |
407 | s->pdma_cb = do_dma_pdma_cb; | |
408 | esp_raise_drq(s); | |
409 | return; | |
410 | } | |
15407433 LV |
411 | trace_esp_handle_ti_cmd(s->cmdlen); |
412 | s->ti_size = 0; | |
413 | s->cmdlen = 0; | |
414 | s->do_cmd = 0; | |
415 | do_cmd(s, s->cmdbuf); | |
4d611c9a | 416 | return; |
a917d384 PB |
417 | } |
418 | if (s->async_len == 0) { | |
419 | /* Defer until data is available. */ | |
420 | return; | |
421 | } | |
422 | if (len > s->async_len) { | |
423 | len = s->async_len; | |
424 | } | |
7f0b6e11 | 425 | to_device = (s->ti_size < 0); |
a917d384 | 426 | if (to_device) { |
74d71ea1 LV |
427 | if (s->dma_memory_read) { |
428 | s->dma_memory_read(s->dma_opaque, s->async_buf, len); | |
429 | } else { | |
430 | set_pdma(s, ASYNC, 0, len); | |
431 | s->pdma_cb = do_dma_pdma_cb; | |
432 | esp_raise_drq(s); | |
433 | return; | |
434 | } | |
4d611c9a | 435 | } else { |
74d71ea1 LV |
436 | if (s->dma_memory_write) { |
437 | s->dma_memory_write(s->dma_opaque, s->async_buf, len); | |
438 | } else { | |
439 | set_pdma(s, ASYNC, 0, len); | |
440 | s->pdma_cb = do_dma_pdma_cb; | |
441 | esp_raise_drq(s); | |
442 | return; | |
443 | } | |
a917d384 | 444 | } |
a917d384 PB |
445 | s->dma_left -= len; |
446 | s->async_buf += len; | |
447 | s->async_len -= len; | |
6787f5fa PB |
448 | if (to_device) |
449 | s->ti_size += len; | |
450 | else | |
451 | s->ti_size -= len; | |
a917d384 | 452 | if (s->async_len == 0) { |
ad3376cc PB |
453 | scsi_req_continue(s->current_req); |
454 | /* If there is still data to be read from the device then | |
455 | complete the DMA operation immediately. Otherwise defer | |
456 | until the scsi layer has completed. */ | |
457 | if (to_device || s->dma_left != 0 || s->ti_size == 0) { | |
458 | return; | |
4d611c9a | 459 | } |
a917d384 | 460 | } |
ad3376cc PB |
461 | |
462 | /* Partially filled a scsi buffer. Complete immediately. */ | |
463 | esp_dma_done(s); | |
4d611c9a PB |
464 | } |
465 | ||
ea84a442 | 466 | static void esp_report_command_complete(ESPState *s, uint32_t status) |
2e5d83bb | 467 | { |
bf4b9889 | 468 | trace_esp_command_complete(); |
c6df7102 | 469 | if (s->ti_size != 0) { |
bf4b9889 | 470 | trace_esp_command_complete_unexpected(); |
c6df7102 PB |
471 | } |
472 | s->ti_size = 0; | |
473 | s->dma_left = 0; | |
474 | s->async_len = 0; | |
aba1f023 | 475 | if (status) { |
bf4b9889 | 476 | trace_esp_command_complete_fail(); |
c6df7102 | 477 | } |
aba1f023 | 478 | s->status = status; |
c6df7102 PB |
479 | s->rregs[ESP_RSTAT] = STAT_ST; |
480 | esp_dma_done(s); | |
481 | if (s->current_req) { | |
482 | scsi_req_unref(s->current_req); | |
483 | s->current_req = NULL; | |
484 | s->current_dev = NULL; | |
485 | } | |
486 | } | |
487 | ||
ea84a442 GR |
488 | void esp_command_complete(SCSIRequest *req, uint32_t status, |
489 | size_t resid) | |
490 | { | |
491 | ESPState *s = req->hba_private; | |
492 | ||
493 | if (s->rregs[ESP_RSTAT] & STAT_INT) { | |
494 | /* Defer handling command complete until the previous | |
495 | * interrupt has been handled. | |
496 | */ | |
497 | trace_esp_command_complete_deferred(); | |
498 | s->deferred_status = status; | |
499 | s->deferred_complete = true; | |
500 | return; | |
501 | } | |
502 | esp_report_command_complete(s, status); | |
503 | } | |
504 | ||
9c7e23fc | 505 | void esp_transfer_data(SCSIRequest *req, uint32_t len) |
c6df7102 | 506 | { |
e6810db8 | 507 | ESPState *s = req->hba_private; |
c6df7102 | 508 | |
7f0b6e11 | 509 | assert(!s->do_cmd); |
bf4b9889 | 510 | trace_esp_transfer_data(s->dma_left, s->ti_size); |
aba1f023 | 511 | s->async_len = len; |
c6df7102 PB |
512 | s->async_buf = scsi_req_get_buf(req); |
513 | if (s->dma_left) { | |
514 | esp_do_dma(s); | |
515 | } else if (s->dma_counter != 0 && s->ti_size <= 0) { | |
516 | /* If this was the last part of a DMA transfer then the | |
517 | completion interrupt is deferred to here. */ | |
a917d384 | 518 | esp_dma_done(s); |
4d611c9a | 519 | } |
2e5d83bb PB |
520 | } |
521 | ||
2f275b8f FB |
522 | static void handle_ti(ESPState *s) |
523 | { | |
4d611c9a | 524 | uint32_t dmalen, minlen; |
2f275b8f | 525 | |
7246e160 HP |
526 | if (s->dma && !s->dma_enabled) { |
527 | s->dma_cb = handle_ti; | |
528 | return; | |
529 | } | |
530 | ||
9ea73f8b PB |
531 | dmalen = s->rregs[ESP_TCLO]; |
532 | dmalen |= s->rregs[ESP_TCMID] << 8; | |
533 | dmalen |= s->rregs[ESP_TCHI] << 16; | |
db59203d PB |
534 | if (dmalen==0) { |
535 | dmalen=0x10000; | |
536 | } | |
6787f5fa | 537 | s->dma_counter = dmalen; |
db59203d | 538 | |
9f149aa9 | 539 | if (s->do_cmd) |
926cde5f | 540 | minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; |
67e999be FB |
541 | else if (s->ti_size < 0) |
542 | minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; | |
9f149aa9 PB |
543 | else |
544 | minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; | |
bf4b9889 | 545 | trace_esp_handle_ti(minlen); |
4f6200f0 | 546 | if (s->dma) { |
4d611c9a | 547 | s->dma_left = minlen; |
5ad6bb97 | 548 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
4d611c9a | 549 | esp_do_dma(s); |
15407433 | 550 | } else if (s->do_cmd) { |
bf4b9889 | 551 | trace_esp_handle_ti_cmd(s->cmdlen); |
9f149aa9 PB |
552 | s->ti_size = 0; |
553 | s->cmdlen = 0; | |
554 | s->do_cmd = 0; | |
555 | do_cmd(s, s->cmdbuf); | |
9f149aa9 | 556 | } |
2f275b8f FB |
557 | } |
558 | ||
9c7e23fc | 559 | void esp_hard_reset(ESPState *s) |
6f7e9aec | 560 | { |
5aca8c3b BS |
561 | memset(s->rregs, 0, ESP_REGS); |
562 | memset(s->wregs, 0, ESP_REGS); | |
c9cf45c1 | 563 | s->tchi_written = 0; |
4e9aec74 PB |
564 | s->ti_size = 0; |
565 | s->ti_rptr = 0; | |
566 | s->ti_wptr = 0; | |
4e9aec74 | 567 | s->dma = 0; |
9f149aa9 | 568 | s->do_cmd = 0; |
73d74342 | 569 | s->dma_cb = NULL; |
8dea1dd4 BS |
570 | |
571 | s->rregs[ESP_CFG1] = 7; | |
6f7e9aec FB |
572 | } |
573 | ||
a391fdbc | 574 | static void esp_soft_reset(ESPState *s) |
85948643 | 575 | { |
85948643 | 576 | qemu_irq_lower(s->irq); |
74d71ea1 | 577 | qemu_irq_lower(s->irq_data); |
a391fdbc | 578 | esp_hard_reset(s); |
85948643 BS |
579 | } |
580 | ||
a391fdbc | 581 | static void parent_esp_reset(ESPState *s, int irq, int level) |
2d069bab | 582 | { |
85948643 | 583 | if (level) { |
a391fdbc | 584 | esp_soft_reset(s); |
85948643 | 585 | } |
2d069bab BS |
586 | } |
587 | ||
9c7e23fc | 588 | uint64_t esp_reg_read(ESPState *s, uint32_t saddr) |
73d74342 | 589 | { |
a391fdbc | 590 | uint32_t old_val; |
73d74342 | 591 | |
bf4b9889 | 592 | trace_esp_mem_readb(saddr, s->rregs[saddr]); |
6f7e9aec | 593 | switch (saddr) { |
5ad6bb97 | 594 | case ESP_FIFO: |
ff589551 PP |
595 | if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { |
596 | /* Data out. */ | |
597 | qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); | |
598 | s->rregs[ESP_FIFO] = 0; | |
ff589551 | 599 | } else if (s->ti_rptr < s->ti_wptr) { |
f930d07e | 600 | s->ti_size--; |
ff589551 | 601 | s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; |
f930d07e | 602 | } |
ff589551 | 603 | if (s->ti_rptr == s->ti_wptr) { |
4f6200f0 FB |
604 | s->ti_rptr = 0; |
605 | s->ti_wptr = 0; | |
606 | } | |
f930d07e | 607 | break; |
5ad6bb97 | 608 | case ESP_RINTR: |
2814df28 BS |
609 | /* Clear sequence step, interrupt register and all status bits |
610 | except TC */ | |
611 | old_val = s->rregs[ESP_RINTR]; | |
612 | s->rregs[ESP_RINTR] = 0; | |
613 | s->rregs[ESP_RSTAT] &= ~STAT_TC; | |
614 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 615 | esp_lower_irq(s); |
ea84a442 GR |
616 | if (s->deferred_complete) { |
617 | esp_report_command_complete(s, s->deferred_status); | |
618 | s->deferred_complete = false; | |
619 | } | |
2814df28 | 620 | return old_val; |
c9cf45c1 HR |
621 | case ESP_TCHI: |
622 | /* Return the unique id if the value has never been written */ | |
623 | if (!s->tchi_written) { | |
624 | return s->chip_id; | |
625 | } | |
6f7e9aec | 626 | default: |
f930d07e | 627 | break; |
6f7e9aec | 628 | } |
2f275b8f | 629 | return s->rregs[saddr]; |
6f7e9aec FB |
630 | } |
631 | ||
9c7e23fc | 632 | void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
6f7e9aec | 633 | { |
bf4b9889 | 634 | trace_esp_mem_writeb(saddr, s->wregs[saddr], val); |
6f7e9aec | 635 | switch (saddr) { |
c9cf45c1 HR |
636 | case ESP_TCHI: |
637 | s->tchi_written = true; | |
638 | /* fall through */ | |
5ad6bb97 BS |
639 | case ESP_TCLO: |
640 | case ESP_TCMID: | |
641 | s->rregs[ESP_RSTAT] &= ~STAT_TC; | |
4f6200f0 | 642 | break; |
5ad6bb97 | 643 | case ESP_FIFO: |
9f149aa9 | 644 | if (s->do_cmd) { |
926cde5f | 645 | if (s->cmdlen < ESP_CMDBUF_SZ) { |
c98c6c10 PP |
646 | s->cmdbuf[s->cmdlen++] = val & 0xff; |
647 | } else { | |
648 | trace_esp_error_fifo_overrun(); | |
649 | } | |
ff589551 | 650 | } else if (s->ti_wptr == TI_BUFSZ - 1) { |
3af4e9aa | 651 | trace_esp_error_fifo_overrun(); |
2e5d83bb PB |
652 | } else { |
653 | s->ti_size++; | |
654 | s->ti_buf[s->ti_wptr++] = val & 0xff; | |
655 | } | |
f930d07e | 656 | break; |
5ad6bb97 | 657 | case ESP_CMD: |
4f6200f0 | 658 | s->rregs[saddr] = val; |
5ad6bb97 | 659 | if (val & CMD_DMA) { |
f930d07e | 660 | s->dma = 1; |
6787f5fa | 661 | /* Reload DMA counter. */ |
5ad6bb97 BS |
662 | s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; |
663 | s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; | |
9ea73f8b | 664 | s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; |
f930d07e BS |
665 | } else { |
666 | s->dma = 0; | |
667 | } | |
5ad6bb97 BS |
668 | switch(val & CMD_CMD) { |
669 | case CMD_NOP: | |
bf4b9889 | 670 | trace_esp_mem_writeb_cmd_nop(val); |
f930d07e | 671 | break; |
5ad6bb97 | 672 | case CMD_FLUSH: |
bf4b9889 | 673 | trace_esp_mem_writeb_cmd_flush(val); |
9e61bde5 | 674 | //s->ti_size = 0; |
5ad6bb97 BS |
675 | s->rregs[ESP_RINTR] = INTR_FC; |
676 | s->rregs[ESP_RSEQ] = 0; | |
a214c598 | 677 | s->rregs[ESP_RFLAGS] = 0; |
f930d07e | 678 | break; |
5ad6bb97 | 679 | case CMD_RESET: |
bf4b9889 | 680 | trace_esp_mem_writeb_cmd_reset(val); |
a391fdbc | 681 | esp_soft_reset(s); |
f930d07e | 682 | break; |
5ad6bb97 | 683 | case CMD_BUSRESET: |
bf4b9889 | 684 | trace_esp_mem_writeb_cmd_bus_reset(val); |
5ad6bb97 BS |
685 | s->rregs[ESP_RINTR] = INTR_RST; |
686 | if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { | |
c73f96fd | 687 | esp_raise_irq(s); |
9e61bde5 | 688 | } |
f930d07e | 689 | break; |
5ad6bb97 | 690 | case CMD_TI: |
f930d07e BS |
691 | handle_ti(s); |
692 | break; | |
5ad6bb97 | 693 | case CMD_ICCS: |
bf4b9889 | 694 | trace_esp_mem_writeb_cmd_iccs(val); |
f930d07e | 695 | write_response(s); |
4bf5801d BS |
696 | s->rregs[ESP_RINTR] = INTR_FC; |
697 | s->rregs[ESP_RSTAT] |= STAT_MI; | |
f930d07e | 698 | break; |
5ad6bb97 | 699 | case CMD_MSGACC: |
bf4b9889 | 700 | trace_esp_mem_writeb_cmd_msgacc(val); |
5ad6bb97 BS |
701 | s->rregs[ESP_RINTR] = INTR_DC; |
702 | s->rregs[ESP_RSEQ] = 0; | |
4e2a68c1 AT |
703 | s->rregs[ESP_RFLAGS] = 0; |
704 | esp_raise_irq(s); | |
f930d07e | 705 | break; |
0fd0eb21 | 706 | case CMD_PAD: |
bf4b9889 | 707 | trace_esp_mem_writeb_cmd_pad(val); |
0fd0eb21 BS |
708 | s->rregs[ESP_RSTAT] = STAT_TC; |
709 | s->rregs[ESP_RINTR] = INTR_FC; | |
710 | s->rregs[ESP_RSEQ] = 0; | |
711 | break; | |
5ad6bb97 | 712 | case CMD_SATN: |
bf4b9889 | 713 | trace_esp_mem_writeb_cmd_satn(val); |
f930d07e | 714 | break; |
6915bff1 HP |
715 | case CMD_RSTATN: |
716 | trace_esp_mem_writeb_cmd_rstatn(val); | |
717 | break; | |
5e1e0a3b | 718 | case CMD_SEL: |
bf4b9889 | 719 | trace_esp_mem_writeb_cmd_sel(val); |
f2818f22 | 720 | handle_s_without_atn(s); |
5e1e0a3b | 721 | break; |
5ad6bb97 | 722 | case CMD_SELATN: |
bf4b9889 | 723 | trace_esp_mem_writeb_cmd_selatn(val); |
f930d07e BS |
724 | handle_satn(s); |
725 | break; | |
5ad6bb97 | 726 | case CMD_SELATNS: |
bf4b9889 | 727 | trace_esp_mem_writeb_cmd_selatns(val); |
f930d07e BS |
728 | handle_satn_stop(s); |
729 | break; | |
5ad6bb97 | 730 | case CMD_ENSEL: |
bf4b9889 | 731 | trace_esp_mem_writeb_cmd_ensel(val); |
e3926838 | 732 | s->rregs[ESP_RINTR] = 0; |
74ec6048 | 733 | break; |
6fe84c18 HP |
734 | case CMD_DISSEL: |
735 | trace_esp_mem_writeb_cmd_dissel(val); | |
736 | s->rregs[ESP_RINTR] = 0; | |
737 | esp_raise_irq(s); | |
738 | break; | |
f930d07e | 739 | default: |
3af4e9aa | 740 | trace_esp_error_unhandled_command(val); |
f930d07e BS |
741 | break; |
742 | } | |
743 | break; | |
5ad6bb97 | 744 | case ESP_WBUSID ... ESP_WSYNO: |
f930d07e | 745 | break; |
5ad6bb97 | 746 | case ESP_CFG1: |
9ea73f8b PB |
747 | case ESP_CFG2: case ESP_CFG3: |
748 | case ESP_RES3: case ESP_RES4: | |
4f6200f0 FB |
749 | s->rregs[saddr] = val; |
750 | break; | |
5ad6bb97 | 751 | case ESP_WCCF ... ESP_WTEST: |
4f6200f0 | 752 | break; |
6f7e9aec | 753 | default: |
3af4e9aa | 754 | trace_esp_error_invalid_write(val, saddr); |
8dea1dd4 | 755 | return; |
6f7e9aec | 756 | } |
2f275b8f | 757 | s->wregs[saddr] = val; |
6f7e9aec FB |
758 | } |
759 | ||
a8170e5e | 760 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
8372d383 PM |
761 | unsigned size, bool is_write, |
762 | MemTxAttrs attrs) | |
67bb5314 AK |
763 | { |
764 | return (size == 1) || (is_write && size == 4); | |
765 | } | |
6f7e9aec | 766 | |
74d71ea1 LV |
767 | static bool esp_pdma_needed(void *opaque) |
768 | { | |
769 | ESPState *s = opaque; | |
770 | return s->dma_memory_read == NULL && s->dma_memory_write == NULL && | |
771 | s->dma_enabled; | |
772 | } | |
773 | ||
774 | static const VMStateDescription vmstate_esp_pdma = { | |
775 | .name = "esp/pdma", | |
776 | .version_id = 1, | |
777 | .minimum_version_id = 1, | |
778 | .needed = esp_pdma_needed, | |
779 | .fields = (VMStateField[]) { | |
780 | VMSTATE_BUFFER(pdma_buf, ESPState), | |
781 | VMSTATE_INT32(pdma_origin, ESPState), | |
782 | VMSTATE_UINT32(pdma_len, ESPState), | |
783 | VMSTATE_UINT32(pdma_start, ESPState), | |
784 | VMSTATE_UINT32(pdma_cur, ESPState), | |
785 | VMSTATE_END_OF_LIST() | |
786 | } | |
787 | }; | |
788 | ||
9c7e23fc | 789 | const VMStateDescription vmstate_esp = { |
cc9952f3 | 790 | .name ="esp", |
cc966774 | 791 | .version_id = 4, |
cc9952f3 | 792 | .minimum_version_id = 3, |
35d08458 | 793 | .fields = (VMStateField[]) { |
cc9952f3 BS |
794 | VMSTATE_BUFFER(rregs, ESPState), |
795 | VMSTATE_BUFFER(wregs, ESPState), | |
796 | VMSTATE_INT32(ti_size, ESPState), | |
797 | VMSTATE_UINT32(ti_rptr, ESPState), | |
798 | VMSTATE_UINT32(ti_wptr, ESPState), | |
799 | VMSTATE_BUFFER(ti_buf, ESPState), | |
3944966d | 800 | VMSTATE_UINT32(status, ESPState), |
ea84a442 GR |
801 | VMSTATE_UINT32(deferred_status, ESPState), |
802 | VMSTATE_BOOL(deferred_complete, ESPState), | |
cc9952f3 | 803 | VMSTATE_UINT32(dma, ESPState), |
cc966774 PB |
804 | VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), |
805 | VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), | |
cc9952f3 BS |
806 | VMSTATE_UINT32(cmdlen, ESPState), |
807 | VMSTATE_UINT32(do_cmd, ESPState), | |
808 | VMSTATE_UINT32(dma_left, ESPState), | |
809 | VMSTATE_END_OF_LIST() | |
74d71ea1 LV |
810 | }, |
811 | .subsections = (const VMStateDescription * []) { | |
812 | &vmstate_esp_pdma, | |
813 | NULL | |
cc9952f3 BS |
814 | } |
815 | }; | |
6f7e9aec | 816 | |
a8170e5e | 817 | static void sysbus_esp_mem_write(void *opaque, hwaddr addr, |
a391fdbc HP |
818 | uint64_t val, unsigned int size) |
819 | { | |
820 | SysBusESPState *sysbus = opaque; | |
821 | uint32_t saddr; | |
822 | ||
823 | saddr = addr >> sysbus->it_shift; | |
824 | esp_reg_write(&sysbus->esp, saddr, val); | |
825 | } | |
826 | ||
a8170e5e | 827 | static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, |
a391fdbc HP |
828 | unsigned int size) |
829 | { | |
830 | SysBusESPState *sysbus = opaque; | |
831 | uint32_t saddr; | |
832 | ||
833 | saddr = addr >> sysbus->it_shift; | |
834 | return esp_reg_read(&sysbus->esp, saddr); | |
835 | } | |
836 | ||
837 | static const MemoryRegionOps sysbus_esp_mem_ops = { | |
838 | .read = sysbus_esp_mem_read, | |
839 | .write = sysbus_esp_mem_write, | |
840 | .endianness = DEVICE_NATIVE_ENDIAN, | |
841 | .valid.accepts = esp_mem_accepts, | |
842 | }; | |
843 | ||
74d71ea1 LV |
844 | static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, |
845 | uint64_t val, unsigned int size) | |
846 | { | |
847 | SysBusESPState *sysbus = opaque; | |
848 | ESPState *s = &sysbus->esp; | |
849 | uint32_t dmalen; | |
850 | uint8_t *buf = get_pdma_buf(s); | |
851 | ||
852 | dmalen = s->rregs[ESP_TCLO]; | |
853 | dmalen |= s->rregs[ESP_TCMID] << 8; | |
854 | dmalen |= s->rregs[ESP_TCHI] << 16; | |
855 | if (dmalen == 0 || s->pdma_len == 0) { | |
856 | return; | |
857 | } | |
858 | switch (size) { | |
859 | case 1: | |
860 | buf[s->pdma_cur++] = val; | |
861 | s->pdma_len--; | |
862 | dmalen--; | |
863 | break; | |
864 | case 2: | |
865 | buf[s->pdma_cur++] = val >> 8; | |
866 | buf[s->pdma_cur++] = val; | |
867 | s->pdma_len -= 2; | |
868 | dmalen -= 2; | |
869 | break; | |
870 | } | |
871 | s->rregs[ESP_TCLO] = dmalen & 0xff; | |
872 | s->rregs[ESP_TCMID] = dmalen >> 8; | |
873 | s->rregs[ESP_TCHI] = dmalen >> 16; | |
874 | if (s->pdma_len == 0 && s->pdma_cb) { | |
875 | esp_lower_drq(s); | |
876 | s->pdma_cb(s); | |
877 | s->pdma_cb = NULL; | |
878 | } | |
879 | } | |
880 | ||
881 | static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, | |
882 | unsigned int size) | |
883 | { | |
884 | SysBusESPState *sysbus = opaque; | |
885 | ESPState *s = &sysbus->esp; | |
886 | uint8_t *buf = get_pdma_buf(s); | |
887 | uint64_t val = 0; | |
888 | ||
889 | if (s->pdma_len == 0) { | |
890 | return 0; | |
891 | } | |
892 | switch (size) { | |
893 | case 1: | |
894 | val = buf[s->pdma_cur++]; | |
895 | s->pdma_len--; | |
896 | break; | |
897 | case 2: | |
898 | val = buf[s->pdma_cur++]; | |
899 | val = (val << 8) | buf[s->pdma_cur++]; | |
900 | s->pdma_len -= 2; | |
901 | break; | |
902 | } | |
903 | ||
904 | if (s->pdma_len == 0 && s->pdma_cb) { | |
905 | esp_lower_drq(s); | |
906 | s->pdma_cb(s); | |
907 | s->pdma_cb = NULL; | |
908 | } | |
909 | return val; | |
910 | } | |
911 | ||
912 | static const MemoryRegionOps sysbus_esp_pdma_ops = { | |
913 | .read = sysbus_esp_pdma_read, | |
914 | .write = sysbus_esp_pdma_write, | |
915 | .endianness = DEVICE_NATIVE_ENDIAN, | |
916 | .valid.min_access_size = 1, | |
917 | .valid.max_access_size = 2, | |
918 | }; | |
919 | ||
afd4030c PB |
920 | static const struct SCSIBusInfo esp_scsi_info = { |
921 | .tcq = false, | |
7e0380b9 PB |
922 | .max_target = ESP_MAX_DEVS, |
923 | .max_lun = 7, | |
afd4030c | 924 | |
c6df7102 | 925 | .transfer_data = esp_transfer_data, |
94d3f98a PB |
926 | .complete = esp_command_complete, |
927 | .cancel = esp_request_cancelled | |
cfdc1bb0 PB |
928 | }; |
929 | ||
a391fdbc | 930 | static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) |
cfb9de9c | 931 | { |
0056d51b | 932 | SysBusESPState *sysbus = ESP(opaque); |
a391fdbc HP |
933 | ESPState *s = &sysbus->esp; |
934 | ||
935 | switch (irq) { | |
936 | case 0: | |
937 | parent_esp_reset(s, irq, level); | |
938 | break; | |
939 | case 1: | |
940 | esp_dma_enable(opaque, irq, level); | |
941 | break; | |
942 | } | |
943 | } | |
944 | ||
b09318ca | 945 | static void sysbus_esp_realize(DeviceState *dev, Error **errp) |
a391fdbc | 946 | { |
b09318ca | 947 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
0056d51b | 948 | SysBusESPState *sysbus = ESP(dev); |
a391fdbc | 949 | ESPState *s = &sysbus->esp; |
6f7e9aec | 950 | |
b09318ca | 951 | sysbus_init_irq(sbd, &s->irq); |
74d71ea1 | 952 | sysbus_init_irq(sbd, &s->irq_data); |
a391fdbc | 953 | assert(sysbus->it_shift != -1); |
6f7e9aec | 954 | |
d32e4b3d | 955 | s->chip_id = TCHI_FAS100A; |
29776739 | 956 | memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, |
74d71ea1 | 957 | sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); |
b09318ca | 958 | sysbus_init_mmio(sbd, &sysbus->iomem); |
74d71ea1 LV |
959 | memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, |
960 | sysbus, "esp-pdma", 2); | |
961 | sysbus_init_mmio(sbd, &sysbus->pdma); | |
6f7e9aec | 962 | |
b09318ca | 963 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); |
2d069bab | 964 | |
b1187b51 | 965 | scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); |
67e999be | 966 | } |
cfb9de9c | 967 | |
a391fdbc HP |
968 | static void sysbus_esp_hard_reset(DeviceState *dev) |
969 | { | |
0056d51b | 970 | SysBusESPState *sysbus = ESP(dev); |
a391fdbc HP |
971 | esp_hard_reset(&sysbus->esp); |
972 | } | |
973 | ||
974 | static const VMStateDescription vmstate_sysbus_esp_scsi = { | |
975 | .name = "sysbusespscsi", | |
ea84a442 GR |
976 | .version_id = 1, |
977 | .minimum_version_id = 1, | |
a391fdbc HP |
978 | .fields = (VMStateField[]) { |
979 | VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), | |
980 | VMSTATE_END_OF_LIST() | |
981 | } | |
999e12bb AL |
982 | }; |
983 | ||
a391fdbc | 984 | static void sysbus_esp_class_init(ObjectClass *klass, void *data) |
999e12bb | 985 | { |
39bffca2 | 986 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 987 | |
b09318ca | 988 | dc->realize = sysbus_esp_realize; |
a391fdbc HP |
989 | dc->reset = sysbus_esp_hard_reset; |
990 | dc->vmsd = &vmstate_sysbus_esp_scsi; | |
125ee0ed | 991 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
999e12bb AL |
992 | } |
993 | ||
1f077308 | 994 | static const TypeInfo sysbus_esp_info = { |
a71c7ec5 | 995 | .name = TYPE_ESP, |
39bffca2 | 996 | .parent = TYPE_SYS_BUS_DEVICE, |
a391fdbc HP |
997 | .instance_size = sizeof(SysBusESPState), |
998 | .class_init = sysbus_esp_class_init, | |
63235df8 BS |
999 | }; |
1000 | ||
83f7d43a | 1001 | static void esp_register_types(void) |
cfb9de9c | 1002 | { |
a391fdbc | 1003 | type_register_static(&sysbus_esp_info); |
cfb9de9c PB |
1004 | } |
1005 | ||
83f7d43a | 1006 | type_init(esp_register_types) |