]>
Commit | Line | Data |
---|---|---|
acbe4801 KW |
1 | /* |
2 | * IDE test cases | |
3 | * | |
4 | * Copyright (c) 2013 Kevin Wolf <[email protected]> | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
53239262 | 25 | #include "qemu/osdep.h" |
acbe4801 | 26 | |
acbe4801 KW |
27 | |
28 | #include "libqtest.h" | |
72c85e94 | 29 | #include "libqos/libqos.h" |
b95739dc KW |
30 | #include "libqos/pci-pc.h" |
31 | #include "libqos/malloc-pc.h" | |
acbe4801 KW |
32 | |
33 | #include "qemu-common.h" | |
58369e22 | 34 | #include "qemu/bswap.h" |
b95739dc KW |
35 | #include "hw/pci/pci_ids.h" |
36 | #include "hw/pci/pci_regs.h" | |
acbe4801 KW |
37 | |
38 | #define TEST_IMAGE_SIZE 64 * 1024 * 1024 | |
39 | ||
40 | #define IDE_PCI_DEV 1 | |
41 | #define IDE_PCI_FUNC 1 | |
42 | ||
43 | #define IDE_BASE 0x1f0 | |
44 | #define IDE_PRIMARY_IRQ 14 | |
45 | ||
f7ba8d7f JS |
46 | #define ATAPI_BLOCK_SIZE 2048 |
47 | ||
48 | /* How many bytes to receive via ATAPI PIO at one time. | |
49 | * Must be less than 0xFFFF. */ | |
50 | #define BYTE_COUNT_LIMIT 5120 | |
51 | ||
acbe4801 KW |
52 | enum { |
53 | reg_data = 0x0, | |
00ea63fd | 54 | reg_feature = 0x1, |
29e1d473 | 55 | reg_error = 0x1, |
acbe4801 KW |
56 | reg_nsectors = 0x2, |
57 | reg_lba_low = 0x3, | |
58 | reg_lba_middle = 0x4, | |
59 | reg_lba_high = 0x5, | |
60 | reg_device = 0x6, | |
61 | reg_status = 0x7, | |
62 | reg_command = 0x7, | |
63 | }; | |
64 | ||
65 | enum { | |
66 | BSY = 0x80, | |
67 | DRDY = 0x40, | |
68 | DF = 0x20, | |
69 | DRQ = 0x08, | |
70 | ERR = 0x01, | |
71 | }; | |
72 | ||
29e1d473 AN |
73 | /* Error field */ |
74 | enum { | |
75 | ABRT = 0x04, | |
76 | }; | |
77 | ||
acbe4801 | 78 | enum { |
c27d5656 | 79 | DEV = 0x10, |
b95739dc KW |
80 | LBA = 0x40, |
81 | }; | |
82 | ||
83 | enum { | |
84 | bmreg_cmd = 0x0, | |
85 | bmreg_status = 0x2, | |
86 | bmreg_prdt = 0x4, | |
87 | }; | |
88 | ||
89 | enum { | |
29e1d473 | 90 | CMD_DSM = 0x06, |
b95739dc KW |
91 | CMD_READ_DMA = 0xc8, |
92 | CMD_WRITE_DMA = 0xca, | |
bd07684a | 93 | CMD_FLUSH_CACHE = 0xe7, |
acbe4801 | 94 | CMD_IDENTIFY = 0xec, |
f7ba8d7f | 95 | CMD_PACKET = 0xa0, |
948eaed1 KW |
96 | |
97 | CMDF_ABORT = 0x100, | |
d7b7e580 | 98 | CMDF_NO_BM = 0x200, |
acbe4801 KW |
99 | }; |
100 | ||
b95739dc KW |
101 | enum { |
102 | BM_CMD_START = 0x1, | |
103 | BM_CMD_WRITE = 0x8, /* write = from device to memory */ | |
104 | }; | |
105 | ||
106 | enum { | |
107 | BM_STS_ACTIVE = 0x1, | |
108 | BM_STS_ERROR = 0x2, | |
109 | BM_STS_INTR = 0x4, | |
110 | }; | |
111 | ||
112 | enum { | |
113 | PRDT_EOT = 0x80000000, | |
114 | }; | |
115 | ||
acbe4801 KW |
116 | #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) |
117 | #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) | |
118 | ||
b95739dc KW |
119 | static QPCIBus *pcibus = NULL; |
120 | static QGuestAllocator *guest_malloc; | |
121 | ||
acbe4801 | 122 | static char tmp_path[] = "/tmp/qtest.XXXXXX"; |
14a92e5f | 123 | static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX"; |
acbe4801 KW |
124 | |
125 | static void ide_test_start(const char *cmdline_fmt, ...) | |
126 | { | |
127 | va_list ap; | |
128 | char *cmdline; | |
129 | ||
130 | va_start(ap, cmdline_fmt); | |
131 | cmdline = g_strdup_vprintf(cmdline_fmt, ap); | |
132 | va_end(ap); | |
133 | ||
134 | qtest_start(cmdline); | |
05e520f1 | 135 | guest_malloc = pc_alloc_init(global_qtest); |
e42de189 JS |
136 | |
137 | g_free(cmdline); | |
acbe4801 KW |
138 | } |
139 | ||
140 | static void ide_test_quit(void) | |
141 | { | |
0142f88b JS |
142 | pc_alloc_uninit(guest_malloc); |
143 | guest_malloc = NULL; | |
1d9358e6 | 144 | qtest_end(); |
acbe4801 KW |
145 | } |
146 | ||
b4ba67d9 | 147 | static QPCIDevice *get_pci_device(QPCIBar *bmdma_bar, QPCIBar *ide_bar) |
b95739dc KW |
148 | { |
149 | QPCIDevice *dev; | |
150 | uint16_t vendor_id, device_id; | |
151 | ||
152 | if (!pcibus) { | |
e5d1730d | 153 | pcibus = qpci_init_pc(global_qtest, NULL); |
b95739dc KW |
154 | } |
155 | ||
156 | /* Find PCI device and verify it's the right one */ | |
157 | dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC)); | |
158 | g_assert(dev != NULL); | |
159 | ||
160 | vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID); | |
161 | device_id = qpci_config_readw(dev, PCI_DEVICE_ID); | |
162 | g_assert(vendor_id == PCI_VENDOR_ID_INTEL); | |
163 | g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1); | |
164 | ||
165 | /* Map bmdma BAR */ | |
b4ba67d9 | 166 | *bmdma_bar = qpci_iomap(dev, 4, NULL); |
9c268f8a | 167 | |
b4ba67d9 | 168 | *ide_bar = qpci_legacy_iomap(dev, IDE_BASE); |
b95739dc KW |
169 | |
170 | qpci_device_enable(dev); | |
171 | ||
172 | return dev; | |
173 | } | |
174 | ||
175 | static void free_pci_device(QPCIDevice *dev) | |
176 | { | |
177 | /* libqos doesn't have a function for this, so free it manually */ | |
178 | g_free(dev); | |
179 | } | |
180 | ||
181 | typedef struct PrdtEntry { | |
182 | uint32_t addr; | |
183 | uint32_t size; | |
184 | } QEMU_PACKED PrdtEntry; | |
185 | ||
186 | #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask)) | |
187 | #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0) | |
188 | ||
29e1d473 AN |
189 | static uint64_t trim_range_le(uint64_t sector, uint16_t count) |
190 | { | |
191 | /* 2-byte range, 6-byte LBA */ | |
192 | return cpu_to_le64(((uint64_t)count << 48) + sector); | |
193 | } | |
194 | ||
b95739dc | 195 | static int send_dma_request(int cmd, uint64_t sector, int nb_sectors, |
00ea63fd | 196 | PrdtEntry *prdt, int prdt_entries, |
b4ba67d9 | 197 | void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar, |
9c268f8a | 198 | uint64_t sector, int nb_sectors)) |
b95739dc KW |
199 | { |
200 | QPCIDevice *dev; | |
b4ba67d9 | 201 | QPCIBar bmdma_bar, ide_bar; |
b95739dc KW |
202 | uintptr_t guest_prdt; |
203 | size_t len; | |
204 | bool from_dev; | |
205 | uint8_t status; | |
948eaed1 | 206 | int flags; |
b95739dc | 207 | |
b4ba67d9 | 208 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
b95739dc | 209 | |
948eaed1 KW |
210 | flags = cmd & ~0xff; |
211 | cmd &= 0xff; | |
212 | ||
b95739dc KW |
213 | switch (cmd) { |
214 | case CMD_READ_DMA: | |
00ea63fd JS |
215 | case CMD_PACKET: |
216 | /* Assuming we only test data reads w/ ATAPI, otherwise we need to know | |
217 | * the SCSI command being sent in the packet, too. */ | |
b95739dc KW |
218 | from_dev = true; |
219 | break; | |
29e1d473 | 220 | case CMD_DSM: |
b95739dc KW |
221 | case CMD_WRITE_DMA: |
222 | from_dev = false; | |
223 | break; | |
224 | default: | |
225 | g_assert_not_reached(); | |
226 | } | |
227 | ||
d7b7e580 KW |
228 | if (flags & CMDF_NO_BM) { |
229 | qpci_config_writew(dev, PCI_COMMAND, | |
230 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY); | |
231 | } | |
232 | ||
b95739dc | 233 | /* Select device 0 */ |
b4ba67d9 | 234 | qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA); |
b95739dc KW |
235 | |
236 | /* Stop any running transfer, clear any pending interrupt */ | |
b4ba67d9 DG |
237 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
238 | qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR); | |
b95739dc KW |
239 | |
240 | /* Setup PRDT */ | |
241 | len = sizeof(*prdt) * prdt_entries; | |
242 | guest_prdt = guest_alloc(guest_malloc, len); | |
243 | memwrite(guest_prdt, prdt, len); | |
b4ba67d9 | 244 | qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt); |
b95739dc KW |
245 | |
246 | /* ATA DMA command */ | |
00ea63fd JS |
247 | if (cmd == CMD_PACKET) { |
248 | /* Enables ATAPI DMA; otherwise PIO is attempted */ | |
b4ba67d9 | 249 | qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); |
00ea63fd | 250 | } else { |
29e1d473 AN |
251 | if (cmd == CMD_DSM) { |
252 | /* trim bit */ | |
253 | qpci_io_writeb(dev, ide_bar, reg_feature, 0x01); | |
254 | } | |
b4ba67d9 DG |
255 | qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors); |
256 | qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff); | |
257 | qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff); | |
258 | qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff); | |
00ea63fd | 259 | } |
b95739dc | 260 | |
b4ba67d9 | 261 | qpci_io_writeb(dev, ide_bar, reg_command, cmd); |
b95739dc | 262 | |
00ea63fd | 263 | if (post_exec) { |
b4ba67d9 | 264 | post_exec(dev, ide_bar, sector, nb_sectors); |
00ea63fd JS |
265 | } |
266 | ||
b95739dc | 267 | /* Start DMA transfer */ |
b4ba67d9 | 268 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, |
9c268f8a | 269 | BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0)); |
b95739dc | 270 | |
948eaed1 | 271 | if (flags & CMDF_ABORT) { |
b4ba67d9 | 272 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
948eaed1 KW |
273 | } |
274 | ||
b95739dc KW |
275 | /* Wait for the DMA transfer to complete */ |
276 | do { | |
b4ba67d9 | 277 | status = qpci_io_readb(dev, bmdma_bar, bmreg_status); |
b95739dc KW |
278 | } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE); |
279 | ||
280 | g_assert_cmpint(get_irq(IDE_PRIMARY_IRQ), ==, !!(status & BM_STS_INTR)); | |
281 | ||
282 | /* Check IDE status code */ | |
b4ba67d9 DG |
283 | assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY); |
284 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ); | |
b95739dc KW |
285 | |
286 | /* Reading the status register clears the IRQ */ | |
287 | g_assert(!get_irq(IDE_PRIMARY_IRQ)); | |
288 | ||
289 | /* Stop DMA transfer if still active */ | |
290 | if (status & BM_STS_ACTIVE) { | |
b4ba67d9 | 291 | qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0); |
b95739dc KW |
292 | } |
293 | ||
294 | free_pci_device(dev); | |
295 | ||
296 | return status; | |
297 | } | |
298 | ||
299 | static void test_bmdma_simple_rw(void) | |
300 | { | |
9c268f8a | 301 | QPCIDevice *dev; |
b4ba67d9 | 302 | QPCIBar bmdma_bar, ide_bar; |
b95739dc KW |
303 | uint8_t status; |
304 | uint8_t *buf; | |
305 | uint8_t *cmpbuf; | |
306 | size_t len = 512; | |
307 | uintptr_t guest_buf = guest_alloc(guest_malloc, len); | |
308 | ||
309 | PrdtEntry prdt[] = { | |
262f27b9 KW |
310 | { |
311 | .addr = cpu_to_le32(guest_buf), | |
312 | .size = cpu_to_le32(len | PRDT_EOT), | |
313 | }, | |
b95739dc KW |
314 | }; |
315 | ||
b4ba67d9 | 316 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 317 | |
b95739dc KW |
318 | buf = g_malloc(len); |
319 | cmpbuf = g_malloc(len); | |
320 | ||
321 | /* Write 0x55 pattern to sector 0 */ | |
322 | memset(buf, 0x55, len); | |
323 | memwrite(guest_buf, buf, len); | |
324 | ||
00ea63fd JS |
325 | status = send_dma_request(CMD_WRITE_DMA, 0, 1, prdt, |
326 | ARRAY_SIZE(prdt), NULL); | |
b95739dc | 327 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 328 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
329 | |
330 | /* Write 0xaa pattern to sector 1 */ | |
331 | memset(buf, 0xaa, len); | |
332 | memwrite(guest_buf, buf, len); | |
333 | ||
00ea63fd JS |
334 | status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt, |
335 | ARRAY_SIZE(prdt), NULL); | |
b95739dc | 336 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 337 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
338 | |
339 | /* Read and verify 0x55 pattern in sector 0 */ | |
340 | memset(cmpbuf, 0x55, len); | |
341 | ||
00ea63fd | 342 | status = send_dma_request(CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt), NULL); |
b95739dc | 343 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 344 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
345 | |
346 | memread(guest_buf, buf, len); | |
347 | g_assert(memcmp(buf, cmpbuf, len) == 0); | |
348 | ||
349 | /* Read and verify 0xaa pattern in sector 1 */ | |
350 | memset(cmpbuf, 0xaa, len); | |
351 | ||
00ea63fd | 352 | status = send_dma_request(CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt), NULL); |
b95739dc | 353 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 354 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
b95739dc KW |
355 | |
356 | memread(guest_buf, buf, len); | |
357 | g_assert(memcmp(buf, cmpbuf, len) == 0); | |
358 | ||
359 | ||
f5aa4bdc | 360 | free_pci_device(dev); |
b95739dc KW |
361 | g_free(buf); |
362 | g_free(cmpbuf); | |
363 | } | |
364 | ||
29e1d473 AN |
365 | static void test_bmdma_trim(void) |
366 | { | |
367 | QPCIDevice *dev; | |
368 | QPCIBar bmdma_bar, ide_bar; | |
369 | uint8_t status; | |
370 | const uint64_t trim_range[] = { trim_range_le(0, 2), | |
371 | trim_range_le(6, 8), | |
372 | trim_range_le(10, 1), | |
373 | }; | |
374 | const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2); | |
375 | size_t len = 512; | |
376 | uint8_t *buf; | |
377 | uintptr_t guest_buf = guest_alloc(guest_malloc, len); | |
378 | ||
379 | PrdtEntry prdt[] = { | |
380 | { | |
381 | .addr = cpu_to_le32(guest_buf), | |
382 | .size = cpu_to_le32(len | PRDT_EOT), | |
383 | }, | |
384 | }; | |
385 | ||
386 | dev = get_pci_device(&bmdma_bar, &ide_bar); | |
387 | ||
388 | buf = g_malloc(len); | |
389 | ||
390 | /* Normal request */ | |
391 | *((uint64_t *)buf) = trim_range[0]; | |
392 | *((uint64_t *)buf + 1) = trim_range[1]; | |
393 | ||
394 | memwrite(guest_buf, buf, 2 * sizeof(uint64_t)); | |
395 | ||
396 | status = send_dma_request(CMD_DSM, 0, 1, prdt, | |
397 | ARRAY_SIZE(prdt), NULL); | |
398 | g_assert_cmphex(status, ==, BM_STS_INTR); | |
399 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); | |
400 | ||
401 | /* Request contains invalid range */ | |
402 | *((uint64_t *)buf) = trim_range[2]; | |
403 | *((uint64_t *)buf + 1) = bad_range; | |
404 | ||
405 | memwrite(guest_buf, buf, 2 * sizeof(uint64_t)); | |
406 | ||
407 | status = send_dma_request(CMD_DSM, 0, 1, prdt, | |
408 | ARRAY_SIZE(prdt), NULL); | |
409 | g_assert_cmphex(status, ==, BM_STS_INTR); | |
410 | assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR); | |
411 | assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT); | |
412 | ||
413 | free_pci_device(dev); | |
414 | g_free(buf); | |
415 | } | |
416 | ||
948eaed1 KW |
417 | static void test_bmdma_short_prdt(void) |
418 | { | |
9c268f8a | 419 | QPCIDevice *dev; |
b4ba67d9 | 420 | QPCIBar bmdma_bar, ide_bar; |
948eaed1 KW |
421 | uint8_t status; |
422 | ||
423 | PrdtEntry prdt[] = { | |
262f27b9 KW |
424 | { |
425 | .addr = 0, | |
426 | .size = cpu_to_le32(0x10 | PRDT_EOT), | |
427 | }, | |
948eaed1 KW |
428 | }; |
429 | ||
b4ba67d9 | 430 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 431 | |
948eaed1 KW |
432 | /* Normal request */ |
433 | status = send_dma_request(CMD_READ_DMA, 0, 1, | |
00ea63fd | 434 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 435 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 436 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
437 | |
438 | /* Abort the request before it completes */ | |
439 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1, | |
00ea63fd | 440 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 441 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 442 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
f5aa4bdc | 443 | free_pci_device(dev); |
948eaed1 KW |
444 | } |
445 | ||
58732810 SH |
446 | static void test_bmdma_one_sector_short_prdt(void) |
447 | { | |
9c268f8a | 448 | QPCIDevice *dev; |
b4ba67d9 | 449 | QPCIBar bmdma_bar, ide_bar; |
58732810 SH |
450 | uint8_t status; |
451 | ||
452 | /* Read 2 sectors but only give 1 sector in PRDT */ | |
453 | PrdtEntry prdt[] = { | |
454 | { | |
455 | .addr = 0, | |
456 | .size = cpu_to_le32(0x200 | PRDT_EOT), | |
457 | }, | |
458 | }; | |
459 | ||
b4ba67d9 | 460 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 461 | |
58732810 SH |
462 | /* Normal request */ |
463 | status = send_dma_request(CMD_READ_DMA, 0, 2, | |
00ea63fd | 464 | prdt, ARRAY_SIZE(prdt), NULL); |
58732810 | 465 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 466 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
58732810 SH |
467 | |
468 | /* Abort the request before it completes */ | |
469 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 2, | |
00ea63fd | 470 | prdt, ARRAY_SIZE(prdt), NULL); |
58732810 | 471 | g_assert_cmphex(status, ==, 0); |
b4ba67d9 | 472 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
f5aa4bdc | 473 | free_pci_device(dev); |
58732810 SH |
474 | } |
475 | ||
948eaed1 KW |
476 | static void test_bmdma_long_prdt(void) |
477 | { | |
9c268f8a | 478 | QPCIDevice *dev; |
b4ba67d9 | 479 | QPCIBar bmdma_bar, ide_bar; |
948eaed1 KW |
480 | uint8_t status; |
481 | ||
482 | PrdtEntry prdt[] = { | |
262f27b9 KW |
483 | { |
484 | .addr = 0, | |
485 | .size = cpu_to_le32(0x1000 | PRDT_EOT), | |
486 | }, | |
948eaed1 KW |
487 | }; |
488 | ||
b4ba67d9 | 489 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 490 | |
948eaed1 KW |
491 | /* Normal request */ |
492 | status = send_dma_request(CMD_READ_DMA, 0, 1, | |
00ea63fd | 493 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 494 | g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); |
b4ba67d9 | 495 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
948eaed1 KW |
496 | |
497 | /* Abort the request before it completes */ | |
498 | status = send_dma_request(CMD_READ_DMA | CMDF_ABORT, 0, 1, | |
00ea63fd | 499 | prdt, ARRAY_SIZE(prdt), NULL); |
948eaed1 | 500 | g_assert_cmphex(status, ==, BM_STS_INTR); |
b4ba67d9 | 501 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
f5aa4bdc | 502 | free_pci_device(dev); |
948eaed1 KW |
503 | } |
504 | ||
d7b7e580 KW |
505 | static void test_bmdma_no_busmaster(void) |
506 | { | |
9c268f8a | 507 | QPCIDevice *dev; |
b4ba67d9 | 508 | QPCIBar bmdma_bar, ide_bar; |
d7b7e580 KW |
509 | uint8_t status; |
510 | ||
b4ba67d9 | 511 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 512 | |
d7b7e580 KW |
513 | /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be |
514 | * able to access it anyway because the Bus Master bit in the PCI command | |
515 | * register isn't set. This is complete nonsense, but it used to be pretty | |
516 | * good at confusing and occasionally crashing qemu. */ | |
517 | PrdtEntry prdt[4096] = { }; | |
518 | ||
519 | status = send_dma_request(CMD_READ_DMA | CMDF_NO_BM, 0, 512, | |
00ea63fd | 520 | prdt, ARRAY_SIZE(prdt), NULL); |
d7b7e580 KW |
521 | |
522 | /* Not entirely clear what the expected result is, but this is what we get | |
523 | * in practice. At least we want to be aware of any changes. */ | |
524 | g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR); | |
b4ba67d9 | 525 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
f5aa4bdc | 526 | free_pci_device(dev); |
d7b7e580 KW |
527 | } |
528 | ||
b95739dc KW |
529 | static void test_bmdma_setup(void) |
530 | { | |
531 | ide_test_start( | |
b8e665e4 | 532 | "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw " |
b95739dc KW |
533 | "-global ide-hd.ver=%s", |
534 | tmp_path, "testdisk", "version"); | |
baca2b9e | 535 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
b95739dc KW |
536 | } |
537 | ||
538 | static void test_bmdma_teardown(void) | |
539 | { | |
540 | ide_test_quit(); | |
541 | } | |
542 | ||
262f27b9 KW |
543 | static void string_cpu_to_be16(uint16_t *s, size_t bytes) |
544 | { | |
545 | g_assert((bytes & 1) == 0); | |
546 | bytes /= 2; | |
547 | ||
548 | while (bytes--) { | |
549 | *s = cpu_to_be16(*s); | |
550 | s++; | |
551 | } | |
552 | } | |
553 | ||
acbe4801 KW |
554 | static void test_identify(void) |
555 | { | |
9c268f8a | 556 | QPCIDevice *dev; |
b4ba67d9 | 557 | QPCIBar bmdma_bar, ide_bar; |
acbe4801 KW |
558 | uint8_t data; |
559 | uint16_t buf[256]; | |
560 | int i; | |
561 | int ret; | |
562 | ||
563 | ide_test_start( | |
b8e665e4 | 564 | "-drive file=%s,if=ide,serial=%s,cache=writeback,format=raw " |
acbe4801 KW |
565 | "-global ide-hd.ver=%s", |
566 | tmp_path, "testdisk", "version"); | |
567 | ||
b4ba67d9 | 568 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 569 | |
acbe4801 | 570 | /* IDENTIFY command on device 0*/ |
b4ba67d9 DG |
571 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
572 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY); | |
acbe4801 KW |
573 | |
574 | /* Read in the IDENTIFY buffer and check registers */ | |
b4ba67d9 | 575 | data = qpci_io_readb(dev, ide_bar, reg_device); |
c27d5656 | 576 | g_assert_cmpint(data & DEV, ==, 0); |
acbe4801 KW |
577 | |
578 | for (i = 0; i < 256; i++) { | |
b4ba67d9 | 579 | data = qpci_io_readb(dev, ide_bar, reg_status); |
acbe4801 KW |
580 | assert_bit_set(data, DRDY | DRQ); |
581 | assert_bit_clear(data, BSY | DF | ERR); | |
582 | ||
b4ba67d9 | 583 | buf[i] = qpci_io_readw(dev, ide_bar, reg_data); |
acbe4801 KW |
584 | } |
585 | ||
b4ba67d9 | 586 | data = qpci_io_readb(dev, ide_bar, reg_status); |
acbe4801 KW |
587 | assert_bit_set(data, DRDY); |
588 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
589 | ||
590 | /* Check serial number/version in the buffer */ | |
262f27b9 KW |
591 | string_cpu_to_be16(&buf[10], 20); |
592 | ret = memcmp(&buf[10], "testdisk ", 20); | |
acbe4801 KW |
593 | g_assert(ret == 0); |
594 | ||
262f27b9 KW |
595 | string_cpu_to_be16(&buf[23], 8); |
596 | ret = memcmp(&buf[23], "version ", 8); | |
acbe4801 KW |
597 | g_assert(ret == 0); |
598 | ||
599 | /* Write cache enabled bit */ | |
600 | assert_bit_set(buf[85], 0x20); | |
601 | ||
602 | ide_test_quit(); | |
f5aa4bdc | 603 | free_pci_device(dev); |
acbe4801 KW |
604 | } |
605 | ||
2dd7e10d EY |
606 | /* |
607 | * Write sector 1 with random data to make IDE storage dirty | |
608 | * Needed for flush tests so that flushes actually go though the block layer | |
609 | */ | |
610 | static void make_dirty(uint8_t device) | |
611 | { | |
9c268f8a | 612 | QPCIDevice *dev; |
b4ba67d9 | 613 | QPCIBar bmdma_bar, ide_bar; |
2dd7e10d EY |
614 | uint8_t status; |
615 | size_t len = 512; | |
616 | uintptr_t guest_buf; | |
617 | void* buf; | |
618 | ||
b4ba67d9 | 619 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 620 | |
2dd7e10d EY |
621 | guest_buf = guest_alloc(guest_malloc, len); |
622 | buf = g_malloc(len); | |
6048018e | 623 | memset(buf, rand() % 255 + 1, len); |
2dd7e10d EY |
624 | g_assert(guest_buf); |
625 | g_assert(buf); | |
626 | ||
627 | memwrite(guest_buf, buf, len); | |
628 | ||
629 | PrdtEntry prdt[] = { | |
630 | { | |
631 | .addr = cpu_to_le32(guest_buf), | |
632 | .size = cpu_to_le32(len | PRDT_EOT), | |
633 | }, | |
634 | }; | |
635 | ||
636 | status = send_dma_request(CMD_WRITE_DMA, 1, 1, prdt, | |
637 | ARRAY_SIZE(prdt), NULL); | |
638 | g_assert_cmphex(status, ==, BM_STS_INTR); | |
b4ba67d9 | 639 | assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR); |
2dd7e10d EY |
640 | |
641 | g_free(buf); | |
f5aa4bdc | 642 | free_pci_device(dev); |
2dd7e10d EY |
643 | } |
644 | ||
bd07684a KW |
645 | static void test_flush(void) |
646 | { | |
9c268f8a | 647 | QPCIDevice *dev; |
b4ba67d9 | 648 | QPCIBar bmdma_bar, ide_bar; |
bd07684a KW |
649 | uint8_t data; |
650 | ||
651 | ide_test_start( | |
b8e665e4 | 652 | "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw", |
bd07684a KW |
653 | tmp_path); |
654 | ||
b4ba67d9 | 655 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 656 | |
2dd7e10d EY |
657 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
658 | ||
659 | /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ | |
660 | make_dirty(0); | |
661 | ||
bd07684a | 662 | /* Delay the completion of the flush request until we explicitly do it */ |
5fb48d96 | 663 | g_free(hmp("qemu-io ide0-hd0 \"break flush_to_os A\"")); |
bd07684a KW |
664 | |
665 | /* FLUSH CACHE command on device 0*/ | |
b4ba67d9 DG |
666 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
667 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
bd07684a KW |
668 | |
669 | /* Check status while request is in flight*/ | |
b4ba67d9 | 670 | data = qpci_io_readb(dev, ide_bar, reg_status); |
bd07684a KW |
671 | assert_bit_set(data, BSY | DRDY); |
672 | assert_bit_clear(data, DF | ERR | DRQ); | |
673 | ||
674 | /* Complete the command */ | |
5fb48d96 | 675 | g_free(hmp("qemu-io ide0-hd0 \"resume A\"")); |
bd07684a KW |
676 | |
677 | /* Check registers */ | |
b4ba67d9 | 678 | data = qpci_io_readb(dev, ide_bar, reg_device); |
bd07684a KW |
679 | g_assert_cmpint(data & DEV, ==, 0); |
680 | ||
22bfa16e | 681 | do { |
b4ba67d9 | 682 | data = qpci_io_readb(dev, ide_bar, reg_status); |
22bfa16e MR |
683 | } while (data & BSY); |
684 | ||
bd07684a KW |
685 | assert_bit_set(data, DRDY); |
686 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
687 | ||
688 | ide_test_quit(); | |
f5aa4bdc | 689 | free_pci_device(dev); |
bd07684a KW |
690 | } |
691 | ||
baca2b9e | 692 | static void test_retry_flush(const char *machine) |
14a92e5f | 693 | { |
9c268f8a | 694 | QPCIDevice *dev; |
b4ba67d9 | 695 | QPCIBar bmdma_bar, ide_bar; |
14a92e5f PB |
696 | uint8_t data; |
697 | const char *s; | |
14a92e5f PB |
698 | |
699 | prepare_blkdebug_script(debug_path, "flush_to_disk"); | |
700 | ||
701 | ide_test_start( | |
b8e665e4 KW |
702 | "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw," |
703 | "rerror=stop,werror=stop", | |
14a92e5f PB |
704 | debug_path, tmp_path); |
705 | ||
b4ba67d9 | 706 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 707 | |
2dd7e10d EY |
708 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
709 | ||
710 | /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */ | |
711 | make_dirty(0); | |
712 | ||
14a92e5f | 713 | /* FLUSH CACHE command on device 0*/ |
b4ba67d9 DG |
714 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
715 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
14a92e5f PB |
716 | |
717 | /* Check status while request is in flight*/ | |
b4ba67d9 | 718 | data = qpci_io_readb(dev, ide_bar, reg_status); |
14a92e5f PB |
719 | assert_bit_set(data, BSY | DRDY); |
720 | assert_bit_clear(data, DF | ERR | DRQ); | |
721 | ||
8fe941f7 | 722 | qmp_eventwait("STOP"); |
14a92e5f PB |
723 | |
724 | /* Complete the command */ | |
725 | s = "{'execute':'cont' }"; | |
726 | qmp_discard_response(s); | |
727 | ||
728 | /* Check registers */ | |
b4ba67d9 | 729 | data = qpci_io_readb(dev, ide_bar, reg_device); |
14a92e5f PB |
730 | g_assert_cmpint(data & DEV, ==, 0); |
731 | ||
732 | do { | |
b4ba67d9 | 733 | data = qpci_io_readb(dev, ide_bar, reg_status); |
14a92e5f PB |
734 | } while (data & BSY); |
735 | ||
736 | assert_bit_set(data, DRDY); | |
737 | assert_bit_clear(data, BSY | DF | ERR | DRQ); | |
738 | ||
739 | ide_test_quit(); | |
f5aa4bdc | 740 | free_pci_device(dev); |
14a92e5f PB |
741 | } |
742 | ||
f7f3ff1d KW |
743 | static void test_flush_nodev(void) |
744 | { | |
9c268f8a | 745 | QPCIDevice *dev; |
b4ba67d9 | 746 | QPCIBar bmdma_bar, ide_bar; |
9c268f8a | 747 | |
f7f3ff1d KW |
748 | ide_test_start(""); |
749 | ||
b4ba67d9 | 750 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 751 | |
f7f3ff1d | 752 | /* FLUSH CACHE command on device 0*/ |
b4ba67d9 DG |
753 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
754 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
f7f3ff1d KW |
755 | |
756 | /* Just testing that qemu doesn't crash... */ | |
757 | ||
f5aa4bdc | 758 | free_pci_device(dev); |
f7f3ff1d KW |
759 | ide_test_quit(); |
760 | } | |
761 | ||
ce317e8d KW |
762 | static void test_flush_empty_drive(void) |
763 | { | |
764 | QPCIDevice *dev; | |
765 | QPCIBar bmdma_bar, ide_bar; | |
766 | ||
767 | ide_test_start("-device ide-cd,bus=ide.0"); | |
768 | dev = get_pci_device(&bmdma_bar, &ide_bar); | |
769 | ||
770 | /* FLUSH CACHE command on device 0 */ | |
771 | qpci_io_writeb(dev, ide_bar, reg_device, 0); | |
772 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE); | |
773 | ||
774 | /* Just testing that qemu doesn't crash... */ | |
775 | ||
776 | free_pci_device(dev); | |
777 | ide_test_quit(); | |
778 | } | |
779 | ||
041088c7 | 780 | static void test_pci_retry_flush(void) |
baca2b9e JS |
781 | { |
782 | test_retry_flush("pc"); | |
783 | } | |
784 | ||
041088c7 | 785 | static void test_isa_retry_flush(void) |
baca2b9e JS |
786 | { |
787 | test_retry_flush("isapc"); | |
788 | } | |
789 | ||
f7ba8d7f JS |
790 | typedef struct Read10CDB { |
791 | uint8_t opcode; | |
792 | uint8_t flags; | |
793 | uint32_t lba; | |
794 | uint8_t reserved; | |
795 | uint16_t nblocks; | |
796 | uint8_t control; | |
797 | uint16_t padding; | |
798 | } __attribute__((__packed__)) Read10CDB; | |
799 | ||
b4ba67d9 | 800 | static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar, |
9c268f8a | 801 | uint64_t lba, int nblocks) |
f7ba8d7f JS |
802 | { |
803 | Read10CDB pkt = { .padding = 0 }; | |
804 | int i; | |
805 | ||
00ea63fd JS |
806 | g_assert_cmpint(lba, <=, UINT32_MAX); |
807 | g_assert_cmpint(nblocks, <=, UINT16_MAX); | |
808 | g_assert_cmpint(nblocks, >=, 0); | |
809 | ||
f7ba8d7f JS |
810 | /* Construct SCSI CDB packet */ |
811 | pkt.opcode = 0x28; | |
812 | pkt.lba = cpu_to_be32(lba); | |
813 | pkt.nblocks = cpu_to_be16(nblocks); | |
814 | ||
815 | /* Send Packet */ | |
816 | for (i = 0; i < sizeof(Read10CDB)/2; i++) { | |
b4ba67d9 | 817 | qpci_io_writew(dev, ide_bar, reg_data, |
9c268f8a | 818 | le16_to_cpu(((uint16_t *)&pkt)[i])); |
f7ba8d7f JS |
819 | } |
820 | } | |
821 | ||
822 | static void nsleep(int64_t nsecs) | |
823 | { | |
824 | const struct timespec val = { .tv_nsec = nsecs }; | |
825 | nanosleep(&val, NULL); | |
826 | clock_set(nsecs); | |
827 | } | |
828 | ||
829 | static uint8_t ide_wait_clear(uint8_t flag) | |
830 | { | |
9c268f8a | 831 | QPCIDevice *dev; |
b4ba67d9 | 832 | QPCIBar bmdma_bar, ide_bar; |
f7ba8d7f | 833 | uint8_t data; |
9c73517c | 834 | time_t st; |
f7ba8d7f | 835 | |
b4ba67d9 | 836 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
9c268f8a | 837 | |
f7ba8d7f | 838 | /* Wait with a 5 second timeout */ |
9c73517c JS |
839 | time(&st); |
840 | while (true) { | |
b4ba67d9 | 841 | data = qpci_io_readb(dev, ide_bar, reg_status); |
f7ba8d7f | 842 | if (!(data & flag)) { |
f5aa4bdc | 843 | free_pci_device(dev); |
f7ba8d7f JS |
844 | return data; |
845 | } | |
9c73517c JS |
846 | if (difftime(time(NULL), st) > 5.0) { |
847 | break; | |
848 | } | |
f7ba8d7f JS |
849 | nsleep(400); |
850 | } | |
851 | g_assert_not_reached(); | |
852 | } | |
853 | ||
854 | static void ide_wait_intr(int irq) | |
855 | { | |
9c73517c | 856 | time_t st; |
f7ba8d7f JS |
857 | bool intr; |
858 | ||
9c73517c JS |
859 | time(&st); |
860 | while (true) { | |
f7ba8d7f JS |
861 | intr = get_irq(irq); |
862 | if (intr) { | |
863 | return; | |
864 | } | |
9c73517c JS |
865 | if (difftime(time(NULL), st) > 5.0) { |
866 | break; | |
867 | } | |
f7ba8d7f JS |
868 | nsleep(400); |
869 | } | |
870 | ||
871 | g_assert_not_reached(); | |
872 | } | |
873 | ||
874 | static void cdrom_pio_impl(int nblocks) | |
875 | { | |
9c268f8a | 876 | QPCIDevice *dev; |
b4ba67d9 | 877 | QPCIBar bmdma_bar, ide_bar; |
f7ba8d7f JS |
878 | FILE *fh; |
879 | int patt_blocks = MAX(16, nblocks); | |
880 | size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks; | |
881 | char *pattern = g_malloc(patt_len); | |
882 | size_t rxsize = ATAPI_BLOCK_SIZE * nblocks; | |
883 | uint16_t *rx = g_malloc0(rxsize); | |
884 | int i, j; | |
885 | uint8_t data; | |
886 | uint16_t limit; | |
543f8f13 | 887 | size_t ret; |
f7ba8d7f JS |
888 | |
889 | /* Prepopulate the CDROM with an interesting pattern */ | |
890 | generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE); | |
891 | fh = fopen(tmp_path, "w+"); | |
543f8f13 JS |
892 | ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh); |
893 | g_assert_cmpint(ret, ==, patt_blocks); | |
f7ba8d7f JS |
894 | fclose(fh); |
895 | ||
896 | ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " | |
897 | "-device ide-cd,drive=sr0,bus=ide.0", tmp_path); | |
b4ba67d9 | 898 | dev = get_pci_device(&bmdma_bar, &ide_bar); |
f7ba8d7f JS |
899 | qtest_irq_intercept_in(global_qtest, "ioapic"); |
900 | ||
901 | /* PACKET command on device 0 */ | |
b4ba67d9 DG |
902 | qpci_io_writeb(dev, ide_bar, reg_device, 0); |
903 | qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF); | |
904 | qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF)); | |
905 | qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET); | |
f348daf3 | 906 | /* HP0: Check_Status_A State */ |
f7ba8d7f JS |
907 | nsleep(400); |
908 | data = ide_wait_clear(BSY); | |
f348daf3 | 909 | /* HP1: Send_Packet State */ |
f7ba8d7f JS |
910 | assert_bit_set(data, DRQ | DRDY); |
911 | assert_bit_clear(data, ERR | DF | BSY); | |
912 | ||
913 | /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */ | |
b4ba67d9 | 914 | send_scsi_cdb_read10(dev, ide_bar, 0, nblocks); |
f7ba8d7f | 915 | |
f7ba8d7f JS |
916 | /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes. |
917 | * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes. | |
918 | * We allow an odd limit only when the remaining transfer size is | |
919 | * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only | |
920 | * request n blocks, so our request size is always even. | |
921 | * For this reason, we assume there is never a hanging byte to fetch. */ | |
922 | g_assert(!(rxsize & 1)); | |
923 | limit = BYTE_COUNT_LIMIT & ~1; | |
924 | for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) { | |
925 | size_t offset = i * (limit / 2); | |
926 | size_t rem = (rxsize / 2) - offset; | |
a421f3c3 JS |
927 | |
928 | /* HP3: INTRQ_Wait */ | |
929 | ide_wait_intr(IDE_PRIMARY_IRQ); | |
930 | ||
931 | /* HP2: Check_Status_B (and clear IRQ) */ | |
f348daf3 PL |
932 | data = ide_wait_clear(BSY); |
933 | assert_bit_set(data, DRQ | DRDY); | |
934 | assert_bit_clear(data, ERR | DF | BSY); | |
a421f3c3 | 935 | |
f348daf3 | 936 | /* HP4: Transfer_Data */ |
f7ba8d7f | 937 | for (j = 0; j < MIN((limit / 2), rem); j++) { |
b4ba67d9 DG |
938 | rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar, |
939 | reg_data)); | |
f7ba8d7f | 940 | } |
f7ba8d7f | 941 | } |
a421f3c3 JS |
942 | |
943 | /* Check for final completion IRQ */ | |
944 | ide_wait_intr(IDE_PRIMARY_IRQ); | |
945 | ||
946 | /* Sanity check final state */ | |
f7ba8d7f JS |
947 | data = ide_wait_clear(DRQ); |
948 | assert_bit_set(data, DRDY); | |
949 | assert_bit_clear(data, DRQ | ERR | DF | BSY); | |
950 | ||
951 | g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0); | |
952 | g_free(pattern); | |
953 | g_free(rx); | |
954 | test_bmdma_teardown(); | |
f5aa4bdc | 955 | free_pci_device(dev); |
f7ba8d7f JS |
956 | } |
957 | ||
958 | static void test_cdrom_pio(void) | |
959 | { | |
960 | cdrom_pio_impl(1); | |
961 | } | |
962 | ||
963 | static void test_cdrom_pio_large(void) | |
964 | { | |
965 | /* Test a few loops of the PIO DRQ mechanism. */ | |
966 | cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE); | |
967 | } | |
968 | ||
00ea63fd JS |
969 | |
970 | static void test_cdrom_dma(void) | |
971 | { | |
972 | static const size_t len = ATAPI_BLOCK_SIZE; | |
543f8f13 | 973 | size_t ret; |
00ea63fd JS |
974 | char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16); |
975 | char *rx = g_malloc0(len); | |
976 | uintptr_t guest_buf; | |
977 | PrdtEntry prdt[1]; | |
978 | FILE *fh; | |
979 | ||
980 | ide_test_start("-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 " | |
981 | "-device ide-cd,drive=sr0,bus=ide.0", tmp_path); | |
982 | qtest_irq_intercept_in(global_qtest, "ioapic"); | |
983 | ||
984 | guest_buf = guest_alloc(guest_malloc, len); | |
985 | prdt[0].addr = cpu_to_le32(guest_buf); | |
986 | prdt[0].size = cpu_to_le32(len | PRDT_EOT); | |
987 | ||
988 | generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE); | |
989 | fh = fopen(tmp_path, "w+"); | |
543f8f13 JS |
990 | ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh); |
991 | g_assert_cmpint(ret, ==, 16); | |
00ea63fd JS |
992 | fclose(fh); |
993 | ||
994 | send_dma_request(CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10); | |
995 | ||
996 | /* Read back data from guest memory into local qtest memory */ | |
997 | memread(guest_buf, rx, len); | |
998 | g_assert_cmpint(memcmp(pattern, rx, len), ==, 0); | |
999 | ||
1000 | g_free(pattern); | |
1001 | g_free(rx); | |
1002 | test_bmdma_teardown(); | |
1003 | } | |
1004 | ||
acbe4801 KW |
1005 | int main(int argc, char **argv) |
1006 | { | |
1007 | const char *arch = qtest_get_arch(); | |
1008 | int fd; | |
1009 | int ret; | |
1010 | ||
1011 | /* Check architecture */ | |
1012 | if (strcmp(arch, "i386") && strcmp(arch, "x86_64")) { | |
1013 | g_test_message("Skipping test for non-x86\n"); | |
1014 | return 0; | |
1015 | } | |
1016 | ||
14a92e5f PB |
1017 | /* Create temporary blkdebug instructions */ |
1018 | fd = mkstemp(debug_path); | |
1019 | g_assert(fd >= 0); | |
1020 | close(fd); | |
1021 | ||
acbe4801 KW |
1022 | /* Create a temporary raw image */ |
1023 | fd = mkstemp(tmp_path); | |
1024 | g_assert(fd >= 0); | |
1025 | ret = ftruncate(fd, TEST_IMAGE_SIZE); | |
1026 | g_assert(ret == 0); | |
1027 | close(fd); | |
1028 | ||
1029 | /* Run the tests */ | |
1030 | g_test_init(&argc, &argv, NULL); | |
1031 | ||
1032 | qtest_add_func("/ide/identify", test_identify); | |
1033 | ||
b95739dc KW |
1034 | qtest_add_func("/ide/bmdma/setup", test_bmdma_setup); |
1035 | qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw); | |
29e1d473 | 1036 | qtest_add_func("/ide/bmdma/trim", test_bmdma_trim); |
948eaed1 | 1037 | qtest_add_func("/ide/bmdma/short_prdt", test_bmdma_short_prdt); |
58732810 SH |
1038 | qtest_add_func("/ide/bmdma/one_sector_short_prdt", |
1039 | test_bmdma_one_sector_short_prdt); | |
948eaed1 | 1040 | qtest_add_func("/ide/bmdma/long_prdt", test_bmdma_long_prdt); |
d7b7e580 | 1041 | qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster); |
b95739dc KW |
1042 | qtest_add_func("/ide/bmdma/teardown", test_bmdma_teardown); |
1043 | ||
bd07684a | 1044 | qtest_add_func("/ide/flush", test_flush); |
baca2b9e | 1045 | qtest_add_func("/ide/flush/nodev", test_flush_nodev); |
ce317e8d | 1046 | qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive); |
baca2b9e JS |
1047 | qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush); |
1048 | qtest_add_func("/ide/flush/retry_isa", test_isa_retry_flush); | |
14a92e5f | 1049 | |
f7ba8d7f JS |
1050 | qtest_add_func("/ide/cdrom/pio", test_cdrom_pio); |
1051 | qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large); | |
00ea63fd | 1052 | qtest_add_func("/ide/cdrom/dma", test_cdrom_dma); |
f7ba8d7f | 1053 | |
acbe4801 KW |
1054 | ret = g_test_run(); |
1055 | ||
1056 | /* Cleanup */ | |
1057 | unlink(tmp_path); | |
14a92e5f | 1058 | unlink(debug_path); |
acbe4801 KW |
1059 | |
1060 | return ret; | |
1061 | } |