]>
Commit | Line | Data |
---|---|---|
6af0bf9c FB |
1 | /* |
2 | * MIPS emulation helpers for qemu. | |
5fafdf24 | 3 | * |
6af0bf9c FB |
4 | * Copyright (c) 2004-2005 Jocelyn Mayer |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
e37e863f FB |
20 | #include <stdarg.h> |
21 | #include <stdlib.h> | |
22 | #include <stdio.h> | |
23 | #include <string.h> | |
24 | #include <inttypes.h> | |
25 | #include <signal.h> | |
26 | #include <assert.h> | |
27 | ||
28 | #include "cpu.h" | |
29 | #include "exec-all.h" | |
6af0bf9c | 30 | |
43057ab1 FB |
31 | enum { |
32 | TLBRET_DIRTY = -4, | |
33 | TLBRET_INVALID = -3, | |
34 | TLBRET_NOMATCH = -2, | |
35 | TLBRET_BADADDR = -1, | |
36 | TLBRET_MATCH = 0 | |
37 | }; | |
38 | ||
29929e34 TS |
39 | /* no MMU emulation */ |
40 | int no_mmu_map_address (CPUState *env, target_ulong *physical, int *prot, | |
6af0bf9c | 41 | target_ulong address, int rw, int access_type) |
29929e34 TS |
42 | { |
43 | *physical = address; | |
44 | *prot = PAGE_READ | PAGE_WRITE; | |
45 | return TLBRET_MATCH; | |
46 | } | |
47 | ||
48 | /* fixed mapping MMU emulation */ | |
49 | int fixed_mmu_map_address (CPUState *env, target_ulong *physical, int *prot, | |
50 | target_ulong address, int rw, int access_type) | |
51 | { | |
52 | if (address <= (int32_t)0x7FFFFFFFUL) { | |
53 | if (!(env->CP0_Status & (1 << CP0St_ERL))) | |
54 | *physical = address + 0x40000000UL; | |
55 | else | |
56 | *physical = address; | |
57 | } else if (address <= (int32_t)0xBFFFFFFFUL) | |
58 | *physical = address & 0x1FFFFFFF; | |
59 | else | |
60 | *physical = address; | |
61 | ||
62 | *prot = PAGE_READ | PAGE_WRITE; | |
63 | return TLBRET_MATCH; | |
64 | } | |
65 | ||
66 | /* MIPS32/MIPS64 R4000-style MMU emulation */ | |
67 | int r4k_map_address (CPUState *env, target_ulong *physical, int *prot, | |
68 | target_ulong address, int rw, int access_type) | |
6af0bf9c | 69 | { |
925fd0f2 | 70 | uint8_t ASID = env->CP0_EntryHi & 0xFF; |
3b1c8be4 | 71 | int i; |
6af0bf9c | 72 | |
ead9360e TS |
73 | for (i = 0; i < env->tlb->tlb_in_use; i++) { |
74 | r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i]; | |
3b1c8be4 | 75 | /* 1k pages are not supported. */ |
f2e9ebef | 76 | target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 77 | target_ulong tag = address & ~mask; |
f2e9ebef | 78 | target_ulong VPN = tlb->VPN & ~mask; |
d26bc211 | 79 | #if defined(TARGET_MIPS64) |
e034e2c3 | 80 | tag &= env->SEGMask; |
100ce988 | 81 | #endif |
3b1c8be4 | 82 | |
6af0bf9c | 83 | /* Check ASID, virtual page number & size */ |
f2e9ebef | 84 | if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) { |
6af0bf9c | 85 | /* TLB match */ |
f2e9ebef | 86 | int n = !!(address & mask & ~(mask >> 1)); |
6af0bf9c | 87 | /* Check access rights */ |
f2e9ebef | 88 | if (!(n ? tlb->V1 : tlb->V0)) |
43057ab1 | 89 | return TLBRET_INVALID; |
f2e9ebef | 90 | if (rw == 0 || (n ? tlb->D1 : tlb->D0)) { |
3b1c8be4 | 91 | *physical = tlb->PFN[n] | (address & (mask >> 1)); |
9fb63ac2 | 92 | *prot = PAGE_READ; |
98c1b82b | 93 | if (n ? tlb->D1 : tlb->D0) |
9fb63ac2 | 94 | *prot |= PAGE_WRITE; |
43057ab1 | 95 | return TLBRET_MATCH; |
6af0bf9c | 96 | } |
43057ab1 | 97 | return TLBRET_DIRTY; |
6af0bf9c FB |
98 | } |
99 | } | |
43057ab1 | 100 | return TLBRET_NOMATCH; |
6af0bf9c | 101 | } |
6af0bf9c | 102 | |
43057ab1 FB |
103 | static int get_physical_address (CPUState *env, target_ulong *physical, |
104 | int *prot, target_ulong address, | |
105 | int rw, int access_type) | |
6af0bf9c | 106 | { |
b4ab4b4e | 107 | /* User mode can only access useg/xuseg */ |
43057ab1 | 108 | int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM; |
671880e6 TS |
109 | int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM; |
110 | int kernel_mode = !user_mode && !supervisor_mode; | |
d26bc211 | 111 | #if defined(TARGET_MIPS64) |
b4ab4b4e TS |
112 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; |
113 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
114 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
115 | #endif | |
43057ab1 FB |
116 | int ret = TLBRET_MATCH; |
117 | ||
6af0bf9c FB |
118 | #if 0 |
119 | if (logfile) { | |
120 | fprintf(logfile, "user mode %d h %08x\n", | |
121 | user_mode, env->hflags); | |
122 | } | |
123 | #endif | |
b4ab4b4e | 124 | |
b4ab4b4e TS |
125 | if (address <= (int32_t)0x7FFFFFFFUL) { |
126 | /* useg */ | |
996ba2cc | 127 | if (env->CP0_Status & (1 << CP0St_ERL)) { |
29929e34 | 128 | *physical = address & 0xFFFFFFFF; |
6af0bf9c | 129 | *prot = PAGE_READ | PAGE_WRITE; |
996ba2cc | 130 | } else { |
ead9360e | 131 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6af0bf9c | 132 | } |
d26bc211 | 133 | #if defined(TARGET_MIPS64) |
89fc88da | 134 | } else if (address < 0x4000000000000000ULL) { |
b4ab4b4e | 135 | /* xuseg */ |
67d6abff | 136 | if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) { |
ead9360e | 137 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
b4ab4b4e TS |
138 | } else { |
139 | ret = TLBRET_BADADDR; | |
140 | } | |
89fc88da | 141 | } else if (address < 0x8000000000000000ULL) { |
b4ab4b4e | 142 | /* xsseg */ |
671880e6 | 143 | if ((supervisor_mode || kernel_mode) && |
67d6abff | 144 | SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) { |
ead9360e | 145 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
b4ab4b4e TS |
146 | } else { |
147 | ret = TLBRET_BADADDR; | |
148 | } | |
89fc88da | 149 | } else if (address < 0xC000000000000000ULL) { |
b4ab4b4e | 150 | /* xkphys */ |
671880e6 | 151 | if (kernel_mode && KX && |
6d35524c TS |
152 | (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) { |
153 | *physical = address & env->PAMask; | |
b4ab4b4e TS |
154 | *prot = PAGE_READ | PAGE_WRITE; |
155 | } else { | |
156 | ret = TLBRET_BADADDR; | |
157 | } | |
89fc88da | 158 | } else if (address < 0xFFFFFFFF80000000ULL) { |
b4ab4b4e | 159 | /* xkseg */ |
671880e6 | 160 | if (kernel_mode && KX && |
67d6abff | 161 | address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) { |
ead9360e | 162 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
b4ab4b4e TS |
163 | } else { |
164 | ret = TLBRET_BADADDR; | |
165 | } | |
166 | #endif | |
5dc4b744 | 167 | } else if (address < (int32_t)0xA0000000UL) { |
6af0bf9c | 168 | /* kseg0 */ |
671880e6 TS |
169 | if (kernel_mode) { |
170 | *physical = address - (int32_t)0x80000000UL; | |
171 | *prot = PAGE_READ | PAGE_WRITE; | |
172 | } else { | |
173 | ret = TLBRET_BADADDR; | |
174 | } | |
5dc4b744 | 175 | } else if (address < (int32_t)0xC0000000UL) { |
6af0bf9c | 176 | /* kseg1 */ |
671880e6 TS |
177 | if (kernel_mode) { |
178 | *physical = address - (int32_t)0xA0000000UL; | |
179 | *prot = PAGE_READ | PAGE_WRITE; | |
180 | } else { | |
181 | ret = TLBRET_BADADDR; | |
182 | } | |
5dc4b744 | 183 | } else if (address < (int32_t)0xE0000000UL) { |
89fc88da | 184 | /* sseg (kseg2) */ |
671880e6 TS |
185 | if (supervisor_mode || kernel_mode) { |
186 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
187 | } else { | |
188 | ret = TLBRET_BADADDR; | |
189 | } | |
6af0bf9c FB |
190 | } else { |
191 | /* kseg3 */ | |
6af0bf9c | 192 | /* XXX: debug segment is not emulated */ |
671880e6 TS |
193 | if (kernel_mode) { |
194 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
195 | } else { | |
196 | ret = TLBRET_BADADDR; | |
197 | } | |
6af0bf9c FB |
198 | } |
199 | #if 0 | |
200 | if (logfile) { | |
3594c774 | 201 | fprintf(logfile, TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n", |
c570fd16 | 202 | address, rw, access_type, *physical, *prot, ret); |
6af0bf9c FB |
203 | } |
204 | #endif | |
205 | ||
206 | return ret; | |
207 | } | |
208 | ||
5fafdf24 | 209 | #if defined(CONFIG_USER_ONLY) |
9b3c35e0 | 210 | target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) |
6af0bf9c FB |
211 | { |
212 | return addr; | |
213 | } | |
214 | #else | |
9b3c35e0 | 215 | target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) |
6af0bf9c FB |
216 | { |
217 | target_ulong phys_addr; | |
218 | int prot; | |
219 | ||
220 | if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0) | |
221 | return -1; | |
222 | return phys_addr; | |
223 | } | |
6af0bf9c FB |
224 | |
225 | void cpu_mips_init_mmu (CPUState *env) | |
226 | { | |
227 | } | |
6af0bf9c FB |
228 | #endif /* !defined(CONFIG_USER_ONLY) */ |
229 | ||
230 | int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw, | |
6ebbf390 | 231 | int mmu_idx, int is_softmmu) |
6af0bf9c FB |
232 | { |
233 | target_ulong physical; | |
234 | int prot; | |
235 | int exception = 0, error_code = 0; | |
236 | int access_type; | |
237 | int ret = 0; | |
238 | ||
239 | if (logfile) { | |
4ad40f36 | 240 | #if 0 |
6af0bf9c | 241 | cpu_dump_state(env, logfile, fprintf, 0); |
4ad40f36 | 242 | #endif |
6ebbf390 JM |
243 | fprintf(logfile, "%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n", |
244 | __func__, env->PC[env->current_tc], address, rw, mmu_idx, is_softmmu); | |
6af0bf9c | 245 | } |
4ad40f36 FB |
246 | |
247 | rw &= 1; | |
248 | ||
6af0bf9c FB |
249 | /* data access */ |
250 | /* XXX: put correct access by using cpu_restore_state() | |
251 | correctly */ | |
252 | access_type = ACCESS_INT; | |
253 | if (env->user_mode_only) { | |
254 | /* user mode only emulation */ | |
43057ab1 | 255 | ret = TLBRET_NOMATCH; |
6af0bf9c FB |
256 | goto do_fault; |
257 | } | |
258 | ret = get_physical_address(env, &physical, &prot, | |
259 | address, rw, access_type); | |
260 | if (logfile) { | |
3594c774 | 261 | fprintf(logfile, "%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n", |
6af0bf9c FB |
262 | __func__, address, ret, physical, prot); |
263 | } | |
43057ab1 FB |
264 | if (ret == TLBRET_MATCH) { |
265 | ret = tlb_set_page(env, address & TARGET_PAGE_MASK, | |
266 | physical & TARGET_PAGE_MASK, prot, | |
6ebbf390 | 267 | mmu_idx, is_softmmu); |
6af0bf9c FB |
268 | } else if (ret < 0) { |
269 | do_fault: | |
270 | switch (ret) { | |
271 | default: | |
43057ab1 | 272 | case TLBRET_BADADDR: |
6af0bf9c FB |
273 | /* Reference to kernel address from user mode or supervisor mode */ |
274 | /* Reference to supervisor address from user mode */ | |
275 | if (rw) | |
276 | exception = EXCP_AdES; | |
277 | else | |
278 | exception = EXCP_AdEL; | |
279 | break; | |
43057ab1 | 280 | case TLBRET_NOMATCH: |
6af0bf9c FB |
281 | /* No TLB match for a mapped address */ |
282 | if (rw) | |
283 | exception = EXCP_TLBS; | |
284 | else | |
285 | exception = EXCP_TLBL; | |
286 | error_code = 1; | |
287 | break; | |
43057ab1 | 288 | case TLBRET_INVALID: |
6af0bf9c FB |
289 | /* TLB match with no valid bit */ |
290 | if (rw) | |
291 | exception = EXCP_TLBS; | |
292 | else | |
293 | exception = EXCP_TLBL; | |
6af0bf9c | 294 | break; |
43057ab1 | 295 | case TLBRET_DIRTY: |
6af0bf9c FB |
296 | /* TLB match but 'D' bit is cleared */ |
297 | exception = EXCP_LTLBL; | |
298 | break; | |
3b46e624 | 299 | |
6af0bf9c | 300 | } |
6af0bf9c FB |
301 | /* Raise exception */ |
302 | env->CP0_BadVAddr = address; | |
100ce988 | 303 | env->CP0_Context = (env->CP0_Context & ~0x007fffff) | |
4ad40f36 | 304 | ((address >> 9) & 0x007ffff0); |
6af0bf9c | 305 | env->CP0_EntryHi = |
43057ab1 | 306 | (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1)); |
d26bc211 | 307 | #if defined(TARGET_MIPS64) |
e034e2c3 TS |
308 | env->CP0_EntryHi &= env->SEGMask; |
309 | env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) | | |
310 | ((address & 0xC00000000000ULL) >> (env->SEGBITS - 9)) | | |
311 | ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9); | |
100ce988 | 312 | #endif |
6af0bf9c FB |
313 | env->exception_index = exception; |
314 | env->error_code = error_code; | |
315 | ret = 1; | |
316 | } | |
317 | ||
318 | return ret; | |
319 | } | |
320 | ||
14e51cc7 | 321 | #if !defined(CONFIG_USER_ONLY) |
9a5d878f TS |
322 | static const char * const excp_names[EXCP_LAST + 1] = { |
323 | [EXCP_RESET] = "reset", | |
324 | [EXCP_SRESET] = "soft reset", | |
325 | [EXCP_DSS] = "debug single step", | |
326 | [EXCP_DINT] = "debug interrupt", | |
327 | [EXCP_NMI] = "non-maskable interrupt", | |
328 | [EXCP_MCHECK] = "machine check", | |
329 | [EXCP_EXT_INTERRUPT] = "interrupt", | |
330 | [EXCP_DFWATCH] = "deferred watchpoint", | |
331 | [EXCP_DIB] = "debug instruction breakpoint", | |
332 | [EXCP_IWATCH] = "instruction fetch watchpoint", | |
333 | [EXCP_AdEL] = "address error load", | |
334 | [EXCP_AdES] = "address error store", | |
335 | [EXCP_TLBF] = "TLB refill", | |
336 | [EXCP_IBE] = "instruction bus error", | |
337 | [EXCP_DBp] = "debug breakpoint", | |
338 | [EXCP_SYSCALL] = "syscall", | |
339 | [EXCP_BREAK] = "break", | |
340 | [EXCP_CpU] = "coprocessor unusable", | |
341 | [EXCP_RI] = "reserved instruction", | |
342 | [EXCP_OVERFLOW] = "arithmetic overflow", | |
343 | [EXCP_TRAP] = "trap", | |
344 | [EXCP_FPE] = "floating point", | |
345 | [EXCP_DDBS] = "debug data break store", | |
346 | [EXCP_DWATCH] = "data watchpoint", | |
347 | [EXCP_LTLBL] = "TLB modify", | |
348 | [EXCP_TLBL] = "TLB load", | |
349 | [EXCP_TLBS] = "TLB store", | |
350 | [EXCP_DBE] = "data bus error", | |
351 | [EXCP_DDBL] = "debug data break load", | |
352 | [EXCP_THREAD] = "thread", | |
353 | [EXCP_MDMX] = "MDMX", | |
354 | [EXCP_C2E] = "precise coprocessor 2", | |
355 | [EXCP_CACHE] = "cache error", | |
14e51cc7 TS |
356 | }; |
357 | #endif | |
358 | ||
6af0bf9c FB |
359 | void do_interrupt (CPUState *env) |
360 | { | |
14e51cc7 | 361 | #if !defined(CONFIG_USER_ONLY) |
aa328add | 362 | target_ulong offset; |
6af0bf9c | 363 | int cause = -1; |
9a5d878f | 364 | const char *name; |
6af0bf9c FB |
365 | |
366 | if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) { | |
14e51cc7 TS |
367 | if (env->exception_index < 0 || env->exception_index > EXCP_LAST) |
368 | name = "unknown"; | |
369 | else | |
9a5d878f | 370 | name = excp_names[env->exception_index]; |
14e51cc7 TS |
371 | |
372 | fprintf(logfile, "%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n", | |
373 | __func__, env->PC[env->current_tc], env->CP0_EPC, name); | |
6af0bf9c FB |
374 | } |
375 | if (env->exception_index == EXCP_EXT_INTERRUPT && | |
376 | (env->hflags & MIPS_HFLAG_DM)) | |
377 | env->exception_index = EXCP_DINT; | |
378 | offset = 0x180; | |
379 | switch (env->exception_index) { | |
380 | case EXCP_DSS: | |
381 | env->CP0_Debug |= 1 << CP0DB_DSS; | |
382 | /* Debug single step cannot be raised inside a delay slot and | |
383 | * resume will always occur on the next instruction | |
384 | * (but we assume the pc has always been updated during | |
385 | * code translation). | |
386 | */ | |
ead9360e | 387 | env->CP0_DEPC = env->PC[env->current_tc]; |
6af0bf9c FB |
388 | goto enter_debug_mode; |
389 | case EXCP_DINT: | |
390 | env->CP0_Debug |= 1 << CP0DB_DINT; | |
391 | goto set_DEPC; | |
392 | case EXCP_DIB: | |
393 | env->CP0_Debug |= 1 << CP0DB_DIB; | |
394 | goto set_DEPC; | |
395 | case EXCP_DBp: | |
396 | env->CP0_Debug |= 1 << CP0DB_DBp; | |
397 | goto set_DEPC; | |
398 | case EXCP_DDBS: | |
399 | env->CP0_Debug |= 1 << CP0DB_DDBS; | |
400 | goto set_DEPC; | |
401 | case EXCP_DDBL: | |
402 | env->CP0_Debug |= 1 << CP0DB_DDBL; | |
6af0bf9c | 403 | set_DEPC: |
4ad40f36 | 404 | if (env->hflags & MIPS_HFLAG_BMASK) { |
6af0bf9c | 405 | /* If the exception was raised from a delay slot, |
aa328add | 406 | come back to the jump. */ |
ead9360e | 407 | env->CP0_DEPC = env->PC[env->current_tc] - 4; |
4ad40f36 | 408 | env->hflags &= ~MIPS_HFLAG_BMASK; |
6af0bf9c | 409 | } else { |
ead9360e | 410 | env->CP0_DEPC = env->PC[env->current_tc]; |
6af0bf9c FB |
411 | } |
412 | enter_debug_mode: | |
08fa4bab | 413 | env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0; |
623a930e | 414 | env->hflags &= ~(MIPS_HFLAG_KSU); |
6af0bf9c | 415 | /* EJTAG probe trap enable is not implemented... */ |
0a6de750 TS |
416 | if (!(env->CP0_Status & (1 << CP0St_EXL))) |
417 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
ead9360e | 418 | env->PC[env->current_tc] = (int32_t)0xBFC00480; |
6af0bf9c FB |
419 | break; |
420 | case EXCP_RESET: | |
aa328add TS |
421 | cpu_reset(env); |
422 | break; | |
6af0bf9c | 423 | case EXCP_SRESET: |
24c7b0e3 | 424 | env->CP0_Status |= (1 << CP0St_SR); |
fd88b6ab | 425 | memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo)); |
6af0bf9c FB |
426 | goto set_error_EPC; |
427 | case EXCP_NMI: | |
24c7b0e3 | 428 | env->CP0_Status |= (1 << CP0St_NMI); |
6af0bf9c | 429 | set_error_EPC: |
4ad40f36 | 430 | if (env->hflags & MIPS_HFLAG_BMASK) { |
6af0bf9c | 431 | /* If the exception was raised from a delay slot, |
aa328add | 432 | come back to the jump. */ |
ead9360e | 433 | env->CP0_ErrorEPC = env->PC[env->current_tc] - 4; |
ecd78a0a | 434 | env->hflags &= ~MIPS_HFLAG_BMASK; |
6af0bf9c | 435 | } else { |
ead9360e | 436 | env->CP0_ErrorEPC = env->PC[env->current_tc]; |
6af0bf9c | 437 | } |
24c7b0e3 | 438 | env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV); |
08fa4bab | 439 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; |
623a930e | 440 | env->hflags &= ~(MIPS_HFLAG_KSU); |
0a6de750 TS |
441 | if (!(env->CP0_Status & (1 << CP0St_EXL))) |
442 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
ead9360e | 443 | env->PC[env->current_tc] = (int32_t)0xBFC00000; |
6af0bf9c | 444 | break; |
6af0bf9c FB |
445 | case EXCP_EXT_INTERRUPT: |
446 | cause = 0; | |
447 | if (env->CP0_Cause & (1 << CP0Ca_IV)) | |
448 | offset = 0x200; | |
449 | goto set_EPC; | |
b67bfe8d TS |
450 | case EXCP_LTLBL: |
451 | cause = 1; | |
beb811bd | 452 | goto set_EPC; |
6af0bf9c | 453 | case EXCP_TLBL: |
6af0bf9c | 454 | cause = 2; |
100ce988 | 455 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { |
d26bc211 | 456 | #if defined(TARGET_MIPS64) |
100ce988 TS |
457 | int R = env->CP0_BadVAddr >> 62; |
458 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
459 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
460 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
461 | ||
462 | if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) | |
463 | offset = 0x080; | |
464 | else | |
465 | #endif | |
466 | offset = 0x000; | |
467 | } | |
6af0bf9c | 468 | goto set_EPC; |
b67bfe8d TS |
469 | case EXCP_TLBS: |
470 | cause = 3; | |
471 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { | |
472 | #if defined(TARGET_MIPS64) | |
473 | int R = env->CP0_BadVAddr >> 62; | |
474 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
475 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
476 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
477 | ||
478 | if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) | |
479 | offset = 0x080; | |
480 | else | |
481 | #endif | |
482 | offset = 0x000; | |
483 | } | |
484 | goto set_EPC; | |
485 | case EXCP_AdEL: | |
486 | cause = 4; | |
487 | goto set_EPC; | |
488 | case EXCP_AdES: | |
489 | cause = 5; | |
490 | goto set_EPC; | |
6af0bf9c FB |
491 | case EXCP_IBE: |
492 | cause = 6; | |
493 | goto set_EPC; | |
494 | case EXCP_DBE: | |
495 | cause = 7; | |
496 | goto set_EPC; | |
497 | case EXCP_SYSCALL: | |
498 | cause = 8; | |
499 | goto set_EPC; | |
500 | case EXCP_BREAK: | |
501 | cause = 9; | |
502 | goto set_EPC; | |
503 | case EXCP_RI: | |
504 | cause = 10; | |
505 | goto set_EPC; | |
506 | case EXCP_CpU: | |
507 | cause = 11; | |
39d51eb8 TS |
508 | env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) | |
509 | (env->error_code << CP0Ca_CE); | |
6af0bf9c FB |
510 | goto set_EPC; |
511 | case EXCP_OVERFLOW: | |
512 | cause = 12; | |
513 | goto set_EPC; | |
514 | case EXCP_TRAP: | |
515 | cause = 13; | |
516 | goto set_EPC; | |
5a5012ec TS |
517 | case EXCP_FPE: |
518 | cause = 15; | |
519 | goto set_EPC; | |
b67bfe8d TS |
520 | case EXCP_C2E: |
521 | cause = 18; | |
6af0bf9c | 522 | goto set_EPC; |
b67bfe8d TS |
523 | case EXCP_MDMX: |
524 | cause = 22; | |
525 | goto set_EPC; | |
526 | case EXCP_DWATCH: | |
527 | cause = 23; | |
528 | /* XXX: TODO: manage defered watch exceptions */ | |
529 | goto set_EPC; | |
530 | case EXCP_MCHECK: | |
531 | cause = 24; | |
6276c767 TS |
532 | goto set_EPC; |
533 | case EXCP_THREAD: | |
534 | cause = 25; | |
b67bfe8d TS |
535 | goto set_EPC; |
536 | case EXCP_CACHE: | |
537 | cause = 30; | |
538 | if (env->CP0_Status & (1 << CP0St_BEV)) { | |
539 | offset = 0x100; | |
540 | } else { | |
541 | offset = 0x20000100; | |
542 | } | |
6af0bf9c | 543 | set_EPC: |
24c7b0e3 TS |
544 | if (!(env->CP0_Status & (1 << CP0St_EXL))) { |
545 | if (env->hflags & MIPS_HFLAG_BMASK) { | |
546 | /* If the exception was raised from a delay slot, | |
547 | come back to the jump. */ | |
ead9360e | 548 | env->CP0_EPC = env->PC[env->current_tc] - 4; |
39d51eb8 | 549 | env->CP0_Cause |= (1 << CP0Ca_BD); |
24c7b0e3 | 550 | } else { |
ead9360e | 551 | env->CP0_EPC = env->PC[env->current_tc]; |
24c7b0e3 TS |
552 | env->CP0_Cause &= ~(1 << CP0Ca_BD); |
553 | } | |
24c7b0e3 | 554 | env->CP0_Status |= (1 << CP0St_EXL); |
08fa4bab | 555 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; |
623a930e | 556 | env->hflags &= ~(MIPS_HFLAG_KSU); |
6af0bf9c | 557 | } |
c53f4a62 | 558 | env->hflags &= ~MIPS_HFLAG_BMASK; |
aa328add | 559 | if (env->CP0_Status & (1 << CP0St_BEV)) { |
ead9360e | 560 | env->PC[env->current_tc] = (int32_t)0xBFC00200; |
aa328add | 561 | } else { |
ead9360e | 562 | env->PC[env->current_tc] = (int32_t)(env->CP0_EBase & ~0x3ff); |
aa328add | 563 | } |
ead9360e | 564 | env->PC[env->current_tc] += offset; |
e58c8ba5 | 565 | env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC); |
6af0bf9c FB |
566 | break; |
567 | default: | |
568 | if (logfile) { | |
569 | fprintf(logfile, "Invalid MIPS exception %d. Exiting\n", | |
570 | env->exception_index); | |
571 | } | |
572 | printf("Invalid MIPS exception %d. Exiting\n", env->exception_index); | |
573 | exit(1); | |
574 | } | |
6af0bf9c | 575 | if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) { |
14e51cc7 | 576 | fprintf(logfile, "%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n" |
3594c774 | 577 | " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n", |
14e51cc7 | 578 | __func__, env->PC[env->current_tc], env->CP0_EPC, cause, |
6af0bf9c FB |
579 | env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr, |
580 | env->CP0_DEPC); | |
581 | } | |
14e51cc7 | 582 | #endif /* !defined(CONFIG_USER_ONLY) */ |
6af0bf9c FB |
583 | env->exception_index = EXCP_NONE; |
584 | } | |
2ee4aed8 | 585 | |
29929e34 | 586 | void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra) |
2ee4aed8 | 587 | { |
29929e34 | 588 | r4k_tlb_t *tlb; |
3b1c8be4 TS |
589 | target_ulong addr; |
590 | target_ulong end; | |
591 | uint8_t ASID = env->CP0_EntryHi & 0xFF; | |
592 | target_ulong mask; | |
2ee4aed8 | 593 | |
ead9360e | 594 | tlb = &env->tlb->mmu.r4k.tlb[idx]; |
f2e9ebef | 595 | /* The qemu TLB is flushed when the ASID changes, so no need to |
2ee4aed8 FB |
596 | flush these entries again. */ |
597 | if (tlb->G == 0 && tlb->ASID != ASID) { | |
598 | return; | |
599 | } | |
600 | ||
ead9360e | 601 | if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) { |
2ee4aed8 FB |
602 | /* For tlbwr, we can shadow the discarded entry into |
603 | a new (fake) TLB entry, as long as the guest can not | |
604 | tell that it's there. */ | |
ead9360e TS |
605 | env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb; |
606 | env->tlb->tlb_in_use++; | |
2ee4aed8 FB |
607 | return; |
608 | } | |
609 | ||
3b1c8be4 | 610 | /* 1k pages are not supported. */ |
f2e9ebef | 611 | mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 612 | if (tlb->V0) { |
f2e9ebef | 613 | addr = tlb->VPN & ~mask; |
d26bc211 | 614 | #if defined(TARGET_MIPS64) |
e034e2c3 | 615 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
616 | addr |= 0x3FFFFF0000000000ULL; |
617 | } | |
618 | #endif | |
3b1c8be4 TS |
619 | end = addr | (mask >> 1); |
620 | while (addr < end) { | |
621 | tlb_flush_page (env, addr); | |
622 | addr += TARGET_PAGE_SIZE; | |
623 | } | |
624 | } | |
625 | if (tlb->V1) { | |
f2e9ebef | 626 | addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1); |
d26bc211 | 627 | #if defined(TARGET_MIPS64) |
e034e2c3 | 628 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
629 | addr |= 0x3FFFFF0000000000ULL; |
630 | } | |
631 | #endif | |
3b1c8be4 | 632 | end = addr | mask; |
53715e48 | 633 | while (addr - 1 < end) { |
3b1c8be4 TS |
634 | tlb_flush_page (env, addr); |
635 | addr += TARGET_PAGE_SIZE; | |
636 | } | |
637 | } | |
2ee4aed8 | 638 | } |