]>
Commit | Line | Data |
---|---|---|
4d00636e | 1 | /* |
6f918e40 JB |
2 | * QEMU ICH9 Emulation |
3 | * | |
4d00636e | 4 | * Copyright (c) 2006 Fabrice Bellard |
6f918e40 JB |
5 | * Copyright (c) 2009, 2010, 2011 |
6 | * Isaku Yamahata <yamahata at valinux co jp> | |
7 | * VA Linux Systems Japan K.K. | |
8 | * Copyright (C) 2012 Jason Baron <[email protected]> | |
9 | * | |
ef9f7b58 | 10 | * This is based on piix.c, but heavily modified. |
4d00636e JB |
11 | * |
12 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
13 | * of this software and associated documentation files (the "Software"), to deal | |
14 | * in the Software without restriction, including without limitation the rights | |
15 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
16 | * copies of the Software, and to permit persons to whom the Software is | |
17 | * furnished to do so, subject to the following conditions: | |
18 | * | |
19 | * The above copyright notice and this permission notice shall be included in | |
20 | * all copies or substantial portions of the Software. | |
21 | * | |
22 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
23 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
24 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
25 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
26 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
27 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
28 | * THE SOFTWARE. | |
29 | */ | |
b6a0aa05 | 30 | #include "qemu/osdep.h" |
4d00636e | 31 | #include "qemu-common.h" |
4771d756 | 32 | #include "cpu.h" |
83c9f4ca | 33 | #include "hw/hw.h" |
6f1426ab | 34 | #include "qapi/visitor.h" |
1de7afc9 | 35 | #include "qemu/range.h" |
0d09e41a | 36 | #include "hw/isa/isa.h" |
83c9f4ca | 37 | #include "hw/sysbus.h" |
0d09e41a PB |
38 | #include "hw/i386/pc.h" |
39 | #include "hw/isa/apm.h" | |
40 | #include "hw/i386/ioapic.h" | |
83c9f4ca PB |
41 | #include "hw/pci/pci.h" |
42 | #include "hw/pci/pcie_host.h" | |
43 | #include "hw/pci/pci_bridge.h" | |
0d09e41a PB |
44 | #include "hw/i386/ich9.h" |
45 | #include "hw/acpi/acpi.h" | |
46 | #include "hw/acpi/ich9.h" | |
83c9f4ca | 47 | #include "hw/pci/pci_bus.h" |
022c62cb | 48 | #include "exec/address-spaces.h" |
9c17d615 | 49 | #include "sysemu/sysemu.h" |
7d0c99a9 | 50 | #include "qom/cpu.h" |
4d00636e JB |
51 | |
52 | static int ich9_lpc_sci_irq(ICH9LPCState *lpc); | |
53 | ||
54 | /*****************************************************************************/ | |
55 | /* ICH9 LPC PCI to ISA bridge */ | |
56 | ||
57 | static void ich9_lpc_reset(DeviceState *qdev); | |
58 | ||
59 | /* chipset configuration register | |
60 | * to access chipset configuration registers, pci_[sg]et_{byte, word, long} | |
61 | * are used. | |
62 | * Although it's not pci configuration space, it's little endian as Intel. | |
63 | */ | |
64 | ||
65 | static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir) | |
66 | { | |
67 | int intx; | |
68 | for (intx = 0; intx < PCI_NUM_PINS; intx++) { | |
69 | irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK; | |
70 | } | |
71 | } | |
72 | ||
73 | static void ich9_cc_update(ICH9LPCState *lpc) | |
74 | { | |
75 | int slot; | |
76 | int pci_intx; | |
77 | ||
78 | const int reg_offsets[] = { | |
79 | ICH9_CC_D25IR, | |
80 | ICH9_CC_D26IR, | |
81 | ICH9_CC_D27IR, | |
82 | ICH9_CC_D28IR, | |
83 | ICH9_CC_D29IR, | |
84 | ICH9_CC_D30IR, | |
85 | ICH9_CC_D31IR, | |
86 | }; | |
87 | const int *offset; | |
88 | ||
89 | /* D{25 - 31}IR, but D30IR is read only to 0. */ | |
90 | for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) { | |
91 | if (slot == 30) { | |
92 | continue; | |
93 | } | |
94 | ich9_cc_update_ir(lpc->irr[slot], | |
95 | pci_get_word(lpc->chip_config + *offset)); | |
96 | } | |
97 | ||
98 | /* | |
99 | * D30: DMI2PCI bridge | |
0668a06b C |
100 | * It is arbitrarily decided how INTx lines of PCI devices behind |
101 | * the bridge are connected to pirq lines. Our choice is PIRQ[E-H]. | |
4d00636e JB |
102 | * INT[A-D] are connected to PIRQ[E-H] |
103 | */ | |
104 | for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) { | |
105 | lpc->irr[30][pci_intx] = pci_intx + 4; | |
106 | } | |
107 | } | |
108 | ||
109 | static void ich9_cc_init(ICH9LPCState *lpc) | |
110 | { | |
111 | int slot; | |
112 | int intx; | |
113 | ||
114 | /* the default irq routing is arbitrary as long as it matches with | |
115 | * acpi irq routing table. | |
116 | * The one that is incompatible with piix_pci(= bochs) one is | |
117 | * intentionally chosen to let the users know that the different | |
118 | * board is used. | |
119 | * | |
120 | * int[A-D] -> pirq[E-F] | |
121 | * avoid pirq A-D because they are used for pci express port | |
122 | */ | |
123 | for (slot = 0; slot < PCI_SLOT_MAX; slot++) { | |
124 | for (intx = 0; intx < PCI_NUM_PINS; intx++) { | |
125 | lpc->irr[slot][intx] = (slot + intx) % 4 + 4; | |
126 | } | |
127 | } | |
128 | ich9_cc_update(lpc); | |
129 | } | |
130 | ||
131 | static void ich9_cc_reset(ICH9LPCState *lpc) | |
132 | { | |
133 | uint8_t *c = lpc->chip_config; | |
134 | ||
135 | memset(lpc->chip_config, 0, sizeof(lpc->chip_config)); | |
136 | ||
137 | pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT); | |
138 | pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT); | |
139 | pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT); | |
140 | pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT); | |
141 | pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT); | |
142 | pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT); | |
143 | pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT); | |
92055797 | 144 | pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT); |
4d00636e JB |
145 | |
146 | ich9_cc_update(lpc); | |
147 | } | |
148 | ||
149 | static void ich9_cc_addr_len(uint64_t *addr, unsigned *len) | |
150 | { | |
151 | *addr &= ICH9_CC_ADDR_MASK; | |
152 | if (*addr + *len >= ICH9_CC_SIZE) { | |
153 | *len = ICH9_CC_SIZE - *addr; | |
154 | } | |
155 | } | |
156 | ||
157 | /* val: little endian */ | |
158 | static void ich9_cc_write(void *opaque, hwaddr addr, | |
159 | uint64_t val, unsigned len) | |
160 | { | |
161 | ICH9LPCState *lpc = (ICH9LPCState *)opaque; | |
162 | ||
163 | ich9_cc_addr_len(&addr, &len); | |
164 | memcpy(lpc->chip_config + addr, &val, len); | |
91c3f2f0 | 165 | pci_bus_fire_intx_routing_notifier(lpc->d.bus); |
4d00636e JB |
166 | ich9_cc_update(lpc); |
167 | } | |
168 | ||
169 | /* return value: little endian */ | |
170 | static uint64_t ich9_cc_read(void *opaque, hwaddr addr, | |
171 | unsigned len) | |
172 | { | |
173 | ICH9LPCState *lpc = (ICH9LPCState *)opaque; | |
174 | ||
175 | uint32_t val = 0; | |
176 | ich9_cc_addr_len(&addr, &len); | |
177 | memcpy(&val, lpc->chip_config + addr, len); | |
178 | return val; | |
179 | } | |
180 | ||
181 | /* IRQ routing */ | |
182 | /* */ | |
183 | static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis) | |
184 | { | |
185 | *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK; | |
186 | *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN; | |
187 | } | |
188 | ||
189 | static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num, | |
190 | int *pic_irq, int *pic_dis) | |
191 | { | |
192 | switch (pirq_num) { | |
193 | case 0 ... 3: /* A-D */ | |
194 | ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num], | |
195 | pic_irq, pic_dis); | |
196 | return; | |
197 | case 4 ... 7: /* E-H */ | |
198 | ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)], | |
199 | pic_irq, pic_dis); | |
200 | return; | |
201 | default: | |
202 | break; | |
203 | } | |
204 | abort(); | |
205 | } | |
206 | ||
a94dd6a9 PB |
207 | /* gsi: i8259+ioapic irq 0-15, otherwise assert */ |
208 | static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi) | |
4d00636e JB |
209 | { |
210 | int i, pic_level; | |
211 | ||
a94dd6a9 PB |
212 | assert(gsi < ICH9_LPC_PIC_NUM_PINS); |
213 | ||
4d00636e JB |
214 | /* The pic level is the logical OR of all the PCI irqs mapped to it */ |
215 | pic_level = 0; | |
216 | for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) { | |
217 | int tmp_irq; | |
218 | int tmp_dis; | |
219 | ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis); | |
a94dd6a9 | 220 | if (!tmp_dis && tmp_irq == gsi) { |
4d00636e JB |
221 | pic_level |= pci_bus_get_irq_level(lpc->d.bus, i); |
222 | } | |
223 | } | |
a94dd6a9 | 224 | if (gsi == ich9_lpc_sci_irq(lpc)) { |
4d00636e JB |
225 | pic_level |= lpc->sci_level; |
226 | } | |
227 | ||
35a6b23c | 228 | qemu_set_irq(lpc->gsi[gsi], pic_level); |
4d00636e JB |
229 | } |
230 | ||
231 | /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */ | |
232 | static int ich9_pirq_to_gsi(int pirq) | |
233 | { | |
234 | return pirq + ICH9_LPC_PIC_NUM_PINS; | |
235 | } | |
236 | ||
237 | static int ich9_gsi_to_pirq(int gsi) | |
238 | { | |
239 | return gsi - ICH9_LPC_PIC_NUM_PINS; | |
240 | } | |
241 | ||
a94dd6a9 | 242 | /* gsi: ioapic irq 16-23, otherwise assert */ |
4d00636e JB |
243 | static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi) |
244 | { | |
243b9511 | 245 | int level = 0; |
4d00636e | 246 | |
a94dd6a9 PB |
247 | assert(gsi >= ICH9_LPC_PIC_NUM_PINS); |
248 | ||
249 | level |= pci_bus_get_irq_level(lpc->d.bus, ich9_gsi_to_pirq(gsi)); | |
4d00636e JB |
250 | if (gsi == ich9_lpc_sci_irq(lpc)) { |
251 | level |= lpc->sci_level; | |
252 | } | |
253 | ||
35a6b23c | 254 | qemu_set_irq(lpc->gsi[gsi], level); |
4d00636e JB |
255 | } |
256 | ||
257 | void ich9_lpc_set_irq(void *opaque, int pirq, int level) | |
258 | { | |
259 | ICH9LPCState *lpc = opaque; | |
a94dd6a9 | 260 | int pic_irq, pic_dis; |
4d00636e JB |
261 | |
262 | assert(0 <= pirq); | |
263 | assert(pirq < ICH9_LPC_NB_PIRQS); | |
264 | ||
265 | ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq)); | |
a94dd6a9 PB |
266 | ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis); |
267 | ich9_lpc_update_pic(lpc, pic_irq); | |
4d00636e JB |
268 | } |
269 | ||
270 | /* return the pirq number (PIRQ[A-H]:0-7) corresponding to | |
271 | * a given device irq pin. | |
272 | */ | |
273 | int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx) | |
274 | { | |
275 | BusState *bus = qdev_get_parent_bus(&pci_dev->qdev); | |
276 | PCIBus *pci_bus = PCI_BUS(bus); | |
277 | PCIDevice *lpc_pdev = | |
278 | pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)]; | |
279 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev); | |
280 | ||
281 | return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx]; | |
282 | } | |
283 | ||
91c3f2f0 JB |
284 | PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin) |
285 | { | |
286 | ICH9LPCState *lpc = opaque; | |
287 | PCIINTxRoute route; | |
288 | int pic_irq; | |
289 | int pic_dis; | |
290 | ||
291 | assert(0 <= pirq_pin); | |
292 | assert(pirq_pin < ICH9_LPC_NB_PIRQS); | |
293 | ||
294 | route.mode = PCI_INTX_ENABLED; | |
295 | ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis); | |
296 | if (!pic_dis) { | |
297 | if (pic_irq < ICH9_LPC_PIC_NUM_PINS) { | |
298 | route.irq = pic_irq; | |
299 | } else { | |
300 | route.mode = PCI_INTX_DISABLED; | |
301 | route.irq = -1; | |
302 | } | |
303 | } else { | |
304 | route.irq = ich9_pirq_to_gsi(pirq_pin); | |
305 | } | |
306 | ||
307 | return route; | |
308 | } | |
309 | ||
92055797 PA |
310 | void ich9_generate_smi(void) |
311 | { | |
312 | cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI); | |
313 | } | |
314 | ||
315 | void ich9_generate_nmi(void) | |
316 | { | |
317 | cpu_interrupt(first_cpu, CPU_INTERRUPT_NMI); | |
318 | } | |
319 | ||
4d00636e JB |
320 | static int ich9_lpc_sci_irq(ICH9LPCState *lpc) |
321 | { | |
322 | switch (lpc->d.config[ICH9_LPC_ACPI_CTRL] & | |
323 | ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK) { | |
324 | case ICH9_LPC_ACPI_CTRL_9: | |
325 | return 9; | |
326 | case ICH9_LPC_ACPI_CTRL_10: | |
327 | return 10; | |
328 | case ICH9_LPC_ACPI_CTRL_11: | |
329 | return 11; | |
330 | case ICH9_LPC_ACPI_CTRL_20: | |
331 | return 20; | |
332 | case ICH9_LPC_ACPI_CTRL_21: | |
333 | return 21; | |
334 | default: | |
335 | /* reserved */ | |
336 | break; | |
337 | } | |
338 | return -1; | |
339 | } | |
340 | ||
341 | static void ich9_set_sci(void *opaque, int irq_num, int level) | |
342 | { | |
343 | ICH9LPCState *lpc = opaque; | |
344 | int irq; | |
345 | ||
346 | assert(irq_num == 0); | |
347 | level = !!level; | |
348 | if (level == lpc->sci_level) { | |
349 | return; | |
350 | } | |
351 | lpc->sci_level = level; | |
352 | ||
353 | irq = ich9_lpc_sci_irq(lpc); | |
354 | if (irq < 0) { | |
355 | return; | |
356 | } | |
357 | ||
a94dd6a9 PB |
358 | if (irq >= ICH9_LPC_PIC_NUM_PINS) { |
359 | ich9_lpc_update_apic(lpc, irq); | |
360 | } else { | |
4d00636e JB |
361 | ich9_lpc_update_pic(lpc, irq); |
362 | } | |
363 | } | |
364 | ||
18d6abae | 365 | void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled) |
4d00636e JB |
366 | { |
367 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci); | |
fba72476 | 368 | qemu_irq sci_irq; |
4d00636e | 369 | |
fba72476 | 370 | sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0); |
18d6abae | 371 | ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq); |
4d00636e JB |
372 | ich9_lpc_reset(&lpc->d.qdev); |
373 | } | |
374 | ||
375 | /* APM */ | |
376 | ||
377 | static void ich9_apm_ctrl_changed(uint32_t val, void *arg) | |
378 | { | |
379 | ICH9LPCState *lpc = arg; | |
380 | ||
381 | /* ACPI specs 3.0, 4.7.2.5 */ | |
382 | acpi_pm1_cnt_update(&lpc->pm.acpi_regs, | |
383 | val == ICH9_APM_ACPI_ENABLE, | |
384 | val == ICH9_APM_ACPI_DISABLE); | |
afd6895b PB |
385 | if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) { |
386 | return; | |
387 | } | |
4d00636e JB |
388 | |
389 | /* SMI_EN = PMBASE + 30. SMI control and enable register */ | |
390 | if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) { | |
3c23402d | 391 | cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI); |
4d00636e JB |
392 | } |
393 | } | |
394 | ||
395 | /* config:PMBASE */ | |
396 | static void | |
397 | ich9_lpc_pmbase_update(ICH9LPCState *lpc) | |
398 | { | |
399 | uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE); | |
400 | pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK; | |
401 | ||
402 | ich9_pm_iospace_update(&lpc->pm, pm_io_base); | |
403 | } | |
404 | ||
7335a95a C |
405 | /* config:RCBA */ |
406 | static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old) | |
4d00636e | 407 | { |
7335a95a | 408 | uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA); |
4d00636e | 409 | |
7335a95a C |
410 | if (rcba_old & ICH9_LPC_RCBA_EN) { |
411 | memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem); | |
4d00636e | 412 | } |
7335a95a C |
413 | if (rcba & ICH9_LPC_RCBA_EN) { |
414 | memory_region_add_subregion_overlap(get_system_memory(), | |
415 | rcba & ICH9_LPC_RCBA_BA_MASK, | |
416 | &lpc->rcrb_mem, 1); | |
4d00636e JB |
417 | } |
418 | } | |
419 | ||
11e66a15 GH |
420 | /* config:GEN_PMCON* */ |
421 | static void | |
422 | ich9_lpc_pmcon_update(ICH9LPCState *lpc) | |
423 | { | |
424 | uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1); | |
425 | uint16_t wmask; | |
426 | ||
427 | if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) { | |
428 | wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1); | |
429 | wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK; | |
430 | pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask); | |
431 | lpc->pm.smi_en_wmask &= ~1; | |
432 | } | |
433 | } | |
434 | ||
4d00636e JB |
435 | static int ich9_lpc_post_load(void *opaque, int version_id) |
436 | { | |
437 | ICH9LPCState *lpc = opaque; | |
438 | ||
439 | ich9_lpc_pmbase_update(lpc); | |
7335a95a | 440 | ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */); |
11e66a15 | 441 | ich9_lpc_pmcon_update(lpc); |
4d00636e JB |
442 | return 0; |
443 | } | |
444 | ||
445 | static void ich9_lpc_config_write(PCIDevice *d, | |
446 | uint32_t addr, uint32_t val, int len) | |
447 | { | |
448 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); | |
7335a95a | 449 | uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); |
4d00636e JB |
450 | |
451 | pci_default_write_config(d, addr, val, len); | |
452 | if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4)) { | |
453 | ich9_lpc_pmbase_update(lpc); | |
454 | } | |
455 | if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) { | |
7335a95a | 456 | ich9_lpc_rcba_update(lpc, rcba_old); |
4d00636e | 457 | } |
91c3f2f0 JB |
458 | if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) { |
459 | pci_bus_fire_intx_routing_notifier(lpc->d.bus); | |
460 | } | |
461 | if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) { | |
462 | pci_bus_fire_intx_routing_notifier(lpc->d.bus); | |
463 | } | |
11e66a15 GH |
464 | if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) { |
465 | ich9_lpc_pmcon_update(lpc); | |
466 | } | |
4d00636e JB |
467 | } |
468 | ||
469 | static void ich9_lpc_reset(DeviceState *qdev) | |
470 | { | |
471 | PCIDevice *d = PCI_DEVICE(qdev); | |
472 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); | |
7335a95a | 473 | uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA); |
4d00636e JB |
474 | int i; |
475 | ||
476 | for (i = 0; i < 4; i++) { | |
477 | pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i, | |
478 | ICH9_LPC_PIRQ_ROUT_DEFAULT); | |
479 | } | |
480 | for (i = 0; i < 4; i++) { | |
481 | pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i, | |
482 | ICH9_LPC_PIRQ_ROUT_DEFAULT); | |
483 | } | |
484 | pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT); | |
485 | ||
486 | pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT); | |
487 | pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT); | |
488 | ||
489 | ich9_cc_reset(lpc); | |
490 | ||
491 | ich9_lpc_pmbase_update(lpc); | |
7335a95a | 492 | ich9_lpc_rcba_update(lpc, rcba_old); |
4d00636e JB |
493 | |
494 | lpc->sci_level = 0; | |
0e98b436 | 495 | lpc->rst_cnt = 0; |
4d00636e JB |
496 | } |
497 | ||
7335a95a C |
498 | /* root complex register block is mapped into memory space */ |
499 | static const MemoryRegionOps rcrb_mmio_ops = { | |
4d00636e JB |
500 | .read = ich9_cc_read, |
501 | .write = ich9_cc_write, | |
502 | .endianness = DEVICE_LITTLE_ENDIAN, | |
503 | }; | |
504 | ||
3f5bc9e8 GH |
505 | static void ich9_lpc_machine_ready(Notifier *n, void *opaque) |
506 | { | |
507 | ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready); | |
b6f32962 | 508 | MemoryRegion *io_as = pci_address_space_io(&s->d); |
3f5bc9e8 GH |
509 | uint8_t *pci_conf; |
510 | ||
511 | pci_conf = s->d.config; | |
3ce10901 | 512 | if (memory_region_present(io_as, 0x3f8)) { |
3f5bc9e8 GH |
513 | /* com1 */ |
514 | pci_conf[0x82] |= 0x01; | |
515 | } | |
3ce10901 | 516 | if (memory_region_present(io_as, 0x2f8)) { |
3f5bc9e8 GH |
517 | /* com2 */ |
518 | pci_conf[0x82] |= 0x02; | |
519 | } | |
3ce10901 | 520 | if (memory_region_present(io_as, 0x378)) { |
3f5bc9e8 GH |
521 | /* lpt */ |
522 | pci_conf[0x82] |= 0x04; | |
523 | } | |
557772f2 | 524 | if (memory_region_present(io_as, 0x3f2)) { |
3f5bc9e8 GH |
525 | /* floppy */ |
526 | pci_conf[0x82] |= 0x08; | |
527 | } | |
528 | } | |
529 | ||
0e98b436 LE |
530 | /* reset control */ |
531 | static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val, | |
532 | unsigned len) | |
533 | { | |
534 | ICH9LPCState *lpc = opaque; | |
535 | ||
536 | if (val & 4) { | |
537 | qemu_system_reset_request(); | |
538 | return; | |
539 | } | |
540 | lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */ | |
541 | } | |
542 | ||
543 | static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len) | |
544 | { | |
545 | ICH9LPCState *lpc = opaque; | |
546 | ||
547 | return lpc->rst_cnt; | |
548 | } | |
549 | ||
550 | static const MemoryRegionOps ich9_rst_cnt_ops = { | |
551 | .read = ich9_rst_cnt_read, | |
552 | .write = ich9_rst_cnt_write, | |
553 | .endianness = DEVICE_LITTLE_ENDIAN | |
554 | }; | |
555 | ||
6f1426ab MT |
556 | Object *ich9_lpc_find(void) |
557 | { | |
558 | bool ambig; | |
559 | Object *o = object_resolve_path_type("", TYPE_ICH9_LPC_DEVICE, &ambig); | |
560 | ||
561 | if (ambig) { | |
562 | return NULL; | |
563 | } | |
564 | return o; | |
565 | } | |
566 | ||
d7bce999 EB |
567 | static void ich9_lpc_get_sci_int(Object *obj, Visitor *v, const char *name, |
568 | void *opaque, Error **errp) | |
6f1426ab MT |
569 | { |
570 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj); | |
571 | uint32_t value = ich9_lpc_sci_irq(lpc); | |
572 | ||
51e72bc1 | 573 | visit_type_uint32(v, name, &value, errp); |
6f1426ab MT |
574 | } |
575 | ||
576 | static void ich9_lpc_add_properties(ICH9LPCState *lpc) | |
577 | { | |
578 | static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE; | |
579 | static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE; | |
580 | ||
581 | object_property_add(OBJECT(lpc), ACPI_PM_PROP_SCI_INT, "uint32", | |
582 | ich9_lpc_get_sci_int, | |
583 | NULL, NULL, NULL, NULL); | |
584 | object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD, | |
585 | &acpi_enable_cmd, NULL); | |
586 | object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD, | |
587 | &acpi_disable_cmd, NULL); | |
588 | ||
589 | ich9_pm_add_properties(OBJECT(lpc), &lpc->pm, NULL); | |
590 | } | |
591 | ||
d6b38b66 IM |
592 | static void ich9_lpc_initfn(Object *obj) |
593 | { | |
594 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj); | |
595 | ||
596 | ich9_lpc_add_properties(lpc); | |
597 | } | |
598 | ||
3a80cead | 599 | static void ich9_lpc_realize(PCIDevice *d, Error **errp) |
4d00636e JB |
600 | { |
601 | ICH9LPCState *lpc = ICH9_LPC_DEVICE(d); | |
602 | ISABus *isa_bus; | |
603 | ||
d10e5432 MA |
604 | isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(), |
605 | errp); | |
606 | if (!isa_bus) { | |
607 | return; | |
608 | } | |
4d00636e JB |
609 | |
610 | pci_set_long(d->wmask + ICH9_LPC_PMBASE, | |
611 | ICH9_LPC_PMBASE_BASE_ADDRESS_MASK); | |
612 | ||
7335a95a C |
613 | memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc, |
614 | "lpc-rcrb-mmio", ICH9_CC_SIZE); | |
4d00636e JB |
615 | |
616 | lpc->isa_bus = isa_bus; | |
617 | ||
618 | ich9_cc_init(lpc); | |
42d8a3cf | 619 | apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc); |
3f5bc9e8 GH |
620 | |
621 | lpc->machine_ready.notify = ich9_lpc_machine_ready; | |
622 | qemu_add_machine_init_done_notifier(&lpc->machine_ready); | |
623 | ||
1437c94b | 624 | memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc, |
0e98b436 LE |
625 | "lpc-reset-control", 1); |
626 | memory_region_add_subregion_overlap(pci_address_space_io(d), | |
627 | ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem, | |
628 | 1); | |
4d00636e JB |
629 | } |
630 | ||
0e98b436 LE |
631 | static bool ich9_rst_cnt_needed(void *opaque) |
632 | { | |
633 | ICH9LPCState *lpc = opaque; | |
634 | ||
635 | return (lpc->rst_cnt != 0); | |
636 | } | |
637 | ||
638 | static const VMStateDescription vmstate_ich9_rst_cnt = { | |
639 | .name = "ICH9LPC/rst_cnt", | |
640 | .version_id = 1, | |
641 | .minimum_version_id = 1, | |
5cd8cada | 642 | .needed = ich9_rst_cnt_needed, |
0e98b436 LE |
643 | .fields = (VMStateField[]) { |
644 | VMSTATE_UINT8(rst_cnt, ICH9LPCState), | |
645 | VMSTATE_END_OF_LIST() | |
646 | } | |
647 | }; | |
648 | ||
4d00636e JB |
649 | static const VMStateDescription vmstate_ich9_lpc = { |
650 | .name = "ICH9LPC", | |
651 | .version_id = 1, | |
652 | .minimum_version_id = 1, | |
4d00636e JB |
653 | .post_load = ich9_lpc_post_load, |
654 | .fields = (VMStateField[]) { | |
655 | VMSTATE_PCI_DEVICE(d, ICH9LPCState), | |
656 | VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState), | |
657 | VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs), | |
658 | VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE), | |
659 | VMSTATE_UINT32(sci_level, ICH9LPCState), | |
660 | VMSTATE_END_OF_LIST() | |
0e98b436 | 661 | }, |
5cd8cada JQ |
662 | .subsections = (const VMStateDescription*[]) { |
663 | &vmstate_ich9_rst_cnt, | |
664 | NULL | |
4d00636e JB |
665 | } |
666 | }; | |
667 | ||
5add35be PA |
668 | static Property ich9_lpc_properties[] = { |
669 | DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true), | |
670 | DEFINE_PROP_END_OF_LIST(), | |
671 | }; | |
672 | ||
eaf23bf7 IM |
673 | static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev) |
674 | { | |
675 | ICH9LPCState *s = ICH9_LPC_DEVICE(adev); | |
676 | ||
677 | acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev); | |
678 | } | |
679 | ||
4d00636e JB |
680 | static void ich9_lpc_class_init(ObjectClass *klass, void *data) |
681 | { | |
682 | DeviceClass *dc = DEVICE_CLASS(klass); | |
683 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
1f862184 | 684 | HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass); |
43f50410 | 685 | AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass); |
4d00636e | 686 | |
125ee0ed | 687 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
4d00636e | 688 | dc->reset = ich9_lpc_reset; |
3a80cead | 689 | k->realize = ich9_lpc_realize; |
4d00636e | 690 | dc->vmsd = &vmstate_ich9_lpc; |
5add35be | 691 | dc->props = ich9_lpc_properties; |
4d00636e JB |
692 | k->config_write = ich9_lpc_config_write; |
693 | dc->desc = "ICH9 LPC bridge"; | |
694 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
695 | k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8; | |
696 | k->revision = ICH9_A2_LPC_REVISION; | |
697 | k->class_id = PCI_CLASS_BRIDGE_ISA; | |
bfa6dfd0 MA |
698 | /* |
699 | * Reason: part of ICH9 southbridge, needs to be wired up by | |
700 | * pc_q35_init() | |
701 | */ | |
702 | dc->cannot_instantiate_with_device_add_yet = true; | |
0058c082 IM |
703 | hc->plug = ich9_pm_device_plug_cb; |
704 | hc->unplug_request = ich9_pm_device_unplug_request_cb; | |
705 | hc->unplug = ich9_pm_device_unplug_cb; | |
43f50410 | 706 | adevc->ospm_status = ich9_pm_ospm_status; |
eaf23bf7 | 707 | adevc->send_event = ich9_send_gpe; |
ac35f13b | 708 | adevc->madt_cpu = pc_madt_cpu_entry; |
4d00636e JB |
709 | } |
710 | ||
711 | static const TypeInfo ich9_lpc_info = { | |
712 | .name = TYPE_ICH9_LPC_DEVICE, | |
713 | .parent = TYPE_PCI_DEVICE, | |
714 | .instance_size = sizeof(struct ICH9LPCState), | |
d6b38b66 | 715 | .instance_init = ich9_lpc_initfn, |
4d00636e | 716 | .class_init = ich9_lpc_class_init, |
1f862184 IM |
717 | .interfaces = (InterfaceInfo[]) { |
718 | { TYPE_HOTPLUG_HANDLER }, | |
43f50410 | 719 | { TYPE_ACPI_DEVICE_IF }, |
1f862184 IM |
720 | { } |
721 | } | |
4d00636e JB |
722 | }; |
723 | ||
724 | static void ich9_lpc_register(void) | |
725 | { | |
726 | type_register_static(&ich9_lpc_info); | |
727 | } | |
728 | ||
729 | type_init(ich9_lpc_register); |