]>
Commit | Line | Data |
---|---|---|
1e5459a3 AZ |
1 | /* |
2 | * SuperH on-chip PCIC emulation. | |
3 | * | |
4 | * Copyright (c) 2008 Takashi YOSHII | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
cf154394 | 24 | #include "sysbus.h" |
1e5459a3 AZ |
25 | #include "sh.h" |
26 | #include "pci.h" | |
b6243d99 | 27 | #include "pci_host.h" |
1e5459a3 | 28 | #include "bswap.h" |
1e39101c | 29 | #include "exec-memory.h" |
1e5459a3 | 30 | |
cf154394 AJ |
31 | typedef struct SHPCIState { |
32 | SysBusDevice busdev; | |
1e5459a3 AZ |
33 | PCIBus *bus; |
34 | PCIDevice *dev; | |
cf154394 | 35 | qemu_irq irq[4]; |
fb57117a AK |
36 | MemoryRegion memconfig_p4; |
37 | MemoryRegion memconfig_a7; | |
38 | MemoryRegion isa; | |
1e5459a3 AZ |
39 | uint32_t par; |
40 | uint32_t mbr; | |
41 | uint32_t iobr; | |
cf154394 | 42 | } SHPCIState; |
1e5459a3 | 43 | |
a8170e5e | 44 | static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val, |
fb57117a | 45 | unsigned size) |
1e5459a3 | 46 | { |
cf154394 | 47 | SHPCIState *pcic = p; |
1e5459a3 AZ |
48 | switch(addr) { |
49 | case 0 ... 0xfc: | |
50 | cpu_to_le32w((uint32_t*)(pcic->dev->config + addr), val); | |
51 | break; | |
52 | case 0x1c0: | |
53 | pcic->par = val; | |
54 | break; | |
55 | case 0x1c4: | |
5ba9e952 | 56 | pcic->mbr = val & 0xff000001; |
1e5459a3 AZ |
57 | break; |
58 | case 0x1c8: | |
5ba9e952 | 59 | if ((val & 0xfffc0000) != (pcic->iobr & 0xfffc0000)) { |
fb57117a | 60 | memory_region_del_subregion(get_system_memory(), &pcic->isa); |
5ba9e952 | 61 | pcic->iobr = val & 0xfffc0001; |
fb57117a AK |
62 | memory_region_add_subregion(get_system_memory(), |
63 | pcic->iobr & 0xfffc0000, &pcic->isa); | |
5ba9e952 | 64 | } |
1e5459a3 AZ |
65 | break; |
66 | case 0x220: | |
67 | pci_data_write(pcic->bus, pcic->par, val, 4); | |
68 | break; | |
69 | } | |
70 | } | |
71 | ||
a8170e5e | 72 | static uint64_t sh_pci_reg_read (void *p, hwaddr addr, |
fb57117a | 73 | unsigned size) |
1e5459a3 | 74 | { |
cf154394 | 75 | SHPCIState *pcic = p; |
1e5459a3 AZ |
76 | switch(addr) { |
77 | case 0 ... 0xfc: | |
78 | return le32_to_cpup((uint32_t*)(pcic->dev->config + addr)); | |
79 | case 0x1c0: | |
80 | return pcic->par; | |
5ba9e952 AJ |
81 | case 0x1c4: |
82 | return pcic->mbr; | |
83 | case 0x1c8: | |
84 | return pcic->iobr; | |
1e5459a3 AZ |
85 | case 0x220: |
86 | return pci_data_read(pcic->bus, pcic->par, 4); | |
87 | } | |
88 | return 0; | |
89 | } | |
90 | ||
fb57117a AK |
91 | static const MemoryRegionOps sh_pci_reg_ops = { |
92 | .read = sh_pci_reg_read, | |
93 | .write = sh_pci_reg_write, | |
94 | .endianness = DEVICE_NATIVE_ENDIAN, | |
95 | .valid = { | |
96 | .min_access_size = 4, | |
97 | .max_access_size = 4, | |
98 | }, | |
1e5459a3 AZ |
99 | }; |
100 | ||
cf154394 AJ |
101 | static int sh_pci_map_irq(PCIDevice *d, int irq_num) |
102 | { | |
103 | return (d->devfn >> 3); | |
104 | } | |
105 | ||
106 | static void sh_pci_set_irq(void *opaque, int irq_num, int level) | |
107 | { | |
108 | qemu_irq *pic = opaque; | |
109 | ||
110 | qemu_set_irq(pic[irq_num], level); | |
111 | } | |
112 | ||
999e12bb | 113 | static int sh_pci_device_init(SysBusDevice *dev) |
cf154394 AJ |
114 | { |
115 | SHPCIState *s; | |
116 | int i; | |
117 | ||
118 | s = FROM_SYSBUS(SHPCIState, dev); | |
119 | for (i = 0; i < 4; i++) { | |
120 | sysbus_init_irq(dev, &s->irq[i]); | |
121 | } | |
122 | s->bus = pci_register_bus(&s->busdev.qdev, "pci", | |
123 | sh_pci_set_irq, sh_pci_map_irq, | |
aee97b84 AK |
124 | s->irq, |
125 | get_system_memory(), | |
126 | get_system_io(), | |
1e39101c | 127 | PCI_DEVFN(0, 0), 4); |
fb57117a AK |
128 | memory_region_init_io(&s->memconfig_p4, &sh_pci_reg_ops, s, |
129 | "sh_pci", 0x224); | |
73c92f9a | 130 | memory_region_init_alias(&s->memconfig_a7, "sh_pci.2", &s->memconfig_p4, |
fb57117a AK |
131 | 0, 0x224); |
132 | isa_mmio_setup(&s->isa, 0x40000); | |
8c106233 | 133 | sysbus_init_mmio(dev, &s->memconfig_p4); |
750ecd44 | 134 | sysbus_init_mmio(dev, &s->memconfig_a7); |
8c106233 BC |
135 | s->iobr = 0xfe240000; |
136 | memory_region_add_subregion(get_system_memory(), s->iobr, &s->isa); | |
137 | ||
cf154394 AJ |
138 | s->dev = pci_create_simple(s->bus, PCI_DEVFN(0, 0), "sh_pci_host"); |
139 | return 0; | |
140 | } | |
141 | ||
142 | static int sh_pci_host_init(PCIDevice *d) | |
143 | { | |
cf154394 AJ |
144 | pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT); |
145 | pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST | | |
146 | PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM); | |
147 | return 0; | |
148 | } | |
149 | ||
40021f08 AL |
150 | static void sh_pci_host_class_init(ObjectClass *klass, void *data) |
151 | { | |
152 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
153 | ||
154 | k->init = sh_pci_host_init; | |
155 | k->vendor_id = PCI_VENDOR_ID_HITACHI; | |
156 | k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R; | |
157 | } | |
158 | ||
39bffca2 AL |
159 | static TypeInfo sh_pci_host_info = { |
160 | .name = "sh_pci_host", | |
161 | .parent = TYPE_PCI_DEVICE, | |
162 | .instance_size = sizeof(PCIDevice), | |
163 | .class_init = sh_pci_host_class_init, | |
cf154394 AJ |
164 | }; |
165 | ||
999e12bb AL |
166 | static void sh_pci_device_class_init(ObjectClass *klass, void *data) |
167 | { | |
168 | SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | |
169 | ||
170 | sdc->init = sh_pci_device_init; | |
171 | } | |
172 | ||
39bffca2 AL |
173 | static TypeInfo sh_pci_device_info = { |
174 | .name = "sh_pci", | |
175 | .parent = TYPE_SYS_BUS_DEVICE, | |
176 | .instance_size = sizeof(SHPCIState), | |
177 | .class_init = sh_pci_device_class_init, | |
999e12bb AL |
178 | }; |
179 | ||
83f7d43a | 180 | static void sh_pci_register_types(void) |
1e5459a3 | 181 | { |
39bffca2 AL |
182 | type_register_static(&sh_pci_device_info); |
183 | type_register_static(&sh_pci_host_info); | |
1e5459a3 | 184 | } |
cf154394 | 185 | |
83f7d43a | 186 | type_init(sh_pci_register_types) |