]>
Commit | Line | Data |
---|---|---|
e67db06e JL |
1 | /* |
2 | * QEMU OpenRISC CPU | |
3 | * | |
4 | * Copyright (c) 2012 Jia Liu <[email protected]> | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
ed2decc6 | 20 | #include "qemu/osdep.h" |
e67db06e JL |
21 | #include "cpu.h" |
22 | #include "qemu-common.h" | |
23 | ||
f45748f1 AF |
24 | static void openrisc_cpu_set_pc(CPUState *cs, vaddr value) |
25 | { | |
26 | OpenRISCCPU *cpu = OPENRISC_CPU(cs); | |
27 | ||
28 | cpu->env.pc = value; | |
29 | } | |
30 | ||
8c2e1b00 AF |
31 | static bool openrisc_cpu_has_work(CPUState *cs) |
32 | { | |
33 | return cs->interrupt_request & (CPU_INTERRUPT_HARD | | |
34 | CPU_INTERRUPT_TIMER); | |
35 | } | |
36 | ||
e67db06e JL |
37 | /* CPUClass::reset() */ |
38 | static void openrisc_cpu_reset(CPUState *s) | |
39 | { | |
40 | OpenRISCCPU *cpu = OPENRISC_CPU(s); | |
41 | OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu); | |
42 | ||
e67db06e JL |
43 | occ->parent_reset(s); |
44 | ||
f0c3c505 AF |
45 | #ifndef CONFIG_USER_ONLY |
46 | memset(&cpu->env, 0, offsetof(CPUOpenRISCState, tlb)); | |
47 | #else | |
48 | memset(&cpu->env, 0, offsetof(CPUOpenRISCState, irq)); | |
49 | #endif | |
e67db06e | 50 | |
00c8cb0a | 51 | tlb_flush(s, 1); |
e67db06e JL |
52 | /*tb_flush(&cpu->env); FIXME: Do we need it? */ |
53 | ||
54 | cpu->env.pc = 0x100; | |
55 | cpu->env.sr = SR_FO | SR_SM; | |
27103424 | 56 | s->exception_index = -1; |
e67db06e JL |
57 | |
58 | cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP; | |
59 | cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S; | |
60 | cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2)); | |
61 | cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2)); | |
62 | ||
63 | #ifndef CONFIG_USER_ONLY | |
64 | cpu->env.picmr = 0x00000000; | |
65 | cpu->env.picsr = 0x00000000; | |
66 | ||
67 | cpu->env.ttmr = 0x00000000; | |
68 | cpu->env.ttcr = 0x00000000; | |
69 | #endif | |
70 | } | |
71 | ||
72 | static inline void set_feature(OpenRISCCPU *cpu, int feature) | |
73 | { | |
74 | cpu->feature |= feature; | |
75 | cpu->env.cpucfgr = cpu->feature; | |
76 | } | |
77 | ||
c296262b | 78 | static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp) |
e67db06e | 79 | { |
14a10fc3 | 80 | CPUState *cs = CPU(dev); |
c296262b | 81 | OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev); |
e67db06e | 82 | |
14a10fc3 AF |
83 | qemu_init_vcpu(cs); |
84 | cpu_reset(cs); | |
c296262b AF |
85 | |
86 | occ->parent_realize(dev, errp); | |
e67db06e JL |
87 | } |
88 | ||
89 | static void openrisc_cpu_initfn(Object *obj) | |
90 | { | |
c05efcb1 | 91 | CPUState *cs = CPU(obj); |
e67db06e JL |
92 | OpenRISCCPU *cpu = OPENRISC_CPU(obj); |
93 | static int inited; | |
94 | ||
c05efcb1 | 95 | cs->env_ptr = &cpu->env; |
4bad9e39 | 96 | cpu_exec_init(cs, &error_abort); |
e67db06e JL |
97 | |
98 | #ifndef CONFIG_USER_ONLY | |
99 | cpu_openrisc_mmu_init(cpu); | |
100 | #endif | |
101 | ||
102 | if (tcg_enabled() && !inited) { | |
103 | inited = 1; | |
104 | openrisc_translate_init(); | |
105 | } | |
106 | } | |
107 | ||
108 | /* CPU models */ | |
bd039ce0 AF |
109 | |
110 | static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model) | |
111 | { | |
112 | ObjectClass *oc; | |
071b3364 | 113 | char *typename; |
bd039ce0 AF |
114 | |
115 | if (cpu_model == NULL) { | |
116 | return NULL; | |
117 | } | |
118 | ||
071b3364 DZ |
119 | typename = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, cpu_model); |
120 | oc = object_class_by_name(typename); | |
9b146e9a | 121 | g_free(typename); |
c432b784 AF |
122 | if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) || |
123 | object_class_is_abstract(oc))) { | |
bd039ce0 AF |
124 | return NULL; |
125 | } | |
126 | return oc; | |
127 | } | |
128 | ||
e67db06e JL |
129 | static void or1200_initfn(Object *obj) |
130 | { | |
131 | OpenRISCCPU *cpu = OPENRISC_CPU(obj); | |
132 | ||
133 | set_feature(cpu, OPENRISC_FEATURE_OB32S); | |
134 | set_feature(cpu, OPENRISC_FEATURE_OF32S); | |
135 | } | |
136 | ||
137 | static void openrisc_any_initfn(Object *obj) | |
138 | { | |
139 | OpenRISCCPU *cpu = OPENRISC_CPU(obj); | |
140 | ||
141 | set_feature(cpu, OPENRISC_FEATURE_OB32S); | |
142 | } | |
143 | ||
144 | typedef struct OpenRISCCPUInfo { | |
145 | const char *name; | |
146 | void (*initfn)(Object *obj); | |
147 | } OpenRISCCPUInfo; | |
148 | ||
149 | static const OpenRISCCPUInfo openrisc_cpus[] = { | |
150 | { .name = "or1200", .initfn = or1200_initfn }, | |
151 | { .name = "any", .initfn = openrisc_any_initfn }, | |
152 | }; | |
153 | ||
154 | static void openrisc_cpu_class_init(ObjectClass *oc, void *data) | |
155 | { | |
156 | OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc); | |
157 | CPUClass *cc = CPU_CLASS(occ); | |
c296262b AF |
158 | DeviceClass *dc = DEVICE_CLASS(oc); |
159 | ||
160 | occ->parent_realize = dc->realize; | |
161 | dc->realize = openrisc_cpu_realizefn; | |
e67db06e JL |
162 | |
163 | occ->parent_reset = cc->reset; | |
164 | cc->reset = openrisc_cpu_reset; | |
bd039ce0 AF |
165 | |
166 | cc->class_by_name = openrisc_cpu_class_by_name; | |
8c2e1b00 | 167 | cc->has_work = openrisc_cpu_has_work; |
97a8ea5a | 168 | cc->do_interrupt = openrisc_cpu_do_interrupt; |
fbb96c4b | 169 | cc->cpu_exec_interrupt = openrisc_cpu_exec_interrupt; |
878096ee | 170 | cc->dump_state = openrisc_cpu_dump_state; |
f45748f1 | 171 | cc->set_pc = openrisc_cpu_set_pc; |
5b50e790 AF |
172 | cc->gdb_read_register = openrisc_cpu_gdb_read_register; |
173 | cc->gdb_write_register = openrisc_cpu_gdb_write_register; | |
7510454e AF |
174 | #ifdef CONFIG_USER_ONLY |
175 | cc->handle_mmu_fault = openrisc_cpu_handle_mmu_fault; | |
176 | #else | |
00b941e5 AF |
177 | cc->get_phys_page_debug = openrisc_cpu_get_phys_page_debug; |
178 | dc->vmsd = &vmstate_openrisc_cpu; | |
179 | #endif | |
a0e372f0 | 180 | cc->gdb_num_core_regs = 32 + 3; |
4c315c27 MA |
181 | |
182 | /* | |
183 | * Reason: openrisc_cpu_initfn() calls cpu_exec_init(), which saves | |
184 | * the object in cpus -> dangling pointer after final | |
185 | * object_unref(). | |
186 | */ | |
187 | dc->cannot_destroy_with_object_finalize_yet = true; | |
e67db06e JL |
188 | } |
189 | ||
190 | static void cpu_register(const OpenRISCCPUInfo *info) | |
191 | { | |
192 | TypeInfo type_info = { | |
e67db06e JL |
193 | .parent = TYPE_OPENRISC_CPU, |
194 | .instance_size = sizeof(OpenRISCCPU), | |
195 | .instance_init = info->initfn, | |
196 | .class_size = sizeof(OpenRISCCPUClass), | |
197 | }; | |
198 | ||
478032a9 | 199 | type_info.name = g_strdup_printf("%s-" TYPE_OPENRISC_CPU, info->name); |
a1ebd6ce | 200 | type_register(&type_info); |
478032a9 | 201 | g_free((void *)type_info.name); |
e67db06e JL |
202 | } |
203 | ||
204 | static const TypeInfo openrisc_cpu_type_info = { | |
205 | .name = TYPE_OPENRISC_CPU, | |
206 | .parent = TYPE_CPU, | |
207 | .instance_size = sizeof(OpenRISCCPU), | |
208 | .instance_init = openrisc_cpu_initfn, | |
bc755a00 | 209 | .abstract = true, |
e67db06e JL |
210 | .class_size = sizeof(OpenRISCCPUClass), |
211 | .class_init = openrisc_cpu_class_init, | |
212 | }; | |
213 | ||
214 | static void openrisc_cpu_register_types(void) | |
215 | { | |
216 | int i; | |
217 | ||
218 | type_register_static(&openrisc_cpu_type_info); | |
219 | for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) { | |
220 | cpu_register(&openrisc_cpus[i]); | |
221 | } | |
222 | } | |
223 | ||
224 | OpenRISCCPU *cpu_openrisc_init(const char *cpu_model) | |
225 | { | |
9262685b | 226 | return OPENRISC_CPU(cpu_generic_init(TYPE_OPENRISC_CPU, cpu_model)); |
e67db06e JL |
227 | } |
228 | ||
e67db06e JL |
229 | /* Sort alphabetically by type name, except for "any". */ |
230 | static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b) | |
231 | { | |
232 | ObjectClass *class_a = (ObjectClass *)a; | |
233 | ObjectClass *class_b = (ObjectClass *)b; | |
234 | const char *name_a, *name_b; | |
235 | ||
236 | name_a = object_class_get_name(class_a); | |
237 | name_b = object_class_get_name(class_b); | |
478032a9 | 238 | if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) { |
e67db06e | 239 | return 1; |
478032a9 | 240 | } else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) { |
e67db06e JL |
241 | return -1; |
242 | } else { | |
243 | return strcmp(name_a, name_b); | |
244 | } | |
245 | } | |
246 | ||
247 | static void openrisc_cpu_list_entry(gpointer data, gpointer user_data) | |
248 | { | |
249 | ObjectClass *oc = data; | |
8486af93 | 250 | CPUListState *s = user_data; |
478032a9 AF |
251 | const char *typename; |
252 | char *name; | |
e67db06e | 253 | |
478032a9 AF |
254 | typename = object_class_get_name(oc); |
255 | name = g_strndup(typename, | |
256 | strlen(typename) - strlen("-" TYPE_OPENRISC_CPU)); | |
e67db06e | 257 | (*s->cpu_fprintf)(s->file, " %s\n", |
478032a9 AF |
258 | name); |
259 | g_free(name); | |
e67db06e JL |
260 | } |
261 | ||
262 | void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf) | |
263 | { | |
8486af93 | 264 | CPUListState s = { |
e67db06e JL |
265 | .file = f, |
266 | .cpu_fprintf = cpu_fprintf, | |
267 | }; | |
268 | GSList *list; | |
269 | ||
270 | list = object_class_get_list(TYPE_OPENRISC_CPU, false); | |
271 | list = g_slist_sort(list, openrisc_cpu_list_compare); | |
272 | (*cpu_fprintf)(f, "Available CPUs:\n"); | |
273 | g_slist_foreach(list, openrisc_cpu_list_entry, &s); | |
274 | g_slist_free(list); | |
275 | } | |
276 | ||
277 | type_init(openrisc_cpu_register_types) |